Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | #ifndef _I915_DRV_H_ |
| 31 | #define _I915_DRV_H_ |
| 32 | |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> |
| 34 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 35 | #include "i915_reg.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_bios.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 37 | #include "intel_ringbuffer.h" |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 38 | #include <linux/io-mapping.h> |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 39 | #include <linux/i2c.h> |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 40 | #include <linux/i2c-algo-bit.h> |
Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 41 | #include <drm/intel-gtt.h> |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 42 | #include <linux/backlight.h> |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 43 | #include <linux/intel-iommu.h> |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 44 | #include <linux/kref.h> |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 45 | #include <linux/pm_qos.h> |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 46 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | /* General customization: |
| 48 | */ |
| 49 | |
| 50 | #define DRIVER_AUTHOR "Tungsten Graphics, Inc." |
| 51 | |
| 52 | #define DRIVER_NAME "i915" |
| 53 | #define DRIVER_DESC "Intel Graphics" |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 54 | #define DRIVER_DATE "20080730" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 56 | enum pipe { |
| 57 | PIPE_A = 0, |
| 58 | PIPE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 59 | PIPE_C, |
| 60 | I915_MAX_PIPES |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 61 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 62 | #define pipe_name(p) ((p) + 'A') |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 63 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 64 | enum transcoder { |
| 65 | TRANSCODER_A = 0, |
| 66 | TRANSCODER_B, |
| 67 | TRANSCODER_C, |
| 68 | TRANSCODER_EDP = 0xF, |
| 69 | }; |
| 70 | #define transcoder_name(t) ((t) + 'A') |
| 71 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 72 | enum plane { |
| 73 | PLANE_A = 0, |
| 74 | PLANE_B, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 75 | PLANE_C, |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 76 | }; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 77 | #define plane_name(p) ((p) + 'A') |
Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 78 | |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 79 | #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A') |
| 80 | |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 81 | enum port { |
| 82 | PORT_A = 0, |
| 83 | PORT_B, |
| 84 | PORT_C, |
| 85 | PORT_D, |
| 86 | PORT_E, |
| 87 | I915_MAX_PORTS |
| 88 | }; |
| 89 | #define port_name(p) ((p) + 'A') |
| 90 | |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 91 | enum intel_display_power_domain { |
| 92 | POWER_DOMAIN_PIPE_A, |
| 93 | POWER_DOMAIN_PIPE_B, |
| 94 | POWER_DOMAIN_PIPE_C, |
| 95 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, |
| 96 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, |
| 97 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, |
| 98 | POWER_DOMAIN_TRANSCODER_A, |
| 99 | POWER_DOMAIN_TRANSCODER_B, |
| 100 | POWER_DOMAIN_TRANSCODER_C, |
| 101 | POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF, |
Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 102 | POWER_DOMAIN_VGA, |
Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 103 | }; |
| 104 | |
| 105 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) |
| 106 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ |
| 107 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) |
| 108 | #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A) |
| 109 | |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 110 | enum hpd_pin { |
| 111 | HPD_NONE = 0, |
| 112 | HPD_PORT_A = HPD_NONE, /* PORT_A is internal */ |
| 113 | HPD_TV = HPD_NONE, /* TV is known to be unreliable */ |
| 114 | HPD_CRT, |
| 115 | HPD_SDVO_B, |
| 116 | HPD_SDVO_C, |
| 117 | HPD_PORT_B, |
| 118 | HPD_PORT_C, |
| 119 | HPD_PORT_D, |
| 120 | HPD_NUM_PINS |
| 121 | }; |
| 122 | |
Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 123 | #define I915_GEM_GPU_DOMAINS \ |
| 124 | (I915_GEM_DOMAIN_RENDER | \ |
| 125 | I915_GEM_DOMAIN_SAMPLER | \ |
| 126 | I915_GEM_DOMAIN_COMMAND | \ |
| 127 | I915_GEM_DOMAIN_INSTRUCTION | \ |
| 128 | I915_GEM_DOMAIN_VERTEX) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 129 | |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 130 | #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 131 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 132 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ |
| 133 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ |
| 134 | if ((intel_encoder)->base.crtc == (__crtc)) |
| 135 | |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 136 | struct drm_i915_private; |
| 137 | |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 138 | enum intel_dpll_id { |
| 139 | DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */ |
| 140 | /* real shared dpll ids must be >= 0 */ |
| 141 | DPLL_ID_PCH_PLL_A, |
| 142 | DPLL_ID_PCH_PLL_B, |
| 143 | }; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 144 | #define I915_NUM_PLLS 2 |
| 145 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 146 | struct intel_dpll_hw_state { |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 147 | uint32_t dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 148 | uint32_t dpll_md; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 149 | uint32_t fp0; |
| 150 | uint32_t fp1; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 151 | }; |
| 152 | |
Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 153 | struct intel_shared_dpll { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | int refcount; /* count of number of CRTCs sharing this PLL */ |
| 155 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ |
| 156 | bool on; /* is the PLL actually active? Disabled during modeset */ |
Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 157 | const char *name; |
| 158 | /* should match the index in the dev_priv->shared_dplls array */ |
| 159 | enum intel_dpll_id id; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 160 | struct intel_dpll_hw_state hw_state; |
Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 161 | void (*mode_set)(struct drm_i915_private *dev_priv, |
| 162 | struct intel_shared_dpll *pll); |
Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 163 | void (*enable)(struct drm_i915_private *dev_priv, |
| 164 | struct intel_shared_dpll *pll); |
| 165 | void (*disable)(struct drm_i915_private *dev_priv, |
| 166 | struct intel_shared_dpll *pll); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 167 | bool (*get_hw_state)(struct drm_i915_private *dev_priv, |
| 168 | struct intel_shared_dpll *pll, |
| 169 | struct intel_dpll_hw_state *hw_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 172 | /* Used by dp and fdi links */ |
| 173 | struct intel_link_m_n { |
| 174 | uint32_t tu; |
| 175 | uint32_t gmch_m; |
| 176 | uint32_t gmch_n; |
| 177 | uint32_t link_m; |
| 178 | uint32_t link_n; |
| 179 | }; |
| 180 | |
| 181 | void intel_link_compute_m_n(int bpp, int nlanes, |
| 182 | int pixel_clock, int link_clock, |
| 183 | struct intel_link_m_n *m_n); |
| 184 | |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 185 | struct intel_ddi_plls { |
| 186 | int spll_refcount; |
| 187 | int wrpll1_refcount; |
| 188 | int wrpll2_refcount; |
| 189 | }; |
| 190 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | /* Interface history: |
| 192 | * |
| 193 | * 1.1: Original. |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 194 | * 1.2: Add Power Management |
| 195 | * 1.3: Add vblank support |
Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 196 | * 1.4: Fix cmdbuffer path, add heap destroy |
Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 197 | * 1.5: Add vblank pipe configuration |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 198 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank |
| 199 | * - Support vertical blank on secondary display pipe |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | */ |
| 201 | #define DRIVER_MAJOR 1 |
=?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 202 | #define DRIVER_MINOR 6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | #define DRIVER_PATCHLEVEL 0 |
| 204 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 205 | #define WATCH_LISTS 0 |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 206 | #define WATCH_GTT 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 207 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 208 | #define I915_GEM_PHYS_CURSOR_0 1 |
| 209 | #define I915_GEM_PHYS_CURSOR_1 2 |
| 210 | #define I915_GEM_PHYS_OVERLAY_REGS 3 |
| 211 | #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS) |
| 212 | |
| 213 | struct drm_i915_gem_phys_object { |
| 214 | int id; |
| 215 | struct page **page_list; |
| 216 | drm_dma_handle_t *handle; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 217 | struct drm_i915_gem_object *cur_obj; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 218 | }; |
| 219 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 220 | struct opregion_header; |
| 221 | struct opregion_acpi; |
| 222 | struct opregion_swsci; |
| 223 | struct opregion_asle; |
| 224 | |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 225 | struct intel_opregion { |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 226 | struct opregion_header __iomem *header; |
| 227 | struct opregion_acpi __iomem *acpi; |
| 228 | struct opregion_swsci __iomem *swsci; |
Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 229 | u32 swsci_gbda_sub_functions; |
| 230 | u32 swsci_sbcb_sub_functions; |
Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 231 | struct opregion_asle __iomem *asle; |
| 232 | void __iomem *vbt; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 233 | u32 __iomem *lid_state; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 234 | }; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 235 | #define OPREGION_SIZE (8*1024) |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 236 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 237 | struct intel_overlay; |
| 238 | struct intel_overlay_error_state; |
| 239 | |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 240 | struct drm_i915_master_private { |
| 241 | drm_local_map_t *sarea; |
| 242 | struct _drm_i915_sarea *sarea_priv; |
| 243 | }; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 244 | #define I915_FENCE_REG_NONE -1 |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 245 | #define I915_MAX_NUM_FENCES 32 |
| 246 | /* 32 fences + sign bit for FENCE_REG_NONE */ |
| 247 | #define I915_MAX_NUM_FENCE_BITS 6 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 248 | |
| 249 | struct drm_i915_fence_reg { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 250 | struct list_head lru_list; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 251 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 252 | int pin_count; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 253 | }; |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 254 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 255 | struct sdvo_device_mapping { |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 256 | u8 initialized; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 257 | u8 dvo_port; |
| 258 | u8 slave_addr; |
| 259 | u8 dvo_wiring; |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 260 | u8 i2c_pin; |
Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 261 | u8 ddc_pin; |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 262 | }; |
| 263 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 264 | struct intel_display_error_state; |
| 265 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 266 | struct drm_i915_error_state { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 267 | struct kref ref; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 268 | u32 eir; |
| 269 | u32 pgtbl_er; |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 270 | u32 ier; |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 271 | u32 ccid; |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 272 | u32 derrmr; |
| 273 | u32 forcewake; |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 274 | bool waiting[I915_NUM_RINGS]; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 275 | u32 pipestat[I915_MAX_PIPES]; |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 276 | u32 tail[I915_NUM_RINGS]; |
| 277 | u32 head[I915_NUM_RINGS]; |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 278 | u32 ctl[I915_NUM_RINGS]; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 279 | u32 ipeir[I915_NUM_RINGS]; |
| 280 | u32 ipehr[I915_NUM_RINGS]; |
| 281 | u32 instdone[I915_NUM_RINGS]; |
| 282 | u32 acthd[I915_NUM_RINGS]; |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 283 | u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1]; |
Chris Wilson | df2b23d | 2012-11-27 17:06:54 +0000 | [diff] [blame] | 284 | u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1]; |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 285 | u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */ |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 286 | /* our own tracking of ring head and tail */ |
| 287 | u32 cpu_ring_head[I915_NUM_RINGS]; |
| 288 | u32 cpu_ring_tail[I915_NUM_RINGS]; |
Chris Wilson | 1d8f38f | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 289 | u32 error; /* gen6+ */ |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 290 | u32 err_int; /* gen7 */ |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 291 | u32 instpm[I915_NUM_RINGS]; |
| 292 | u32 instps[I915_NUM_RINGS]; |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 293 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 294 | u32 seqno[I915_NUM_RINGS]; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 295 | u64 bbaddr; |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 296 | u32 fault_reg[I915_NUM_RINGS]; |
| 297 | u32 done_reg; |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 298 | u32 faddr[I915_NUM_RINGS]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 299 | u64 fence[I915_MAX_NUM_FENCES]; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 300 | struct timeval time; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 301 | struct drm_i915_error_ring { |
| 302 | struct drm_i915_error_object { |
| 303 | int page_count; |
| 304 | u32 gtt_offset; |
| 305 | u32 *pages[0]; |
Ben Widawsky | 8c123e5 | 2013-03-04 17:00:29 -0800 | [diff] [blame] | 306 | } *ringbuffer, *batchbuffer, *ctx; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 307 | struct drm_i915_error_request { |
| 308 | long jiffies; |
| 309 | u32 seqno; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 310 | u32 tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 311 | } *requests; |
| 312 | int num_requests; |
| 313 | } ring[I915_NUM_RINGS]; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 314 | struct drm_i915_error_buffer { |
Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 315 | u32 size; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 316 | u32 name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 317 | u32 rseqno, wseqno; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 318 | u32 gtt_offset; |
| 319 | u32 read_domains; |
| 320 | u32 write_domain; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 321 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 322 | s32 pinned:2; |
| 323 | u32 tiling:2; |
| 324 | u32 dirty:1; |
| 325 | u32 purgeable:1; |
Daniel Vetter | 5d1333f | 2012-02-16 11:03:29 +0100 | [diff] [blame] | 326 | s32 ring:4; |
Chris Wilson | f56383c | 2013-09-25 10:23:19 +0100 | [diff] [blame] | 327 | u32 cache_level:3; |
Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 328 | } **active_bo, **pinned_bo; |
| 329 | u32 *active_bo_count, *pinned_bo_count; |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 330 | struct intel_overlay_error_state *overlay; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 331 | struct intel_display_error_state *display; |
Mika Kuoppala | da66146 | 2013-09-06 16:03:28 +0300 | [diff] [blame] | 332 | int hangcheck_score[I915_NUM_RINGS]; |
| 333 | enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS]; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 334 | }; |
| 335 | |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 336 | struct intel_crtc_config; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 337 | struct intel_crtc; |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 338 | struct intel_limit; |
| 339 | struct dpll; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 340 | |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 341 | struct drm_i915_display_funcs { |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 342 | bool (*fbc_enabled)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 343 | void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval); |
| 344 | void (*disable_fbc)(struct drm_device *dev); |
| 345 | int (*get_display_clock_speed)(struct drm_device *dev); |
| 346 | int (*get_fifo_size)(struct drm_device *dev, int plane); |
Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 347 | /** |
| 348 | * find_dpll() - Find the best values for the PLL |
| 349 | * @limit: limits for the PLL |
| 350 | * @crtc: current CRTC |
| 351 | * @target: target frequency in kHz |
| 352 | * @refclk: reference clock frequency in kHz |
| 353 | * @match_clock: if provided, @best_clock P divider must |
| 354 | * match the P divider from @match_clock |
| 355 | * used for LVDS downclocking |
| 356 | * @best_clock: best PLL values found |
| 357 | * |
| 358 | * Returns true on success, false on failure. |
| 359 | */ |
| 360 | bool (*find_dpll)(const struct intel_limit *limit, |
| 361 | struct drm_crtc *crtc, |
| 362 | int target, int refclk, |
| 363 | struct dpll *match_clock, |
| 364 | struct dpll *best_clock); |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 365 | void (*update_wm)(struct drm_crtc *crtc); |
Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 366 | void (*update_sprite_wm)(struct drm_plane *plane, |
| 367 | struct drm_crtc *crtc, |
Paulo Zanoni | 4c4ff43 | 2013-05-24 11:59:17 -0300 | [diff] [blame] | 368 | uint32_t sprite_width, int pixel_size, |
Ville Syrjälä | bdd57d0 | 2013-07-05 11:57:13 +0300 | [diff] [blame] | 369 | bool enable, bool scaled); |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 370 | void (*modeset_global_resources)(struct drm_device *dev); |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 371 | /* Returns the active state of the crtc, and if the crtc is active, |
| 372 | * fills out the pipe-config with the hw state. */ |
| 373 | bool (*get_pipe_config)(struct intel_crtc *, |
| 374 | struct intel_crtc_config *); |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 375 | int (*crtc_mode_set)(struct drm_crtc *crtc, |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 376 | int x, int y, |
| 377 | struct drm_framebuffer *old_fb); |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 378 | void (*crtc_enable)(struct drm_crtc *crtc); |
| 379 | void (*crtc_disable)(struct drm_crtc *crtc); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 380 | void (*off)(struct drm_crtc *crtc); |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 381 | void (*write_eld)(struct drm_connector *connector, |
| 382 | struct drm_crtc *crtc); |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 383 | void (*fdi_link_train)(struct drm_crtc *crtc); |
Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 384 | void (*init_clock_gating)(struct drm_device *dev); |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 385 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, |
| 386 | struct drm_framebuffer *fb, |
Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 387 | struct drm_i915_gem_object *obj, |
| 388 | uint32_t flags); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 389 | int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 390 | int x, int y); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 391 | void (*hpd_irq_setup)(struct drm_device *dev); |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 392 | /* clock updates for mode set */ |
| 393 | /* cursor updates */ |
| 394 | /* render clock increase/decrease */ |
| 395 | /* display clock increase/decrease */ |
| 396 | /* pll clock increase/decrease */ |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 397 | }; |
| 398 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 399 | struct intel_uncore_funcs { |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 400 | void (*force_wake_get)(struct drm_i915_private *dev_priv); |
| 401 | void (*force_wake_put)(struct drm_i915_private *dev_priv); |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 402 | |
| 403 | uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 404 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 405 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 406 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace); |
| 407 | |
| 408 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset, |
| 409 | uint8_t val, bool trace); |
| 410 | void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset, |
| 411 | uint16_t val, bool trace); |
| 412 | void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset, |
| 413 | uint32_t val, bool trace); |
| 414 | void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset, |
| 415 | uint64_t val, bool trace); |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 416 | }; |
| 417 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 418 | struct intel_uncore { |
| 419 | spinlock_t lock; /** lock is also taken in irq contexts. */ |
| 420 | |
| 421 | struct intel_uncore_funcs funcs; |
| 422 | |
| 423 | unsigned fifo_count; |
| 424 | unsigned forcewake_count; |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 425 | |
| 426 | struct delayed_work force_wake_work; |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 427 | }; |
| 428 | |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 429 | #define DEV_INFO_FOR_EACH_FLAG(func, sep) \ |
| 430 | func(is_mobile) sep \ |
| 431 | func(is_i85x) sep \ |
| 432 | func(is_i915g) sep \ |
| 433 | func(is_i945gm) sep \ |
| 434 | func(is_g33) sep \ |
| 435 | func(need_gfx_hws) sep \ |
| 436 | func(is_g4x) sep \ |
| 437 | func(is_pineview) sep \ |
| 438 | func(is_broadwater) sep \ |
| 439 | func(is_crestline) sep \ |
| 440 | func(is_ivybridge) sep \ |
| 441 | func(is_valleyview) sep \ |
| 442 | func(is_haswell) sep \ |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 443 | func(is_preliminary) sep \ |
Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 444 | func(has_fbc) sep \ |
| 445 | func(has_pipe_cxsr) sep \ |
| 446 | func(has_hotplug) sep \ |
| 447 | func(cursor_needs_physical) sep \ |
| 448 | func(has_overlay) sep \ |
| 449 | func(overlay_needs_physical) sep \ |
| 450 | func(supports_tv) sep \ |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 451 | func(has_llc) sep \ |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 452 | func(has_ddi) sep \ |
| 453 | func(has_fpga_dbg) |
Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 454 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 455 | #define DEFINE_FLAG(name) u8 name:1 |
| 456 | #define SEP_SEMICOLON ; |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 457 | |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 458 | struct intel_device_info { |
Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 459 | u32 display_mmio_offset; |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 460 | u8 num_pipes:3; |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 461 | u8 gen; |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 462 | u8 ring_mask; /* Rings supported by the HW */ |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 463 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON); |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 464 | }; |
| 465 | |
Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 466 | #undef DEFINE_FLAG |
| 467 | #undef SEP_SEMICOLON |
| 468 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 469 | enum i915_cache_level { |
| 470 | I915_CACHE_NONE = 0, |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 471 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ |
| 472 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc |
| 473 | caches, eg sampler/render caches, and the |
| 474 | large Last-Level-Cache. LLC is coherent with |
| 475 | the CPU, but L3 is only visible to the GPU. */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 476 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 477 | }; |
| 478 | |
Kenneth Graunke | 2d04bef | 2013-04-22 00:53:49 -0700 | [diff] [blame] | 479 | typedef uint32_t gen6_gtt_pte_t; |
| 480 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 481 | struct i915_address_space { |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 482 | struct drm_mm mm; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 483 | struct drm_device *dev; |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 484 | struct list_head global_link; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 485 | unsigned long start; /* Start offset always 0 for dri2 */ |
| 486 | size_t total; /* size addr space maps (ex. 2GB for ggtt) */ |
| 487 | |
| 488 | struct { |
| 489 | dma_addr_t addr; |
| 490 | struct page *page; |
| 491 | } scratch; |
| 492 | |
Ben Widawsky | 5cef07e | 2013-07-16 16:50:08 -0700 | [diff] [blame] | 493 | /** |
| 494 | * List of objects currently involved in rendering. |
| 495 | * |
| 496 | * Includes buffers having the contents of their GPU caches |
| 497 | * flushed, not necessarily primitives. last_rendering_seqno |
| 498 | * represents when the rendering involved will be completed. |
| 499 | * |
| 500 | * A reference is held on the buffer while on this list. |
| 501 | */ |
| 502 | struct list_head active_list; |
| 503 | |
| 504 | /** |
| 505 | * LRU list of objects which are not in the ringbuffer and |
| 506 | * are ready to unbind, but are still in the GTT. |
| 507 | * |
| 508 | * last_rendering_seqno is 0 while an object is in this list. |
| 509 | * |
| 510 | * A reference is not held on the buffer while on this list, |
| 511 | * as merely being GTT-bound shouldn't prevent its being |
| 512 | * freed, and we'll pull it off the list in the free path. |
| 513 | */ |
| 514 | struct list_head inactive_list; |
| 515 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 516 | /* FIXME: Need a more generic return type */ |
| 517 | gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr, |
| 518 | enum i915_cache_level level); |
| 519 | void (*clear_range)(struct i915_address_space *vm, |
| 520 | unsigned int first_entry, |
| 521 | unsigned int num_entries); |
| 522 | void (*insert_entries)(struct i915_address_space *vm, |
| 523 | struct sg_table *st, |
| 524 | unsigned int first_entry, |
| 525 | enum i915_cache_level cache_level); |
| 526 | void (*cleanup)(struct i915_address_space *vm); |
| 527 | }; |
| 528 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 529 | /* The Graphics Translation Table is the way in which GEN hardware translates a |
| 530 | * Graphics Virtual Address into a Physical Address. In addition to the normal |
| 531 | * collateral associated with any va->pa translations GEN hardware also has a |
| 532 | * portion of the GTT which can be mapped by the CPU and remain both coherent |
| 533 | * and correct (in cases like swizzling). That region is referred to as GMADR in |
| 534 | * the spec. |
| 535 | */ |
| 536 | struct i915_gtt { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 537 | struct i915_address_space base; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 538 | size_t stolen_size; /* Total size of stolen memory */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 539 | |
| 540 | unsigned long mappable_end; /* End offset that we can CPU map */ |
| 541 | struct io_mapping *mappable; /* Mapping to our CPU mappable region */ |
| 542 | phys_addr_t mappable_base; /* PA of our GMADR */ |
| 543 | |
| 544 | /** "Graphics Stolen Memory" holds the global PTEs */ |
| 545 | void __iomem *gsm; |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 546 | |
| 547 | bool do_idle_maps; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 548 | |
Ben Widawsky | 911bdf0 | 2013-06-27 16:30:23 -0700 | [diff] [blame] | 549 | int mtrr; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 550 | |
| 551 | /* global gtt ops */ |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 552 | int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 553 | size_t *stolen, phys_addr_t *mappable_base, |
| 554 | unsigned long *mappable_end); |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 555 | }; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 556 | #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT) |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 557 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 558 | struct i915_hw_ppgtt { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 559 | struct i915_address_space base; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 560 | unsigned num_pd_entries; |
| 561 | struct page **pt_pages; |
| 562 | uint32_t pd_offset; |
| 563 | dma_addr_t *pt_dma_addr; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 564 | |
Ben Widawsky | b7c36d2 | 2013-04-08 18:43:56 -0700 | [diff] [blame] | 565 | int (*enable)(struct drm_device *dev); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 566 | }; |
| 567 | |
Ben Widawsky | 0b02e79 | 2013-07-31 17:00:08 -0700 | [diff] [blame] | 568 | /** |
| 569 | * A VMA represents a GEM BO that is bound into an address space. Therefore, a |
| 570 | * VMA's presence cannot be guaranteed before binding, or after unbinding the |
| 571 | * object into/from the address space. |
| 572 | * |
| 573 | * To make things as simple as possible (ie. no refcounting), a VMA's lifetime |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 574 | * will always be <= an objects lifetime. So object refcounting should cover us. |
| 575 | */ |
| 576 | struct i915_vma { |
| 577 | struct drm_mm_node node; |
| 578 | struct drm_i915_gem_object *obj; |
| 579 | struct i915_address_space *vm; |
| 580 | |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 581 | /** This object's place on the active/inactive lists */ |
| 582 | struct list_head mm_list; |
| 583 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 584 | struct list_head vma_link; /* Link in the object's VMA list */ |
Ben Widawsky | 82a55ad | 2013-08-14 11:38:34 +0200 | [diff] [blame] | 585 | |
| 586 | /** This vma's place in the batchbuffer or on the eviction list */ |
| 587 | struct list_head exec_list; |
| 588 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 589 | /** |
| 590 | * Used for performing relocations during execbuffer insertion. |
| 591 | */ |
| 592 | struct hlist_node exec_node; |
| 593 | unsigned long exec_handle; |
| 594 | struct drm_i915_gem_exec_object2 *exec_entry; |
| 595 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 596 | }; |
| 597 | |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 598 | struct i915_ctx_hang_stats { |
| 599 | /* This context had batch pending when hang was declared */ |
| 600 | unsigned batch_pending; |
| 601 | |
| 602 | /* This context had batch active when hang was declared */ |
| 603 | unsigned batch_active; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 604 | |
| 605 | /* Time when this context was last blamed for a GPU reset */ |
| 606 | unsigned long guilty_ts; |
| 607 | |
| 608 | /* This context is banned to submit more work */ |
| 609 | bool banned; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 610 | }; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 611 | |
| 612 | /* This must match up with the value previously used for execbuf2.rsvd1. */ |
| 613 | #define DEFAULT_CONTEXT_ID 0 |
| 614 | struct i915_hw_context { |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 615 | struct kref ref; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 616 | int id; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 617 | bool is_initialized; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 618 | uint8_t remap_slice; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 619 | struct drm_i915_file_private *file_priv; |
| 620 | struct intel_ring_buffer *ring; |
| 621 | struct drm_i915_gem_object *obj; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 622 | struct i915_ctx_hang_stats hang_stats; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 623 | |
| 624 | struct list_head link; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 625 | }; |
| 626 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 627 | struct i915_fbc { |
| 628 | unsigned long size; |
| 629 | unsigned int fb_id; |
| 630 | enum plane plane; |
| 631 | int y; |
| 632 | |
| 633 | struct drm_mm_node *compressed_fb; |
| 634 | struct drm_mm_node *compressed_llb; |
| 635 | |
| 636 | struct intel_fbc_work { |
| 637 | struct delayed_work work; |
| 638 | struct drm_crtc *crtc; |
| 639 | struct drm_framebuffer *fb; |
| 640 | int interval; |
| 641 | } *fbc_work; |
| 642 | |
Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 643 | enum no_fbc_reason { |
| 644 | FBC_OK, /* FBC is enabled */ |
| 645 | FBC_UNSUPPORTED, /* FBC is not supported by this chipset */ |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 646 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ |
| 647 | FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */ |
| 648 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ |
| 649 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ |
| 650 | FBC_BAD_PLANE, /* fbc not supported on plane */ |
| 651 | FBC_NOT_TILED, /* buffer not tiled */ |
| 652 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ |
| 653 | FBC_MODULE_PARAM, |
| 654 | FBC_CHIP_DEFAULT, /* disabled by default on this chip */ |
| 655 | } no_fbc_reason; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 656 | }; |
| 657 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 658 | struct i915_psr { |
| 659 | bool sink_support; |
| 660 | bool source_ok; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 661 | }; |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 662 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 663 | enum intel_pch { |
Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 664 | PCH_NONE = 0, /* No PCH present */ |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 665 | PCH_IBX, /* Ibexpeak PCH */ |
| 666 | PCH_CPT, /* Cougarpoint PCH */ |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 667 | PCH_LPT, /* Lynxpoint PCH */ |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 668 | PCH_NOP, |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 669 | }; |
| 670 | |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 671 | enum intel_sbi_destination { |
| 672 | SBI_ICLK, |
| 673 | SBI_MPHY, |
| 674 | }; |
| 675 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 676 | #define QUIRK_PIPEA_FORCE (1<<0) |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 677 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 678 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) |
Kamal Mostafa | e85843b | 2013-07-19 15:02:01 -0700 | [diff] [blame] | 679 | #define QUIRK_NO_PCH_PWM_ENABLE (1<<3) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 680 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 681 | struct intel_fbdev; |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 682 | struct intel_fbc_work; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 683 | |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 684 | struct intel_gmbus { |
| 685 | struct i2c_adapter adapter; |
Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 686 | u32 force_bit; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 687 | u32 reg0; |
Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 688 | u32 gpio_reg; |
Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 689 | struct i2c_algo_bit_data bit_algo; |
Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 690 | struct drm_i915_private *dev_priv; |
| 691 | }; |
| 692 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 693 | struct i915_suspend_saved_registers { |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 694 | u8 saveLBB; |
| 695 | u32 saveDSPACNTR; |
| 696 | u32 saveDSPBCNTR; |
Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 697 | u32 saveDSPARB; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 698 | u32 savePIPEACONF; |
| 699 | u32 savePIPEBCONF; |
| 700 | u32 savePIPEASRC; |
| 701 | u32 savePIPEBSRC; |
| 702 | u32 saveFPA0; |
| 703 | u32 saveFPA1; |
| 704 | u32 saveDPLL_A; |
| 705 | u32 saveDPLL_A_MD; |
| 706 | u32 saveHTOTAL_A; |
| 707 | u32 saveHBLANK_A; |
| 708 | u32 saveHSYNC_A; |
| 709 | u32 saveVTOTAL_A; |
| 710 | u32 saveVBLANK_A; |
| 711 | u32 saveVSYNC_A; |
| 712 | u32 saveBCLRPAT_A; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 713 | u32 saveTRANSACONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 714 | u32 saveTRANS_HTOTAL_A; |
| 715 | u32 saveTRANS_HBLANK_A; |
| 716 | u32 saveTRANS_HSYNC_A; |
| 717 | u32 saveTRANS_VTOTAL_A; |
| 718 | u32 saveTRANS_VBLANK_A; |
| 719 | u32 saveTRANS_VSYNC_A; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 720 | u32 savePIPEASTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 721 | u32 saveDSPASTRIDE; |
| 722 | u32 saveDSPASIZE; |
| 723 | u32 saveDSPAPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 724 | u32 saveDSPAADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 725 | u32 saveDSPASURF; |
| 726 | u32 saveDSPATILEOFF; |
| 727 | u32 savePFIT_PGM_RATIOS; |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 728 | u32 saveBLC_HIST_CTL; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 729 | u32 saveBLC_PWM_CTL; |
| 730 | u32 saveBLC_PWM_CTL2; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 731 | u32 saveBLC_CPU_PWM_CTL; |
| 732 | u32 saveBLC_CPU_PWM_CTL2; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 733 | u32 saveFPB0; |
| 734 | u32 saveFPB1; |
| 735 | u32 saveDPLL_B; |
| 736 | u32 saveDPLL_B_MD; |
| 737 | u32 saveHTOTAL_B; |
| 738 | u32 saveHBLANK_B; |
| 739 | u32 saveHSYNC_B; |
| 740 | u32 saveVTOTAL_B; |
| 741 | u32 saveVBLANK_B; |
| 742 | u32 saveVSYNC_B; |
| 743 | u32 saveBCLRPAT_B; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 744 | u32 saveTRANSBCONF; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 745 | u32 saveTRANS_HTOTAL_B; |
| 746 | u32 saveTRANS_HBLANK_B; |
| 747 | u32 saveTRANS_HSYNC_B; |
| 748 | u32 saveTRANS_VTOTAL_B; |
| 749 | u32 saveTRANS_VBLANK_B; |
| 750 | u32 saveTRANS_VSYNC_B; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 751 | u32 savePIPEBSTAT; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 752 | u32 saveDSPBSTRIDE; |
| 753 | u32 saveDSPBSIZE; |
| 754 | u32 saveDSPBPOS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 755 | u32 saveDSPBADDR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 756 | u32 saveDSPBSURF; |
| 757 | u32 saveDSPBTILEOFF; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 758 | u32 saveVGA0; |
| 759 | u32 saveVGA1; |
| 760 | u32 saveVGA_PD; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 761 | u32 saveVGACNTRL; |
| 762 | u32 saveADPA; |
| 763 | u32 saveLVDS; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 764 | u32 savePP_ON_DELAYS; |
| 765 | u32 savePP_OFF_DELAYS; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 766 | u32 saveDVOA; |
| 767 | u32 saveDVOB; |
| 768 | u32 saveDVOC; |
| 769 | u32 savePP_ON; |
| 770 | u32 savePP_OFF; |
| 771 | u32 savePP_CONTROL; |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 772 | u32 savePP_DIVISOR; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 773 | u32 savePFIT_CONTROL; |
| 774 | u32 save_palette_a[256]; |
| 775 | u32 save_palette_b[256]; |
Jesse Barnes | 06027f9 | 2009-10-05 13:47:26 -0700 | [diff] [blame] | 776 | u32 saveDPFC_CB_BASE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 777 | u32 saveFBC_CFB_BASE; |
| 778 | u32 saveFBC_LL_BASE; |
| 779 | u32 saveFBC_CONTROL; |
| 780 | u32 saveFBC_CONTROL2; |
Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 781 | u32 saveIER; |
| 782 | u32 saveIIR; |
| 783 | u32 saveIMR; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 784 | u32 saveDEIER; |
| 785 | u32 saveDEIMR; |
| 786 | u32 saveGTIER; |
| 787 | u32 saveGTIMR; |
| 788 | u32 saveFDI_RXA_IMR; |
| 789 | u32 saveFDI_RXB_IMR; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 790 | u32 saveCACHE_MODE_0; |
Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 791 | u32 saveMI_ARB_STATE; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 792 | u32 saveSWF0[16]; |
| 793 | u32 saveSWF1[16]; |
| 794 | u32 saveSWF2[3]; |
| 795 | u8 saveMSR; |
| 796 | u8 saveSR[8]; |
Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 797 | u8 saveGR[25]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 798 | u8 saveAR_INDEX; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 799 | u8 saveAR[21]; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 800 | u8 saveDACMASK; |
Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 801 | u8 saveCR[37]; |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 802 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; |
Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 803 | u32 saveCURACNTR; |
| 804 | u32 saveCURAPOS; |
| 805 | u32 saveCURABASE; |
| 806 | u32 saveCURBCNTR; |
| 807 | u32 saveCURBPOS; |
| 808 | u32 saveCURBBASE; |
| 809 | u32 saveCURSIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 810 | u32 saveDP_B; |
| 811 | u32 saveDP_C; |
| 812 | u32 saveDP_D; |
| 813 | u32 savePIPEA_GMCH_DATA_M; |
| 814 | u32 savePIPEB_GMCH_DATA_M; |
| 815 | u32 savePIPEA_GMCH_DATA_N; |
| 816 | u32 savePIPEB_GMCH_DATA_N; |
| 817 | u32 savePIPEA_DP_LINK_M; |
| 818 | u32 savePIPEB_DP_LINK_M; |
| 819 | u32 savePIPEA_DP_LINK_N; |
| 820 | u32 savePIPEB_DP_LINK_N; |
Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 821 | u32 saveFDI_RXA_CTL; |
| 822 | u32 saveFDI_TXA_CTL; |
| 823 | u32 saveFDI_RXB_CTL; |
| 824 | u32 saveFDI_TXB_CTL; |
| 825 | u32 savePFA_CTL_1; |
| 826 | u32 savePFB_CTL_1; |
| 827 | u32 savePFA_WIN_SZ; |
| 828 | u32 savePFB_WIN_SZ; |
| 829 | u32 savePFA_WIN_POS; |
| 830 | u32 savePFB_WIN_POS; |
Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 831 | u32 savePCH_DREF_CONTROL; |
| 832 | u32 saveDISP_ARB_CTL; |
| 833 | u32 savePIPEA_DATA_M1; |
| 834 | u32 savePIPEA_DATA_N1; |
| 835 | u32 savePIPEA_LINK_M1; |
| 836 | u32 savePIPEA_LINK_N1; |
| 837 | u32 savePIPEB_DATA_M1; |
| 838 | u32 savePIPEB_DATA_N1; |
| 839 | u32 savePIPEB_LINK_M1; |
| 840 | u32 savePIPEB_LINK_N1; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 841 | u32 saveMCHBAR_RENDER_STANDBY; |
Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 842 | u32 savePCH_PORT_HOTPLUG; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 843 | }; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 844 | |
| 845 | struct intel_gen6_power_mgmt { |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 846 | /* work and pm_iir are protected by dev_priv->irq_lock */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 847 | struct work_struct work; |
| 848 | u32 pm_iir; |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 849 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 850 | /* The below variables an all the rps hw state are protected by |
| 851 | * dev->struct mutext. */ |
| 852 | u8 cur_delay; |
| 853 | u8 min_delay; |
| 854 | u8 max_delay; |
Jesse Barnes | 52ceb90 | 2013-04-23 10:09:26 -0700 | [diff] [blame] | 855 | u8 rpe_delay; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 856 | u8 rp1_delay; |
| 857 | u8 rp0_delay; |
Ben Widawsky | 31c7738 | 2013-04-05 14:29:22 -0700 | [diff] [blame] | 858 | u8 hw_max; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 859 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 860 | int last_adj; |
| 861 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; |
| 862 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 863 | bool enabled; |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 864 | struct delayed_work delayed_resume_work; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 865 | |
| 866 | /* |
| 867 | * Protects RPS/RC6 register access and PCU communication. |
| 868 | * Must be taken after struct_mutex if nested. |
| 869 | */ |
| 870 | struct mutex hw_lock; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 871 | }; |
| 872 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 873 | /* defined intel_pm.c */ |
| 874 | extern spinlock_t mchdev_lock; |
| 875 | |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 876 | struct intel_ilk_power_mgmt { |
| 877 | u8 cur_delay; |
| 878 | u8 min_delay; |
| 879 | u8 max_delay; |
| 880 | u8 fmax; |
| 881 | u8 fstart; |
| 882 | |
| 883 | u64 last_count1; |
| 884 | unsigned long last_time1; |
| 885 | unsigned long chipset_power; |
| 886 | u64 last_count2; |
| 887 | struct timespec last_time2; |
| 888 | unsigned long gfx_power; |
| 889 | u8 corr; |
| 890 | |
| 891 | int c_m; |
| 892 | int r_t; |
Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 893 | |
| 894 | struct drm_i915_gem_object *pwrctx; |
| 895 | struct drm_i915_gem_object *renderctx; |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 896 | }; |
| 897 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 898 | /* Power well structure for haswell */ |
| 899 | struct i915_power_well { |
| 900 | struct drm_device *device; |
| 901 | spinlock_t lock; |
| 902 | /* power well enable/disable usage count */ |
| 903 | int count; |
| 904 | int i915_request; |
| 905 | }; |
| 906 | |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 907 | struct i915_dri1_state { |
| 908 | unsigned allow_batchbuffer : 1; |
| 909 | u32 __iomem *gfx_hws_cpu_addr; |
| 910 | |
| 911 | unsigned int cpp; |
| 912 | int back_offset; |
| 913 | int front_offset; |
| 914 | int current_page; |
| 915 | int page_flipping; |
| 916 | |
| 917 | uint32_t counter; |
| 918 | }; |
| 919 | |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 920 | struct i915_ums_state { |
| 921 | /** |
| 922 | * Flag if the X Server, and thus DRM, is not currently in |
| 923 | * control of the device. |
| 924 | * |
| 925 | * This is set between LeaveVT and EnterVT. It needs to be |
| 926 | * replaced with a semaphore. It also needs to be |
| 927 | * transitioned away from for kernel modesetting. |
| 928 | */ |
| 929 | int mm_suspended; |
| 930 | }; |
| 931 | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 932 | #define MAX_L3_SLICES 2 |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 933 | struct intel_l3_parity { |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 934 | u32 *remap_info[MAX_L3_SLICES]; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 935 | struct work_struct error_work; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 936 | int which_slice; |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 937 | }; |
| 938 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 939 | struct i915_gem_mm { |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 940 | /** Memory allocator for GTT stolen memory */ |
| 941 | struct drm_mm stolen; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 942 | /** List of all objects in gtt_space. Used to restore gtt |
| 943 | * mappings on resume */ |
| 944 | struct list_head bound_list; |
| 945 | /** |
| 946 | * List of objects which are not bound to the GTT (thus |
| 947 | * are idle and not used by the GPU) but still have |
| 948 | * (presumably uncached) pages still attached. |
| 949 | */ |
| 950 | struct list_head unbound_list; |
| 951 | |
| 952 | /** Usable portion of the GTT for GEM */ |
| 953 | unsigned long stolen_base; /* limited to low memory (32-bit) */ |
| 954 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 955 | /** PPGTT used for aliasing the PPGTT with the GTT */ |
| 956 | struct i915_hw_ppgtt *aliasing_ppgtt; |
| 957 | |
| 958 | struct shrinker inactive_shrinker; |
| 959 | bool shrinker_no_lock_stealing; |
| 960 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 961 | /** LRU list of objects with fence regs on them. */ |
| 962 | struct list_head fence_list; |
| 963 | |
| 964 | /** |
| 965 | * We leave the user IRQ off as much as possible, |
| 966 | * but this means that requests will finish and never |
| 967 | * be retired once the system goes idle. Set a timer to |
| 968 | * fire periodically while the ring is running. When it |
| 969 | * fires, go retire requests. |
| 970 | */ |
| 971 | struct delayed_work retire_work; |
| 972 | |
| 973 | /** |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 974 | * When we detect an idle GPU, we want to turn on |
| 975 | * powersaving features. So once we see that there |
| 976 | * are no more requests outstanding and no more |
| 977 | * arrive within a small period of time, we fire |
| 978 | * off the idle_work. |
| 979 | */ |
| 980 | struct delayed_work idle_work; |
| 981 | |
| 982 | /** |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 983 | * Are we in a non-interruptible section of code like |
| 984 | * modesetting? |
| 985 | */ |
| 986 | bool interruptible; |
| 987 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 988 | /** Bit 6 swizzling required for X tiling */ |
| 989 | uint32_t bit_6_swizzle_x; |
| 990 | /** Bit 6 swizzling required for Y tiling */ |
| 991 | uint32_t bit_6_swizzle_y; |
| 992 | |
| 993 | /* storage for physical objects */ |
| 994 | struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT]; |
| 995 | |
| 996 | /* accounting, useful for userland debugging */ |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 997 | spinlock_t object_stat_lock; |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 998 | size_t object_memory; |
| 999 | u32 object_count; |
| 1000 | }; |
| 1001 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1002 | struct drm_i915_error_state_buf { |
| 1003 | unsigned bytes; |
| 1004 | unsigned size; |
| 1005 | int err; |
| 1006 | u8 *buf; |
| 1007 | loff_t start; |
| 1008 | loff_t pos; |
| 1009 | }; |
| 1010 | |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1011 | struct i915_error_state_file_priv { |
| 1012 | struct drm_device *dev; |
| 1013 | struct drm_i915_error_state *error; |
| 1014 | }; |
| 1015 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1016 | struct i915_gpu_error { |
| 1017 | /* For hangcheck timer */ |
| 1018 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ |
| 1019 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1020 | /* Hang gpu twice in this window and your context gets banned */ |
| 1021 | #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000) |
| 1022 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1023 | struct timer_list hangcheck_timer; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1024 | |
| 1025 | /* For reset and error_state handling. */ |
| 1026 | spinlock_t lock; |
| 1027 | /* Protected by the above dev->gpu_error.lock. */ |
| 1028 | struct drm_i915_error_state *first_error; |
| 1029 | struct work_struct work; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1030 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1031 | |
| 1032 | unsigned long missed_irq_rings; |
| 1033 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1034 | /** |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1035 | * State variable and reset counter controlling the reset flow |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1036 | * |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1037 | * Upper bits are for the reset counter. This counter is used by the |
| 1038 | * wait_seqno code to race-free noticed that a reset event happened and |
| 1039 | * that it needs to restart the entire ioctl (since most likely the |
| 1040 | * seqno it waited for won't ever signal anytime soon). |
| 1041 | * |
| 1042 | * This is important for lock-free wait paths, where no contended lock |
| 1043 | * naturally enforces the correct ordering between the bail-out of the |
| 1044 | * waiter and the gpu reset work code. |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1045 | * |
| 1046 | * Lowest bit controls the reset state machine: Set means a reset is in |
| 1047 | * progress. This state will (presuming we don't have any bugs) decay |
| 1048 | * into either unset (successful reset) or the special WEDGED value (hw |
| 1049 | * terminally sour). All waiters on the reset_queue will be woken when |
| 1050 | * that happens. |
| 1051 | */ |
| 1052 | atomic_t reset_counter; |
| 1053 | |
| 1054 | /** |
| 1055 | * Special values/flags for reset_counter |
| 1056 | * |
| 1057 | * Note that the code relies on |
| 1058 | * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG |
| 1059 | * being true. |
| 1060 | */ |
| 1061 | #define I915_RESET_IN_PROGRESS_FLAG 1 |
| 1062 | #define I915_WEDGED 0xffffffff |
| 1063 | |
| 1064 | /** |
| 1065 | * Waitqueue to signal when the reset has completed. Used by clients |
| 1066 | * that wait for dev_priv->mm.wedged to settle. |
| 1067 | */ |
| 1068 | wait_queue_head_t reset_queue; |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1069 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1070 | /* For gpu hang simulation. */ |
| 1071 | unsigned int stop_rings; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1072 | |
| 1073 | /* For missed irq/seqno simulation. */ |
| 1074 | unsigned int test_irq_rings; |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1075 | }; |
| 1076 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1077 | enum modeset_restore { |
| 1078 | MODESET_ON_LID_OPEN, |
| 1079 | MODESET_DONE, |
| 1080 | MODESET_SUSPENDED, |
| 1081 | }; |
| 1082 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1083 | struct ddi_vbt_port_info { |
| 1084 | uint8_t hdmi_level_shift; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1085 | |
| 1086 | uint8_t supports_dvi:1; |
| 1087 | uint8_t supports_hdmi:1; |
| 1088 | uint8_t supports_dp:1; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1089 | }; |
| 1090 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1091 | struct intel_vbt_data { |
| 1092 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ |
| 1093 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ |
| 1094 | |
| 1095 | /* Feature bits */ |
| 1096 | unsigned int int_tv_support:1; |
| 1097 | unsigned int lvds_dither:1; |
| 1098 | unsigned int lvds_vbt:1; |
| 1099 | unsigned int int_crt_support:1; |
| 1100 | unsigned int lvds_use_ssc:1; |
| 1101 | unsigned int display_clock_mode:1; |
| 1102 | unsigned int fdi_rx_polarity_inverted:1; |
| 1103 | int lvds_ssc_freq; |
| 1104 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ |
| 1105 | |
| 1106 | /* eDP */ |
| 1107 | int edp_rate; |
| 1108 | int edp_lanes; |
| 1109 | int edp_preemphasis; |
| 1110 | int edp_vswing; |
| 1111 | bool edp_initialized; |
| 1112 | bool edp_support; |
| 1113 | int edp_bpp; |
| 1114 | struct edp_power_seq edp_pps; |
| 1115 | |
Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1116 | /* MIPI DSI */ |
| 1117 | struct { |
| 1118 | u16 panel_id; |
| 1119 | } dsi; |
| 1120 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1121 | int crt_ddc_pin; |
| 1122 | |
| 1123 | int child_dev_num; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1124 | union child_device_config *child_dev; |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1125 | |
| 1126 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1127 | }; |
| 1128 | |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1129 | enum intel_ddb_partitioning { |
| 1130 | INTEL_DDB_PART_1_2, |
| 1131 | INTEL_DDB_PART_5_6, /* IVB+ */ |
| 1132 | }; |
| 1133 | |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1134 | struct intel_wm_level { |
| 1135 | bool enable; |
| 1136 | uint32_t pri_val; |
| 1137 | uint32_t spr_val; |
| 1138 | uint32_t cur_val; |
| 1139 | uint32_t fbc_val; |
| 1140 | }; |
| 1141 | |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1142 | struct hsw_wm_values { |
| 1143 | uint32_t wm_pipe[3]; |
| 1144 | uint32_t wm_lp[3]; |
| 1145 | uint32_t wm_lp_spr[3]; |
| 1146 | uint32_t wm_linetime[3]; |
| 1147 | bool enable_fbc_wm; |
| 1148 | enum intel_ddb_partitioning partitioning; |
| 1149 | }; |
| 1150 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1151 | /* |
| 1152 | * This struct tracks the state needed for the Package C8+ feature. |
| 1153 | * |
| 1154 | * Package states C8 and deeper are really deep PC states that can only be |
| 1155 | * reached when all the devices on the system allow it, so even if the graphics |
| 1156 | * device allows PC8+, it doesn't mean the system will actually get to these |
| 1157 | * states. |
| 1158 | * |
| 1159 | * Our driver only allows PC8+ when all the outputs are disabled, the power well |
| 1160 | * is disabled and the GPU is idle. When these conditions are met, we manually |
| 1161 | * do the other conditions: disable the interrupts, clocks and switch LCPLL |
| 1162 | * refclk to Fclk. |
| 1163 | * |
| 1164 | * When we really reach PC8 or deeper states (not just when we allow it) we lose |
| 1165 | * the state of some registers, so when we come back from PC8+ we need to |
| 1166 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't |
| 1167 | * need to take care of the registers kept by RC6. |
| 1168 | * |
| 1169 | * The interrupt disabling is part of the requirements. We can only leave the |
| 1170 | * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we |
| 1171 | * can lock the machine. |
| 1172 | * |
| 1173 | * Ideally every piece of our code that needs PC8+ disabled would call |
| 1174 | * hsw_disable_package_c8, which would increment disable_count and prevent the |
| 1175 | * system from reaching PC8+. But we don't have a symmetric way to do this for |
| 1176 | * everything, so we have the requirements_met and gpu_idle variables. When we |
| 1177 | * switch requirements_met or gpu_idle to true we decrease disable_count, and |
| 1178 | * increase it in the opposite case. The requirements_met variable is true when |
| 1179 | * all the CRTCs, encoders and the power well are disabled. The gpu_idle |
| 1180 | * variable is true when the GPU is idle. |
| 1181 | * |
| 1182 | * In addition to everything, we only actually enable PC8+ if disable_count |
| 1183 | * stays at zero for at least some seconds. This is implemented with the |
| 1184 | * enable_work variable. We do this so we don't enable/disable PC8 dozens of |
| 1185 | * consecutive times when all screens are disabled and some background app |
| 1186 | * queries the state of our connectors, or we have some application constantly |
| 1187 | * waking up to use the GPU. Only after the enable_work function actually |
| 1188 | * enables PC8+ the "enable" variable will become true, which means that it can |
| 1189 | * be false even if disable_count is 0. |
| 1190 | * |
| 1191 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and |
| 1192 | * goes back to false exactly before we reenable the IRQs. We use this variable |
| 1193 | * to check if someone is trying to enable/disable IRQs while they're supposed |
| 1194 | * to be disabled. This shouldn't happen and we'll print some error messages in |
| 1195 | * case it happens, but if it actually happens we'll also update the variables |
| 1196 | * inside struct regsave so when we restore the IRQs they will contain the |
| 1197 | * latest expected values. |
| 1198 | * |
| 1199 | * For more, read "Display Sequences for Package C8" on our documentation. |
| 1200 | */ |
| 1201 | struct i915_package_c8 { |
| 1202 | bool requirements_met; |
| 1203 | bool gpu_idle; |
| 1204 | bool irqs_disabled; |
| 1205 | /* Only true after the delayed work task actually enables it. */ |
| 1206 | bool enabled; |
| 1207 | int disable_count; |
| 1208 | struct mutex lock; |
| 1209 | struct delayed_work enable_work; |
| 1210 | |
| 1211 | struct { |
| 1212 | uint32_t deimr; |
| 1213 | uint32_t sdeimr; |
| 1214 | uint32_t gtimr; |
| 1215 | uint32_t gtier; |
| 1216 | uint32_t gen6_pmimr; |
| 1217 | } regsave; |
| 1218 | }; |
| 1219 | |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1220 | enum intel_pipe_crc_source { |
| 1221 | INTEL_PIPE_CRC_SOURCE_NONE, |
| 1222 | INTEL_PIPE_CRC_SOURCE_PLANE1, |
| 1223 | INTEL_PIPE_CRC_SOURCE_PLANE2, |
| 1224 | INTEL_PIPE_CRC_SOURCE_PF, |
| 1225 | INTEL_PIPE_CRC_SOURCE_MAX, |
| 1226 | }; |
| 1227 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1228 | struct intel_pipe_crc_entry { |
Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1229 | uint32_t frame; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1230 | uint32_t crc[5]; |
| 1231 | }; |
| 1232 | |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1233 | #define INTEL_PIPE_CRC_ENTRIES_NR 128 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1234 | struct intel_pipe_crc { |
Damien Lespiau | be5c7a9 | 2013-10-15 18:55:41 +0100 | [diff] [blame] | 1235 | atomic_t available; /* exclusive access to the device */ |
Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1236 | struct intel_pipe_crc_entry *entries; |
Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1237 | enum intel_pipe_crc_source source; |
Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1238 | atomic_t head, tail; |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1239 | wait_queue_head_t wq; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1240 | }; |
| 1241 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1242 | typedef struct drm_i915_private { |
| 1243 | struct drm_device *dev; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1244 | struct kmem_cache *slab; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1245 | |
| 1246 | const struct intel_device_info *info; |
| 1247 | |
| 1248 | int relative_constants_mode; |
| 1249 | |
| 1250 | void __iomem *regs; |
| 1251 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1252 | struct intel_uncore uncore; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1253 | |
| 1254 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; |
| 1255 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1256 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1257 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus |
| 1258 | * controller on different i2c buses. */ |
| 1259 | struct mutex gmbus_mutex; |
| 1260 | |
| 1261 | /** |
| 1262 | * Base address of the gmbus and gpio block. |
| 1263 | */ |
| 1264 | uint32_t gpio_mmio_base; |
| 1265 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1266 | wait_queue_head_t gmbus_wait_queue; |
| 1267 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1268 | struct pci_dev *bridge_dev; |
| 1269 | struct intel_ring_buffer ring[I915_NUM_RINGS]; |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1270 | uint32_t last_seqno, next_seqno; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1271 | |
| 1272 | drm_dma_handle_t *status_page_dmah; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1273 | struct resource mch_res; |
| 1274 | |
| 1275 | atomic_t irq_received; |
| 1276 | |
| 1277 | /* protects the irq masks */ |
| 1278 | spinlock_t irq_lock; |
| 1279 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1280 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ |
| 1281 | struct pm_qos_request pm_qos; |
| 1282 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1283 | /* DPIO indirect register protection */ |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 1284 | struct mutex dpio_lock; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1285 | |
| 1286 | /** Cached value of IMR to avoid reads in updating the bitfield */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1287 | u32 irq_mask; |
| 1288 | u32 gt_irq_mask; |
Paulo Zanoni | 605cd25 | 2013-08-06 18:57:15 -0300 | [diff] [blame] | 1289 | u32 pm_irq_mask; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1290 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1291 | struct work_struct hotplug_work; |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 1292 | bool enable_hotplug_processing; |
Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1293 | struct { |
| 1294 | unsigned long hpd_last_jiffies; |
| 1295 | int hpd_cnt; |
| 1296 | enum { |
| 1297 | HPD_ENABLED = 0, |
| 1298 | HPD_DISABLED = 1, |
| 1299 | HPD_MARK_DISABLED = 2 |
| 1300 | } hpd_mark; |
| 1301 | } hpd_stats[HPD_NUM_PINS]; |
Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 1302 | u32 hpd_event_bits; |
Egbert Eich | ac4c16c | 2013-04-16 13:36:58 +0200 | [diff] [blame] | 1303 | struct timer_list hotplug_reenable_timer; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1304 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1305 | int num_plane; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1306 | |
Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1307 | struct i915_fbc fbc; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1308 | struct intel_opregion opregion; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1309 | struct intel_vbt_data vbt; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1310 | |
| 1311 | /* overlay */ |
| 1312 | struct intel_overlay *overlay; |
Ville Syrjälä | 2c6602d | 2013-02-08 23:13:35 +0200 | [diff] [blame] | 1313 | unsigned int sprite_scaling_enabled; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1314 | |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1315 | /* backlight */ |
| 1316 | struct { |
| 1317 | int level; |
| 1318 | bool enabled; |
Jani Nikula | 8ba2d18 | 2013-04-12 15:18:37 +0300 | [diff] [blame] | 1319 | spinlock_t lock; /* bl registers and the above bl fields */ |
Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1320 | struct backlight_device *device; |
| 1321 | } backlight; |
| 1322 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1323 | /* LVDS info */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1324 | bool no_aux_handshake; |
| 1325 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1326 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ |
| 1327 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ |
| 1328 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ |
| 1329 | |
| 1330 | unsigned int fsb_freq, mem_freq, is_ddr3; |
| 1331 | |
Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1332 | /** |
| 1333 | * wq - Driver workqueue for GEM. |
| 1334 | * |
| 1335 | * NOTE: Work items scheduled here are not allowed to grab any modeset |
| 1336 | * locks, for otherwise the flushing done in the pageflip code will |
| 1337 | * result in deadlocks. |
| 1338 | */ |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1339 | struct workqueue_struct *wq; |
| 1340 | |
| 1341 | /* Display functions */ |
| 1342 | struct drm_i915_display_funcs display; |
| 1343 | |
| 1344 | /* PCH chipset type */ |
| 1345 | enum intel_pch pch_type; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1346 | unsigned short pch_id; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1347 | |
| 1348 | unsigned long quirks; |
| 1349 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1350 | enum modeset_restore modeset_restore; |
| 1351 | struct mutex modeset_restore_lock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1352 | |
Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 1353 | struct list_head vm_list; /* Global list of all address spaces */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1354 | struct i915_gtt gtt; /* VMA representing the global address space */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1355 | |
Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1356 | struct i915_gem_mm mm; |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1357 | |
Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1358 | /* Kernel Modesetting */ |
| 1359 | |
yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 1360 | struct sdvo_device_mapping sdvo_mappings[2]; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1361 | |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 1362 | struct drm_crtc *plane_to_crtc_mapping[3]; |
| 1363 | struct drm_crtc *pipe_to_crtc_mapping[3]; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1364 | wait_queue_head_t pending_flip_queue; |
| 1365 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1366 | int num_shared_dpll; |
| 1367 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 1368 | struct intel_ddi_plls ddi_plls; |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1369 | |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1370 | /* Reclocking support */ |
| 1371 | bool render_reclock_avail; |
| 1372 | bool lvds_downclock_avail; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 1373 | /* indicates the reduced downclock for LVDS*/ |
| 1374 | int lvds_downclock; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1375 | u16 orig_clock; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1376 | |
Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1377 | bool mchbar_need_disable; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1378 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1379 | struct intel_l3_parity l3_parity; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1380 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 1381 | /* Cannot be determined by PCIID. You must always read a register. */ |
| 1382 | size_t ellc_size; |
| 1383 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1384 | /* gen6+ rps state */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1385 | struct intel_gen6_power_mgmt rps; |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1386 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 1387 | /* ilk-only ips/rps state. Everything in here is protected by the global |
| 1388 | * mchdev_lock in intel_pm.c */ |
Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1389 | struct intel_ilk_power_mgmt ips; |
Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1390 | |
Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1391 | /* Haswell power well */ |
| 1392 | struct i915_power_well power_well; |
| 1393 | |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1394 | struct i915_psr psr; |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1395 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1396 | struct i915_gpu_error gpu_error; |
Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 1397 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 1398 | struct drm_i915_gem_object *vlv_pctx; |
| 1399 | |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1400 | #ifdef CONFIG_DRM_I915_FBDEV |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1401 | /* list of fbdev register on this device */ |
| 1402 | struct intel_fbdev *fbdev; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1403 | #endif |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1404 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 1405 | /* |
| 1406 | * The console may be contended at resume, but we don't |
| 1407 | * want it to block on it. |
| 1408 | */ |
| 1409 | struct work_struct console_resume_work; |
| 1410 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1411 | struct drm_property *broadcast_rgb_property; |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1412 | struct drm_property *force_audio_property; |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 1413 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1414 | bool hw_contexts_disabled; |
| 1415 | uint32_t hw_context_size; |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 1416 | struct list_head context_list; |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1417 | |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 1418 | u32 fdi_rx_config; |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 1419 | |
Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1420 | struct i915_suspend_saved_registers regfile; |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1421 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1422 | struct { |
| 1423 | /* |
| 1424 | * Raw watermark latency values: |
| 1425 | * in 0.1us units for WM0, |
| 1426 | * in 0.5us units for WM1+. |
| 1427 | */ |
| 1428 | /* primary */ |
| 1429 | uint16_t pri_latency[5]; |
| 1430 | /* sprite */ |
| 1431 | uint16_t spr_latency[5]; |
| 1432 | /* cursor */ |
| 1433 | uint16_t cur_latency[5]; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1434 | |
| 1435 | /* current hardware state */ |
| 1436 | struct hsw_wm_values hw; |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1437 | } wm; |
| 1438 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1439 | struct i915_package_c8 pc8; |
| 1440 | |
Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1441 | /* Old dri1 support infrastructure, beware the dragons ya fools entering |
| 1442 | * here! */ |
| 1443 | struct i915_dri1_state dri1; |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 1444 | /* Old ums support infrastructure, same warning applies. */ |
| 1445 | struct i915_ums_state ums; |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1446 | |
| 1447 | #ifdef CONFIG_DEBUG_FS |
| 1448 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; |
| 1449 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1450 | } drm_i915_private_t; |
| 1451 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1452 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) |
| 1453 | { |
| 1454 | return dev->dev_private; |
| 1455 | } |
| 1456 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1457 | /* Iterate over initialised rings */ |
| 1458 | #define for_each_ring(ring__, dev_priv__, i__) \ |
| 1459 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ |
| 1460 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) |
| 1461 | |
Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1462 | enum hdmi_force_audio { |
| 1463 | HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */ |
| 1464 | HDMI_AUDIO_OFF, /* force turn off HDMI audio */ |
| 1465 | HDMI_AUDIO_AUTO, /* trust EDID */ |
| 1466 | HDMI_AUDIO_ON, /* force turn on HDMI audio */ |
| 1467 | }; |
| 1468 | |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 1469 | #define I915_GTT_OFFSET_NONE ((u32)-1) |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1470 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1471 | struct drm_i915_gem_object_ops { |
| 1472 | /* Interface between the GEM object and its backing storage. |
| 1473 | * get_pages() is called once prior to the use of the associated set |
| 1474 | * of pages before to binding them into the GTT, and put_pages() is |
| 1475 | * called after we no longer need them. As we expect there to be |
| 1476 | * associated cost with migrating pages between the backing storage |
| 1477 | * and making them available for the GPU (e.g. clflush), we may hold |
| 1478 | * onto the pages after they are no longer referenced by the GPU |
| 1479 | * in case they may be used again shortly (for example migrating the |
| 1480 | * pages to a different memory domain within the GTT). put_pages() |
| 1481 | * will therefore most likely be called when the object itself is |
| 1482 | * being released or under memory pressure (where we attempt to |
| 1483 | * reap pages for the shrinker). |
| 1484 | */ |
| 1485 | int (*get_pages)(struct drm_i915_gem_object *); |
| 1486 | void (*put_pages)(struct drm_i915_gem_object *); |
| 1487 | }; |
| 1488 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1489 | struct drm_i915_gem_object { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 1490 | struct drm_gem_object base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1491 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1492 | const struct drm_i915_gem_object_ops *ops; |
| 1493 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 1494 | /** List of VMAs backed by this object */ |
| 1495 | struct list_head vma_list; |
| 1496 | |
Chris Wilson | c1ad11f | 2012-11-15 11:32:21 +0000 | [diff] [blame] | 1497 | /** Stolen memory for this object, instead of being backed by shmem. */ |
| 1498 | struct drm_mm_node *stolen; |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1499 | struct list_head global_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1500 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1501 | struct list_head ring_list; |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 1502 | /** Used in execbuf to temporarily hold a ref */ |
| 1503 | struct list_head obj_exec_link; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1504 | |
| 1505 | /** |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1506 | * This is set if the object is on the active lists (has pending |
| 1507 | * rendering and so a non-zero seqno), and is not set if it i s on |
| 1508 | * inactive (ready to be unbound) list. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1509 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1510 | unsigned int active:1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1511 | |
| 1512 | /** |
| 1513 | * This is set if the object has been written to since last bound |
| 1514 | * to the GTT |
| 1515 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1516 | unsigned int dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1517 | |
| 1518 | /** |
| 1519 | * Fence register bits (if any) for this object. Will be set |
| 1520 | * as needed when mapped into the GTT. |
| 1521 | * Protected by dev->struct_mutex. |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1522 | */ |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 1523 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1524 | |
| 1525 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1526 | * Advice: are the backing pages purgeable? |
| 1527 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1528 | unsigned int madv:2; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1529 | |
| 1530 | /** |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1531 | * Current tiling mode for the object. |
| 1532 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1533 | unsigned int tiling_mode:2; |
Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 1534 | /** |
| 1535 | * Whether the tiling parameters for the currently associated fence |
| 1536 | * register have changed. Note that for the purposes of tracking |
| 1537 | * tiling changes we also treat the unfenced register, the register |
| 1538 | * slot that the object occupies whilst it executes a fenced |
| 1539 | * command (such as BLT on gen2/3), as a "fence". |
| 1540 | */ |
| 1541 | unsigned int fence_dirty:1; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1542 | |
| 1543 | /** How many users have pinned this object in GTT space. The following |
| 1544 | * users can each hold at most one reference: pwrite/pread, pin_ioctl |
| 1545 | * (via user_pin_count), execbuffer (objects are not allowed multiple |
| 1546 | * times for the same batchbuffer), and the framebuffer code. When |
| 1547 | * switching/pageflipping, the framebuffer code has at most two buffers |
| 1548 | * pinned per crtc. |
| 1549 | * |
| 1550 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 |
| 1551 | * bits with absolutely no headroom. So use 4 bits. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1552 | unsigned int pin_count:4; |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1553 | #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1554 | |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1555 | /** |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 1556 | * Is the object at the current location in the gtt mappable and |
| 1557 | * fenceable? Used to avoid costly recalculations. |
| 1558 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1559 | unsigned int map_and_fenceable:1; |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 1560 | |
| 1561 | /** |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1562 | * Whether the current gtt mapping needs to be mappable (and isn't just |
| 1563 | * mappable by accident). Track pin and fault separate for a more |
| 1564 | * accurate mappable working set. |
| 1565 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1566 | unsigned int fault_mappable:1; |
| 1567 | unsigned int pin_mappable:1; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 1568 | unsigned int pin_display:1; |
Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1569 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1570 | /* |
| 1571 | * Is the GPU currently using a fence to access this buffer, |
| 1572 | */ |
| 1573 | unsigned int pending_fenced_gpu_access:1; |
| 1574 | unsigned int fenced_gpu_access:1; |
| 1575 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 1576 | unsigned int cache_level:3; |
Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 1577 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1578 | unsigned int has_aliasing_ppgtt_mapping:1; |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1579 | unsigned int has_global_gtt_mapping:1; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1580 | unsigned int has_dma_mapping:1; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1581 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1582 | struct sg_table *pages; |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1583 | int pages_pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1584 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1585 | /* prime dma-buf support */ |
Dave Airlie | 9a70cc2 | 2012-05-22 13:09:21 +0100 | [diff] [blame] | 1586 | void *dma_buf_vmapping; |
| 1587 | int vmapping_count; |
| 1588 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1589 | struct intel_ring_buffer *ring; |
| 1590 | |
Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 1591 | /** Breadcrumb of last rendering to the buffer. */ |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1592 | uint32_t last_read_seqno; |
| 1593 | uint32_t last_write_seqno; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1594 | /** Breadcrumb of last fenced GPU access to the buffer. */ |
| 1595 | uint32_t last_fenced_seqno; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1596 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1597 | /** Current tiling stride for the object, if it's tiled. */ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1598 | uint32_t stride; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1599 | |
Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame^] | 1600 | /** References from framebuffers, locks out tiling changes. */ |
| 1601 | unsigned long framebuffer_references; |
| 1602 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1603 | /** Record of address bit 17 of each page at last unbind. */ |
Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 1604 | unsigned long *bit_17; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1605 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1606 | /** User space pin count and filp owning the pin */ |
| 1607 | uint32_t user_pin_count; |
| 1608 | struct drm_file *pin_filp; |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1609 | |
| 1610 | /** for phy allocated objects */ |
| 1611 | struct drm_i915_gem_phys_object *phys_obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1612 | }; |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1613 | #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1614 | |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 1615 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1616 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1617 | /** |
| 1618 | * Request queue structure. |
| 1619 | * |
| 1620 | * The request queue allows us to note sequence numbers that have been emitted |
| 1621 | * and may be associated with active buffers to be retired. |
| 1622 | * |
| 1623 | * By keeping this list, we can avoid having to do questionable |
| 1624 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate |
| 1625 | * an emission time with seqnos for tracking how far ahead of the GPU we are. |
| 1626 | */ |
| 1627 | struct drm_i915_gem_request { |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1628 | /** On Which ring this request was generated */ |
| 1629 | struct intel_ring_buffer *ring; |
| 1630 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1631 | /** GEM sequence number associated with this request. */ |
| 1632 | uint32_t seqno; |
| 1633 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 1634 | /** Position in the ringbuffer of the start of the request */ |
| 1635 | u32 head; |
| 1636 | |
| 1637 | /** Position in the ringbuffer of the end of the request */ |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1638 | u32 tail; |
| 1639 | |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 1640 | /** Context related to this request */ |
| 1641 | struct i915_hw_context *ctx; |
| 1642 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 1643 | /** Batch buffer related to this request if any */ |
| 1644 | struct drm_i915_gem_object *batch_obj; |
| 1645 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1646 | /** Time at which this request was emitted, in jiffies. */ |
| 1647 | unsigned long emitted_jiffies; |
| 1648 | |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1649 | /** global list entry for this request */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1650 | struct list_head list; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1651 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1652 | struct drm_i915_file_private *file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1653 | /** file_priv list entry for this request */ |
| 1654 | struct list_head client_list; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1655 | }; |
| 1656 | |
| 1657 | struct drm_i915_file_private { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1658 | struct drm_i915_private *dev_priv; |
| 1659 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1660 | struct { |
Luis R. Rodriguez | 99057c8 | 2012-11-29 12:45:06 -0800 | [diff] [blame] | 1661 | spinlock_t lock; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1662 | struct list_head request_list; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1663 | struct delayed_work idle_work; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1664 | } mm; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 1665 | struct idr context_idr; |
Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 1666 | |
| 1667 | struct i915_ctx_hang_stats hang_stats; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1668 | atomic_t rps_wait_boost; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1669 | }; |
| 1670 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1671 | #define INTEL_INFO(dev) (to_i915(dev)->info) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1672 | |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1673 | #define IS_I830(dev) ((dev)->pdev->device == 0x3577) |
| 1674 | #define IS_845G(dev) ((dev)->pdev->device == 0x2562) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1675 | #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1676 | #define IS_I865G(dev) ((dev)->pdev->device == 0x2572) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1677 | #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1678 | #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592) |
| 1679 | #define IS_I945G(dev) ((dev)->pdev->device == 0x2772) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1680 | #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm) |
| 1681 | #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater) |
| 1682 | #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1683 | #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1684 | #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1685 | #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001) |
| 1686 | #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1687 | #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview) |
| 1688 | #define IS_G33(dev) (INTEL_INFO(dev)->is_g33) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1689 | #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046) |
Jesse Barnes | 4b65177 | 2011-04-28 14:33:09 -0700 | [diff] [blame] | 1690 | #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge) |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1691 | #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \ |
| 1692 | (dev)->pdev->device == 0x0152 || \ |
| 1693 | (dev)->pdev->device == 0x015a) |
| 1694 | #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \ |
| 1695 | (dev)->pdev->device == 0x0106 || \ |
| 1696 | (dev)->pdev->device == 0x010A) |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 1697 | #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview) |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 1698 | #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1699 | #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile) |
Paulo Zanoni | ed1c9e2 | 2013-08-12 14:34:08 -0300 | [diff] [blame] | 1700 | #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \ |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1701 | ((dev)->pdev->device & 0xFF00) == 0x0C00) |
Paulo Zanoni | d567b07 | 2012-11-20 13:27:43 -0200 | [diff] [blame] | 1702 | #define IS_ULT(dev) (IS_HASWELL(dev) && \ |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1703 | ((dev)->pdev->device & 0xFF00) == 0x0A00) |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 1704 | #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \ |
Ville Syrjälä | ffbab09b | 2013-10-04 14:53:40 +0300 | [diff] [blame] | 1705 | ((dev)->pdev->device & 0x00F0) == 0x0020) |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 1706 | #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1707 | |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 1708 | /* |
| 1709 | * The genX designation typically refers to the render engine, so render |
| 1710 | * capability related checks should use IS_GEN, while display and other checks |
| 1711 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular |
| 1712 | * chips, etc.). |
| 1713 | */ |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1714 | #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2) |
| 1715 | #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3) |
| 1716 | #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4) |
| 1717 | #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5) |
| 1718 | #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6) |
Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 1719 | #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1720 | |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 1721 | #define RENDER_RING (1<<RCS) |
| 1722 | #define BSD_RING (1<<VCS) |
| 1723 | #define BLT_RING (1<<BCS) |
| 1724 | #define VEBOX_RING (1<<VECS) |
| 1725 | #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING) |
| 1726 | #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING) |
| 1727 | #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING) |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 1728 | #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc) |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 1729 | #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1730 | #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws) |
| 1731 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1732 | #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6) |
Jesse Barnes | 9355360 | 2012-06-15 11:55:23 -0700 | [diff] [blame] | 1733 | #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev)) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1734 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1735 | #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1736 | #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical) |
| 1737 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1738 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ |
| 1739 | #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev)) |
| 1740 | |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1741 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte |
| 1742 | * rows, which changed the alignment requirements and fence programming. |
| 1743 | */ |
| 1744 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ |
| 1745 | IS_I915GM(dev))) |
| 1746 | #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) |
| 1747 | #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
| 1748 | #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev)) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1749 | #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv) |
| 1750 | #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1751 | |
| 1752 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) |
| 1753 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) |
| 1754 | #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1755 | |
Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 1756 | #define HAS_IPS(dev) (IS_ULT(dev)) |
| 1757 | |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 1758 | #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi) |
Paulo Zanoni | 86d52df | 2013-03-06 20:03:18 -0300 | [diff] [blame] | 1759 | #define HAS_POWER_WELL(dev) (IS_HASWELL(dev)) |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 1760 | #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg) |
Ben Widawsky | 18b5992 | 2013-09-20 09:35:30 -0700 | [diff] [blame] | 1761 | #define HAS_PSR(dev) (IS_HASWELL(dev)) |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1762 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1763 | #define INTEL_PCH_DEVICE_ID_MASK 0xff00 |
| 1764 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 |
| 1765 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 |
| 1766 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 |
| 1767 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 |
| 1768 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 |
| 1769 | |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1770 | #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type) |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 1771 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1772 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) |
| 1773 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) |
Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 1774 | #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP) |
Paulo Zanoni | 45e6e3a | 2012-07-03 15:57:32 -0300 | [diff] [blame] | 1775 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1776 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1777 | /* DPF == dynamic parity feature */ |
| 1778 | #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) |
| 1779 | #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev)) |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 1780 | |
Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 1781 | #define GT_FREQUENCY_MULTIPLIER 50 |
| 1782 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1783 | #include "i915_trace.h" |
| 1784 | |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 1785 | /** |
| 1786 | * RC6 is a special power stage which allows the GPU to enter an very |
| 1787 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 1788 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 1789 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 1790 | * |
| 1791 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 1792 | * among each other with the latency required to enter and leave RC6 and |
| 1793 | * voltage consumed by the GPU in different states. |
| 1794 | * |
| 1795 | * The combination of the following flags define which states GPU is allowed |
| 1796 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 1797 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 1798 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 1799 | * which brings the most power savings; deeper states save more power, but |
| 1800 | * require higher latency to switch to and wake up. |
| 1801 | */ |
| 1802 | #define INTEL_RC6_ENABLE (1<<0) |
| 1803 | #define INTEL_RC6p_ENABLE (1<<1) |
| 1804 | #define INTEL_RC6pp_ENABLE (1<<2) |
| 1805 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 1806 | extern const struct drm_ioctl_desc i915_ioctls[]; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 1807 | extern int i915_max_ioctl; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1808 | extern unsigned int i915_fbpercrtc __always_unused; |
| 1809 | extern int i915_panel_ignore_lid __read_mostly; |
| 1810 | extern unsigned int i915_powersave __read_mostly; |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 1811 | extern int i915_semaphores __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1812 | extern unsigned int i915_lvds_downclock __read_mostly; |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 1813 | extern int i915_lvds_channel_mode __read_mostly; |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 1814 | extern int i915_panel_use_ssc __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1815 | extern int i915_vbt_sdvo_panel_type __read_mostly; |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 1816 | extern int i915_enable_rc6 __read_mostly; |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 1817 | extern int i915_enable_fbc __read_mostly; |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 1818 | extern bool i915_enable_hangcheck __read_mostly; |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 1819 | extern int i915_enable_ppgtt __read_mostly; |
Rodrigo Vivi | 105b7c1 | 2013-07-11 18:45:02 -0300 | [diff] [blame] | 1820 | extern int i915_enable_psr __read_mostly; |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 1821 | extern unsigned int i915_preliminary_hw_support __read_mostly; |
Paulo Zanoni | 2124b72 | 2013-03-22 14:07:23 -0300 | [diff] [blame] | 1822 | extern int i915_disable_power_well __read_mostly; |
Paulo Zanoni | 3c4ca58 | 2013-05-31 16:33:23 -0300 | [diff] [blame] | 1823 | extern int i915_enable_ips __read_mostly; |
Jesse Barnes | 2385bdf | 2013-06-26 01:38:15 +0300 | [diff] [blame] | 1824 | extern bool i915_fastboot __read_mostly; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1825 | extern int i915_enable_pc8 __read_mostly; |
Paulo Zanoni | 9005874 | 2013-08-19 13:18:11 -0300 | [diff] [blame] | 1826 | extern int i915_pc8_timeout __read_mostly; |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1827 | extern bool i915_prefault_disable __read_mostly; |
Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 1828 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1829 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); |
| 1830 | extern int i915_resume(struct drm_device *dev); |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 1831 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); |
| 1832 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); |
| 1833 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1834 | /* i915_dma.c */ |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 1835 | void i915_update_dri1_breadcrumb(struct drm_device *dev); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1836 | extern void i915_kernel_lost_context(struct drm_device * dev); |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1837 | extern int i915_driver_load(struct drm_device *, unsigned long flags); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1838 | extern int i915_driver_unload(struct drm_device *); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1839 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1840 | extern void i915_driver_lastclose(struct drm_device * dev); |
Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 1841 | extern void i915_driver_preclose(struct drm_device *dev, |
| 1842 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1843 | extern void i915_driver_postclose(struct drm_device *dev, |
| 1844 | struct drm_file *file_priv); |
Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 1845 | extern int i915_driver_device_is_agp(struct drm_device * dev); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1846 | #ifdef CONFIG_COMPAT |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1847 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, |
| 1848 | unsigned long arg); |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1849 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1850 | extern int i915_emit_box(struct drm_device *dev, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1851 | struct drm_clip_rect *box, |
| 1852 | int DR1, int DR4); |
Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 1853 | extern int intel_gpu_reset(struct drm_device *dev); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 1854 | extern int i915_reset(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 1855 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); |
| 1856 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); |
| 1857 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); |
| 1858 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); |
| 1859 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 1860 | extern void intel_console_resume(struct work_struct *work); |
Dave Airlie | af6061a | 2008-05-07 12:15:39 +1000 | [diff] [blame] | 1861 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1862 | /* i915_irq.c */ |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 1863 | void i915_queue_hangcheck(struct drm_device *dev); |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 1864 | void i915_handle_error(struct drm_device *dev, bool wedged); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1865 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1866 | extern void intel_irq_init(struct drm_device *dev); |
Ben Widawsky | e1b4d30 | 2013-07-30 16:27:57 -0700 | [diff] [blame] | 1867 | extern void intel_pm_init(struct drm_device *dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 1868 | extern void intel_hpd_init(struct drm_device *dev); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1869 | extern void intel_pm_init(struct drm_device *dev); |
| 1870 | |
| 1871 | extern void intel_uncore_sanitize(struct drm_device *dev); |
| 1872 | extern void intel_uncore_early_sanitize(struct drm_device *dev); |
| 1873 | extern void intel_uncore_init(struct drm_device *dev); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1874 | extern void intel_uncore_clear_errors(struct drm_device *dev); |
| 1875 | extern void intel_uncore_check_errors(struct drm_device *dev); |
Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 1876 | extern void intel_uncore_fini(struct drm_device *dev); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1877 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1878 | void |
| 1879 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1880 | |
| 1881 | void |
| 1882 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask); |
| 1883 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1884 | /* i915_gem.c */ |
| 1885 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 1886 | struct drm_file *file_priv); |
| 1887 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 1888 | struct drm_file *file_priv); |
| 1889 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 1890 | struct drm_file *file_priv); |
| 1891 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 1892 | struct drm_file *file_priv); |
| 1893 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1894 | struct drm_file *file_priv); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1895 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1896 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1897 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1898 | struct drm_file *file_priv); |
| 1899 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1900 | struct drm_file *file_priv); |
| 1901 | int i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1902 | struct drm_file *file_priv); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 1903 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1904 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1905 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 1906 | struct drm_file *file_priv); |
| 1907 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 1908 | struct drm_file *file_priv); |
| 1909 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 1910 | struct drm_file *file_priv); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 1911 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 1912 | struct drm_file *file); |
| 1913 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 1914 | struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1915 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 1916 | struct drm_file *file_priv); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1917 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 1918 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1919 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 1920 | struct drm_file *file_priv); |
| 1921 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 1922 | struct drm_file *file_priv); |
| 1923 | int i915_gem_set_tiling(struct drm_device *dev, void *data, |
| 1924 | struct drm_file *file_priv); |
| 1925 | int i915_gem_get_tiling(struct drm_device *dev, void *data, |
| 1926 | struct drm_file *file_priv); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 1927 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 1928 | struct drm_file *file_priv); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 1929 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, |
| 1930 | struct drm_file *file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1931 | void i915_gem_load(struct drm_device *dev); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1932 | void *i915_gem_object_alloc(struct drm_device *dev); |
| 1933 | void i915_gem_object_free(struct drm_i915_gem_object *obj); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1934 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 1935 | const struct drm_i915_gem_object_ops *ops); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1936 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 1937 | size_t size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1938 | void i915_gem_free_object(struct drm_gem_object *obj); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 1939 | void i915_gem_vma_destroy(struct i915_vma *vma); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1940 | |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1941 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 1942 | struct i915_address_space *vm, |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1943 | uint32_t alignment, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 1944 | bool map_and_fenceable, |
| 1945 | bool nonblocking); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1946 | void i915_gem_object_unpin(struct drm_i915_gem_object *obj); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 1947 | int __must_check i915_vma_unbind(struct i915_vma *vma); |
| 1948 | int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj); |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 1949 | int i915_gem_object_put_pages(struct drm_i915_gem_object *obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1950 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1951 | void i915_gem_lastclose(struct drm_device *dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1952 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1953 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1954 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) |
| 1955 | { |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1956 | struct sg_page_iter sg_iter; |
Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 1957 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1958 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1959 | return sg_page_iter_page(&sg_iter); |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1960 | |
| 1961 | return NULL; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1962 | } |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1963 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) |
| 1964 | { |
| 1965 | BUG_ON(obj->pages == NULL); |
| 1966 | obj->pages_pin_count++; |
| 1967 | } |
| 1968 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) |
| 1969 | { |
| 1970 | BUG_ON(obj->pages_pin_count == 0); |
| 1971 | obj->pages_pin_count--; |
| 1972 | } |
| 1973 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1974 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 1975 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 1976 | struct intel_ring_buffer *to); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 1977 | void i915_vma_move_to_active(struct i915_vma *vma, |
| 1978 | struct intel_ring_buffer *ring); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1979 | int i915_gem_dumb_create(struct drm_file *file_priv, |
| 1980 | struct drm_device *dev, |
| 1981 | struct drm_mode_create_dumb *args); |
| 1982 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, |
| 1983 | uint32_t handle, uint64_t *offset); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1984 | /** |
| 1985 | * Returns true if seq1 is later than seq2. |
| 1986 | */ |
| 1987 | static inline bool |
| 1988 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) |
| 1989 | { |
| 1990 | return (int32_t)(seq1 - seq2) >= 0; |
| 1991 | } |
| 1992 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 1993 | int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno); |
| 1994 | int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno); |
Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 1995 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1996 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 1997 | |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 1998 | static inline bool |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 1999 | i915_gem_object_pin_fence(struct drm_i915_gem_object *obj) |
| 2000 | { |
| 2001 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 2002 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 2003 | dev_priv->fence_regs[obj->fence_reg].pin_count++; |
Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2004 | return true; |
| 2005 | } else |
| 2006 | return false; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2007 | } |
| 2008 | |
| 2009 | static inline void |
| 2010 | i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj) |
| 2011 | { |
| 2012 | if (obj->fence_reg != I915_FENCE_REG_NONE) { |
| 2013 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | b8c3af7 | 2013-06-12 11:29:47 +0100 | [diff] [blame] | 2014 | WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2015 | dev_priv->fence_regs[obj->fence_reg].pin_count--; |
| 2016 | } |
| 2017 | } |
| 2018 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2019 | bool i915_gem_retire_requests(struct drm_device *dev); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2020 | void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring); |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2021 | int __must_check i915_gem_check_wedge(struct i915_gpu_error *error, |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 2022 | bool interruptible); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2023 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) |
| 2024 | { |
| 2025 | return unlikely(atomic_read(&error->reset_counter) |
| 2026 | & I915_RESET_IN_PROGRESS_FLAG); |
| 2027 | } |
| 2028 | |
| 2029 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) |
| 2030 | { |
| 2031 | return atomic_read(&error->reset_counter) == I915_WEDGED; |
| 2032 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2033 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2034 | void i915_gem_reset(struct drm_device *dev); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 2035 | bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2036 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 2037 | int __must_check i915_gem_init(struct drm_device *dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2038 | int __must_check i915_gem_init_hw(struct drm_device *dev); |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 2039 | int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2040 | void i915_gem_init_swizzling(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2041 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2042 | int __must_check i915_gpu_idle(struct drm_device *dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 2043 | int __must_check i915_gem_suspend(struct drm_device *dev); |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2044 | int __i915_add_request(struct intel_ring_buffer *ring, |
| 2045 | struct drm_file *file, |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2046 | struct drm_i915_gem_object *batch_obj, |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2047 | u32 *seqno); |
| 2048 | #define i915_add_request(ring, seqno) \ |
Dan Carpenter | 854c94a | 2013-06-18 10:29:58 +0300 | [diff] [blame] | 2049 | __i915_add_request(ring, NULL, NULL, seqno) |
Ben Widawsky | 199b2bc | 2012-05-24 15:03:11 -0700 | [diff] [blame] | 2050 | int __must_check i915_wait_seqno(struct intel_ring_buffer *ring, |
| 2051 | uint32_t seqno); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2052 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2053 | int __must_check |
| 2054 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, |
| 2055 | bool write); |
| 2056 | int __must_check |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 2057 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); |
| 2058 | int __must_check |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 2059 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 2060 | u32 alignment, |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2061 | struct intel_ring_buffer *pipelined); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2062 | void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 2063 | int i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2064 | struct drm_i915_gem_object *obj, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 2065 | int id, |
| 2066 | int align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 2067 | void i915_gem_detach_phys_object(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2068 | struct drm_i915_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 2069 | void i915_gem_free_all_phys_object(struct drm_device *dev); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2070 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2071 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2072 | |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2073 | uint32_t |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 2074 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode); |
| 2075 | uint32_t |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2076 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 2077 | int tiling_mode, bool fenced); |
Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2078 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2079 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 2080 | enum i915_cache_level cache_level); |
| 2081 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2082 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, |
| 2083 | struct dma_buf *dma_buf); |
| 2084 | |
| 2085 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, |
| 2086 | struct drm_gem_object *gem_obj, int flags); |
| 2087 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2088 | void i915_gem_restore_fences(struct drm_device *dev); |
| 2089 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2090 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, |
| 2091 | struct i915_address_space *vm); |
| 2092 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o); |
| 2093 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
| 2094 | struct i915_address_space *vm); |
| 2095 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 2096 | struct i915_address_space *vm); |
| 2097 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
| 2098 | struct i915_address_space *vm); |
Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 2099 | struct i915_vma * |
| 2100 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 2101 | struct i915_address_space *vm); |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2102 | |
| 2103 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj); |
| 2104 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2105 | /* Some GGTT VM helpers */ |
| 2106 | #define obj_to_ggtt(obj) \ |
| 2107 | (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base) |
| 2108 | static inline bool i915_is_ggtt(struct i915_address_space *vm) |
| 2109 | { |
| 2110 | struct i915_address_space *ggtt = |
| 2111 | &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base; |
| 2112 | return vm == ggtt; |
| 2113 | } |
| 2114 | |
| 2115 | static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj) |
| 2116 | { |
| 2117 | return i915_gem_obj_bound(obj, obj_to_ggtt(obj)); |
| 2118 | } |
| 2119 | |
| 2120 | static inline unsigned long |
| 2121 | i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj) |
| 2122 | { |
| 2123 | return i915_gem_obj_offset(obj, obj_to_ggtt(obj)); |
| 2124 | } |
| 2125 | |
| 2126 | static inline unsigned long |
| 2127 | i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj) |
| 2128 | { |
| 2129 | return i915_gem_obj_size(obj, obj_to_ggtt(obj)); |
| 2130 | } |
Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2131 | |
| 2132 | static inline int __must_check |
| 2133 | i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj, |
| 2134 | uint32_t alignment, |
| 2135 | bool map_and_fenceable, |
| 2136 | bool nonblocking) |
| 2137 | { |
| 2138 | return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, |
| 2139 | map_and_fenceable, nonblocking); |
| 2140 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2141 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2142 | /* i915_gem_context.c */ |
| 2143 | void i915_gem_context_init(struct drm_device *dev); |
| 2144 | void i915_gem_context_fini(struct drm_device *dev); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2145 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 2146 | int i915_switch_context(struct intel_ring_buffer *ring, |
| 2147 | struct drm_file *file, int to_id); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2148 | void i915_gem_context_free(struct kref *ctx_ref); |
| 2149 | static inline void i915_gem_context_reference(struct i915_hw_context *ctx) |
| 2150 | { |
| 2151 | kref_get(&ctx->ref); |
| 2152 | } |
| 2153 | |
| 2154 | static inline void i915_gem_context_unreference(struct i915_hw_context *ctx) |
| 2155 | { |
| 2156 | kref_put(&ctx->ref, i915_gem_context_free); |
| 2157 | } |
| 2158 | |
Mika Kuoppala | c0bb617 | 2013-06-12 12:35:29 +0300 | [diff] [blame] | 2159 | struct i915_ctx_hang_stats * __must_check |
Chris Wilson | 11fa338 | 2013-07-03 17:22:06 +0300 | [diff] [blame] | 2160 | i915_gem_context_get_hang_stats(struct drm_device *dev, |
Mika Kuoppala | c0bb617 | 2013-06-12 12:35:29 +0300 | [diff] [blame] | 2161 | struct drm_file *file, |
| 2162 | u32 id); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 2163 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 2164 | struct drm_file *file); |
| 2165 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 2166 | struct drm_file *file); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2167 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 2168 | /* i915_gem_gtt.c */ |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2169 | void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 2170 | void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt, |
| 2171 | struct drm_i915_gem_object *obj, |
| 2172 | enum i915_cache_level cache_level); |
| 2173 | void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt, |
| 2174 | struct drm_i915_gem_object *obj); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2175 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 2176 | void i915_gem_restore_gtt_mappings(struct drm_device *dev); |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2177 | int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj); |
| 2178 | void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj, |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2179 | enum i915_cache_level cache_level); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2180 | void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj); |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2181 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj); |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2182 | void i915_gem_init_global_gtt(struct drm_device *dev); |
| 2183 | void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start, |
| 2184 | unsigned long mappable_end, unsigned long end); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2185 | int i915_gem_gtt_init(struct drm_device *dev); |
Ben Widawsky | d09105c | 2012-11-15 12:06:09 -0800 | [diff] [blame] | 2186 | static inline void i915_gem_chipset_flush(struct drm_device *dev) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2187 | { |
| 2188 | if (INTEL_INFO(dev)->gen < 6) |
| 2189 | intel_gtt_chipset_flush(); |
| 2190 | } |
| 2191 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 2192 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2193 | /* i915_gem_evict.c */ |
Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 2194 | int __must_check i915_gem_evict_something(struct drm_device *dev, |
| 2195 | struct i915_address_space *vm, |
| 2196 | int min_size, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2197 | unsigned alignment, |
| 2198 | unsigned cache_level, |
Chris Wilson | 86a1ee2 | 2012-08-11 15:41:04 +0100 | [diff] [blame] | 2199 | bool mappable, |
| 2200 | bool nonblock); |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 2201 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2202 | int i915_gem_evict_everything(struct drm_device *dev); |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2203 | |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2204 | /* i915_gem_stolen.c */ |
| 2205 | int i915_gem_init_stolen(struct drm_device *dev); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 2206 | int i915_gem_stolen_setup_compression(struct drm_device *dev, int size); |
| 2207 | void i915_gem_stolen_cleanup_compression(struct drm_device *dev); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2208 | void i915_gem_cleanup_stolen(struct drm_device *dev); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 2209 | struct drm_i915_gem_object * |
| 2210 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); |
Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 2211 | struct drm_i915_gem_object * |
| 2212 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, |
| 2213 | u32 stolen_offset, |
| 2214 | u32 gtt_offset, |
| 2215 | u32 size); |
Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 2216 | void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj); |
Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2217 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2218 | /* i915_gem_tiling.c */ |
Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2219 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) |
Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2220 | { |
| 2221 | drm_i915_private_t *dev_priv = obj->base.dev->dev_private; |
| 2222 | |
| 2223 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 2224 | obj->tiling_mode != I915_TILING_NONE; |
| 2225 | } |
| 2226 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2227 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2228 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); |
| 2229 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2230 | |
| 2231 | /* i915_gem_debug.c */ |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2232 | #if WATCH_LISTS |
| 2233 | int i915_verify_lists(struct drm_device *dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2234 | #else |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2235 | #define i915_verify_lists(dev) 0 |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2236 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2237 | |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 2238 | /* i915_debugfs.c */ |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 2239 | int i915_debugfs_init(struct drm_minor *minor); |
| 2240 | void i915_debugfs_cleanup(struct drm_minor *minor); |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 2241 | #ifdef CONFIG_DEBUG_FS |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 2242 | void intel_display_crc_init(struct drm_device *dev); |
| 2243 | #else |
Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 2244 | static inline void intel_display_crc_init(struct drm_device *dev) {} |
Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 2245 | #endif |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 2246 | |
| 2247 | /* i915_gpu_error.c */ |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2248 | __printf(2, 3) |
| 2249 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); |
Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 2250 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, |
| 2251 | const struct i915_error_state_file_priv *error); |
Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 2252 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, |
| 2253 | size_t count, loff_t pos); |
| 2254 | static inline void i915_error_state_buf_release( |
| 2255 | struct drm_i915_error_state_buf *eb) |
| 2256 | { |
| 2257 | kfree(eb->buf); |
| 2258 | } |
Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 2259 | void i915_capture_error_state(struct drm_device *dev); |
| 2260 | void i915_error_state_get(struct drm_device *dev, |
| 2261 | struct i915_error_state_file_priv *error_priv); |
| 2262 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); |
| 2263 | void i915_destroy_error_state(struct drm_device *dev); |
| 2264 | |
| 2265 | void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone); |
| 2266 | const char *i915_cache_level_str(int type); |
Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 2267 | |
Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 2268 | /* i915_suspend.c */ |
| 2269 | extern int i915_save_state(struct drm_device *dev); |
| 2270 | extern int i915_restore_state(struct drm_device *dev); |
| 2271 | |
Daniel Vetter | d8157a3 | 2013-01-25 17:53:20 +0100 | [diff] [blame] | 2272 | /* i915_ums.c */ |
| 2273 | void i915_save_display_reg(struct drm_device *dev); |
| 2274 | void i915_restore_display_reg(struct drm_device *dev); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2275 | |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 2276 | /* i915_sysfs.c */ |
| 2277 | void i915_setup_sysfs(struct drm_device *dev_priv); |
| 2278 | void i915_teardown_sysfs(struct drm_device *dev_priv); |
| 2279 | |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2280 | /* intel_i2c.c */ |
| 2281 | extern int intel_setup_gmbus(struct drm_device *dev); |
| 2282 | extern void intel_teardown_gmbus(struct drm_device *dev); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 2283 | static inline bool intel_gmbus_is_port_valid(unsigned port) |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 2284 | { |
Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 2285 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 2286 | } |
| 2287 | |
| 2288 | extern struct i2c_adapter *intel_gmbus_get_adapter( |
| 2289 | struct drm_i915_private *dev_priv, unsigned port); |
Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2290 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); |
| 2291 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); |
Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 2292 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) |
Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 2293 | { |
| 2294 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; |
| 2295 | } |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2296 | extern void intel_i2c_reset(struct drm_device *dev); |
| 2297 | |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2298 | /* intel_opregion.c */ |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2299 | struct intel_encoder; |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 2300 | extern int intel_opregion_setup(struct drm_device *dev); |
| 2301 | #ifdef CONFIG_ACPI |
| 2302 | extern void intel_opregion_init(struct drm_device *dev); |
| 2303 | extern void intel_opregion_fini(struct drm_device *dev); |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2304 | extern void intel_opregion_asle_intr(struct drm_device *dev); |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2305 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, |
| 2306 | bool enable); |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 2307 | extern int intel_opregion_notify_adapter(struct drm_device *dev, |
| 2308 | pci_power_t state); |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 2309 | #else |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 2310 | static inline void intel_opregion_init(struct drm_device *dev) { return; } |
| 2311 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2312 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } |
Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2313 | static inline int |
| 2314 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) |
| 2315 | { |
| 2316 | return 0; |
| 2317 | } |
Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 2318 | static inline int |
| 2319 | intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state) |
| 2320 | { |
| 2321 | return 0; |
| 2322 | } |
Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 2323 | #endif |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 2324 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 2325 | /* intel_acpi.c */ |
| 2326 | #ifdef CONFIG_ACPI |
| 2327 | extern void intel_register_dsm_handler(void); |
| 2328 | extern void intel_unregister_dsm_handler(void); |
| 2329 | #else |
| 2330 | static inline void intel_register_dsm_handler(void) { return; } |
| 2331 | static inline void intel_unregister_dsm_handler(void) { return; } |
| 2332 | #endif /* CONFIG_ACPI */ |
| 2333 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2334 | /* modesetting */ |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 2335 | extern void intel_modeset_init_hw(struct drm_device *dev); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 2336 | extern void intel_modeset_suspend_hw(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2337 | extern void intel_modeset_init(struct drm_device *dev); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 2338 | extern void intel_modeset_gem_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2339 | extern void intel_modeset_cleanup(struct drm_device *dev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 2340 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); |
Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 2341 | extern void intel_modeset_setup_hw_state(struct drm_device *dev, |
| 2342 | bool force_restore); |
Daniel Vetter | 44cec74 | 2013-01-25 17:53:21 +0100 | [diff] [blame] | 2343 | extern void i915_redisable_vga(struct drm_device *dev); |
Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 2344 | extern bool intel_fbc_enabled(struct drm_device *dev); |
Chris Wilson | 43a9539 | 2011-07-08 12:22:36 +0100 | [diff] [blame] | 2345 | extern void intel_disable_fbc(struct drm_device *dev); |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2346 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 2347 | extern void intel_init_pch_refclk(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 2348 | extern void gen6_set_rps(struct drm_device *dev, u8 val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 2349 | extern void valleyview_set_rps(struct drm_device *dev, u8 val); |
| 2350 | extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv); |
| 2351 | extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2352 | extern void intel_detect_pch(struct drm_device *dev); |
| 2353 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); |
Ben Widawsky | 0136db5 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 2354 | extern int intel_enable_rc6(const struct drm_device *dev); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 2355 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2356 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); |
Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 2357 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, |
| 2358 | struct drm_file *file); |
Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 2359 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2360 | /* overlay */ |
| 2361 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2362 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, |
| 2363 | struct intel_overlay_error_state *error); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 2364 | |
| 2365 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2366 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 2367 | struct drm_device *dev, |
| 2368 | struct intel_display_error_state *error); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2369 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 2370 | /* On SNB platform, before reading ring registers forcewake bit |
| 2371 | * must be set to prevent GT core from power down and stale values being |
| 2372 | * returned. |
| 2373 | */ |
Ben Widawsky | fcca792 | 2011-04-25 11:23:07 -0700 | [diff] [blame] | 2374 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv); |
| 2375 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv); |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 2376 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 2377 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val); |
| 2378 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 2379 | |
| 2380 | /* intel_sideband.c */ |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 2381 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr); |
| 2382 | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val); |
| 2383 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 2384 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg); |
| 2385 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 2386 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); |
| 2387 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 2388 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); |
| 2389 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
| 2390 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg); |
| 2391 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2392 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); |
| 2393 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 2394 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 2395 | enum intel_sbi_destination destination); |
| 2396 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 2397 | enum intel_sbi_destination destination); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 2398 | |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 2399 | int vlv_gpu_freq(int ddr_freq, int val); |
| 2400 | int vlv_freq_opcode(int ddr_freq, int val); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 2401 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2402 | #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) |
| 2403 | #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2404 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2405 | #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) |
| 2406 | #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) |
| 2407 | #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) |
| 2408 | #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2409 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2410 | #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) |
| 2411 | #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) |
| 2412 | #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) |
| 2413 | #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) |
Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2414 | |
Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2415 | #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true) |
| 2416 | #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2417 | |
| 2418 | #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg) |
| 2419 | #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg) |
| 2420 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2421 | /* "Broadcast RGB" property */ |
| 2422 | #define INTEL_BROADCAST_RGB_AUTO 0 |
| 2423 | #define INTEL_BROADCAST_RGB_FULL 1 |
| 2424 | #define INTEL_BROADCAST_RGB_LIMITED 2 |
Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 2425 | |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 2426 | static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev) |
| 2427 | { |
| 2428 | if (HAS_PCH_SPLIT(dev)) |
| 2429 | return CPU_VGACNTRL; |
| 2430 | else if (IS_VALLEYVIEW(dev)) |
| 2431 | return VLV_VGACNTRL; |
| 2432 | else |
| 2433 | return VGACNTRL; |
| 2434 | } |
| 2435 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 2436 | static inline void __user *to_user_ptr(u64 address) |
| 2437 | { |
| 2438 | return (void __user *)(uintptr_t)address; |
| 2439 | } |
| 2440 | |
Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 2441 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) |
| 2442 | { |
| 2443 | unsigned long j = msecs_to_jiffies(m); |
| 2444 | |
| 2445 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 2446 | } |
| 2447 | |
| 2448 | static inline unsigned long |
| 2449 | timespec_to_jiffies_timeout(const struct timespec *value) |
| 2450 | { |
| 2451 | unsigned long j = timespec_to_jiffies(value); |
| 2452 | |
| 2453 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); |
| 2454 | } |
| 2455 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2456 | #endif |