blob: 204c3eca0fb21038a16f117f9d6c0ebfec49635b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Daniel Vettere7b903d2013-06-05 13:34:14 +0200135struct drm_i915_private;
136
Daniel Vettere2b78262013-06-07 23:10:03 +0200137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100143#define I915_NUM_PLLS 2
144
Daniel Vetter53589012013-06-05 13:34:16 +0200145struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200146 uint32_t dpll;
147 uint32_t fp0;
148 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200149};
150
Daniel Vetter46edb022013-06-05 13:34:12 +0200151struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 int refcount; /* count of number of CRTCs sharing this PLL */
153 int active; /* count of number of active CRTCs (i.e. DPMS on) */
154 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200155 const char *name;
156 /* should match the index in the dev_priv->shared_dplls array */
157 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200158 struct intel_dpll_hw_state hw_state;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200159 void (*enable)(struct drm_i915_private *dev_priv,
160 struct intel_shared_dpll *pll);
161 void (*disable)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200163 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll,
165 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100168/* Used by dp and fdi links */
169struct intel_link_m_n {
170 uint32_t tu;
171 uint32_t gmch_m;
172 uint32_t gmch_n;
173 uint32_t link_m;
174 uint32_t link_n;
175};
176
177void intel_link_compute_m_n(int bpp, int nlanes,
178 int pixel_clock, int link_clock,
179 struct intel_link_m_n *m_n);
180
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300181struct intel_ddi_plls {
182 int spll_refcount;
183 int wrpll1_refcount;
184 int wrpll2_refcount;
185};
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187/* Interface history:
188 *
189 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100190 * 1.2: Add Power Management
191 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100192 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000193 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000194 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
195 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 */
197#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000198#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define DRIVER_PATCHLEVEL 0
200
Eric Anholt673a3942008-07-30 12:06:12 -0700201#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100202#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100203#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700204
Dave Airlie71acb5e2008-12-30 20:31:46 +1000205#define I915_GEM_PHYS_CURSOR_0 1
206#define I915_GEM_PHYS_CURSOR_1 2
207#define I915_GEM_PHYS_OVERLAY_REGS 3
208#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
209
210struct drm_i915_gem_phys_object {
211 int id;
212 struct page **page_list;
213 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000214 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000215};
216
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700217struct opregion_header;
218struct opregion_acpi;
219struct opregion_swsci;
220struct opregion_asle;
221
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100222struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700223 struct opregion_header __iomem *header;
224 struct opregion_acpi __iomem *acpi;
225 struct opregion_swsci __iomem *swsci;
226 struct opregion_asle __iomem *asle;
227 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000228 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100229};
Chris Wilson44834a62010-08-19 16:09:23 +0100230#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100231
Chris Wilson6ef3d422010-08-04 20:26:07 +0100232struct intel_overlay;
233struct intel_overlay_error_state;
234
Dave Airlie7c1c2872008-11-28 14:22:24 +1000235struct drm_i915_master_private {
236 drm_local_map_t *sarea;
237 struct _drm_i915_sarea *sarea_priv;
238};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800239#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300240#define I915_MAX_NUM_FENCES 32
241/* 32 fences + sign bit for FENCE_REG_NONE */
242#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800243
244struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200245 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000246 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100247 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800248};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000249
yakui_zhao9b9d1722009-05-31 17:17:17 +0800250struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100251 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800252 u8 dvo_port;
253 u8 slave_addr;
254 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100255 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400256 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257};
258
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000259struct intel_display_error_state;
260
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700261struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200262 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700263 u32 eir;
264 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700265 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700266 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000267 u32 derrmr;
268 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700269 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800270 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100271 u32 tail[I915_NUM_RINGS];
272 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000273 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100274 u32 ipeir[I915_NUM_RINGS];
275 u32 ipehr[I915_NUM_RINGS];
276 u32 instdone[I915_NUM_RINGS];
277 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100278 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000279 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100280 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100281 /* our own tracking of ring head and tail */
282 u32 cpu_ring_head[I915_NUM_RINGS];
283 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100284 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700285 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100286 u32 instpm[I915_NUM_RINGS];
287 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700288 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100289 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000290 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100291 u32 fault_reg[I915_NUM_RINGS];
292 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100293 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200294 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700295 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000296 struct drm_i915_error_ring {
297 struct drm_i915_error_object {
298 int page_count;
299 u32 gtt_offset;
300 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800301 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000302 struct drm_i915_error_request {
303 long jiffies;
304 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000305 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000306 } *requests;
307 int num_requests;
308 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000309 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000310 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000311 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100312 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000313 u32 gtt_offset;
314 u32 read_domains;
315 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200316 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000317 s32 pinned:2;
318 u32 tiling:2;
319 u32 dirty:1;
320 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100321 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700322 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000323 } *active_bo, *pinned_bo;
324 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100325 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000326 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700327};
328
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100329struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100330struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200331struct intel_limit;
332struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100333
Jesse Barnese70236a2009-09-21 10:42:27 -0700334struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400335 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700336 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
337 void (*disable_fbc)(struct drm_device *dev);
338 int (*get_display_clock_speed)(struct drm_device *dev);
339 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200340 /**
341 * find_dpll() - Find the best values for the PLL
342 * @limit: limits for the PLL
343 * @crtc: current CRTC
344 * @target: target frequency in kHz
345 * @refclk: reference clock frequency in kHz
346 * @match_clock: if provided, @best_clock P divider must
347 * match the P divider from @match_clock
348 * used for LVDS downclocking
349 * @best_clock: best PLL values found
350 *
351 * Returns true on success, false on failure.
352 */
353 bool (*find_dpll)(const struct intel_limit *limit,
354 struct drm_crtc *crtc,
355 int target, int refclk,
356 struct dpll *match_clock,
357 struct dpll *best_clock);
Chris Wilsond2102462011-01-24 17:43:27 +0000358 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800359 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300360 uint32_t sprite_width, int pixel_size,
361 bool enable);
Daniel Vetter47fab732012-10-26 10:58:18 +0200362 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100363 /* Returns the active state of the crtc, and if the crtc is active,
364 * fills out the pipe-config with the hw state. */
365 bool (*get_pipe_config)(struct intel_crtc *,
366 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700367 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700368 int x, int y,
369 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200370 void (*crtc_enable)(struct drm_crtc *crtc);
371 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100372 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800373 void (*write_eld)(struct drm_connector *connector,
374 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700375 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700376 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700377 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
378 struct drm_framebuffer *fb,
379 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700380 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
381 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100382 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700383 /* clock updates for mode set */
384 /* cursor updates */
385 /* render clock increase/decrease */
386 /* display clock increase/decrease */
387 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700388};
389
Chris Wilson990bbda2012-07-02 11:51:02 -0300390struct drm_i915_gt_funcs {
391 void (*force_wake_get)(struct drm_i915_private *dev_priv);
392 void (*force_wake_put)(struct drm_i915_private *dev_priv);
393};
394
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100395#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
396 func(is_mobile) sep \
397 func(is_i85x) sep \
398 func(is_i915g) sep \
399 func(is_i945gm) sep \
400 func(is_g33) sep \
401 func(need_gfx_hws) sep \
402 func(is_g4x) sep \
403 func(is_pineview) sep \
404 func(is_broadwater) sep \
405 func(is_crestline) sep \
406 func(is_ivybridge) sep \
407 func(is_valleyview) sep \
408 func(is_haswell) sep \
409 func(has_force_wake) sep \
410 func(has_fbc) sep \
411 func(has_pipe_cxsr) sep \
412 func(has_hotplug) sep \
413 func(cursor_needs_physical) sep \
414 func(has_overlay) sep \
415 func(overlay_needs_physical) sep \
416 func(supports_tv) sep \
417 func(has_bsd_ring) sep \
418 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700419 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100420 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100421 func(has_ddi) sep \
422 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200423
Damien Lespiaua587f772013-04-22 18:40:38 +0100424#define DEFINE_FLAG(name) u8 name:1
425#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200426
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500427struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200428 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700429 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000430 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100431 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500432};
433
Damien Lespiaua587f772013-04-22 18:40:38 +0100434#undef DEFINE_FLAG
435#undef SEP_SEMICOLON
436
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800437enum i915_cache_level {
438 I915_CACHE_NONE = 0,
439 I915_CACHE_LLC,
440 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
441};
442
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700443typedef uint32_t gen6_gtt_pte_t;
444
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800445/* The Graphics Translation Table is the way in which GEN hardware translates a
446 * Graphics Virtual Address into a Physical Address. In addition to the normal
447 * collateral associated with any va->pa translations GEN hardware also has a
448 * portion of the GTT which can be mapped by the CPU and remain both coherent
449 * and correct (in cases like swizzling). That region is referred to as GMADR in
450 * the spec.
451 */
452struct i915_gtt {
453 unsigned long start; /* Start offset of used GTT */
454 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800455 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800456
457 unsigned long mappable_end; /* End offset that we can CPU map */
458 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
459 phys_addr_t mappable_base; /* PA of our GMADR */
460
461 /** "Graphics Stolen Memory" holds the global PTEs */
462 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800463
464 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800465 dma_addr_t scratch_page_dma;
466 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800467
468 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800469 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800470 size_t *stolen, phys_addr_t *mappable_base,
471 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800472 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800473 void (*gtt_clear_range)(struct drm_device *dev,
474 unsigned int first_entry,
475 unsigned int num_entries);
476 void (*gtt_insert_entries)(struct drm_device *dev,
477 struct sg_table *st,
478 unsigned int pg_start,
479 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700480 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
481 dma_addr_t addr,
482 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800483};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800484#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800485
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100486#define I915_PPGTT_PD_ENTRIES 512
487#define I915_PPGTT_PT_ENTRIES 1024
488struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700489 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100490 unsigned num_pd_entries;
491 struct page **pt_pages;
492 uint32_t pd_offset;
493 dma_addr_t *pt_dma_addr;
494 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800495
496 /* pte functions, mirroring the interface of the global gtt. */
497 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
498 unsigned int first_entry,
499 unsigned int num_entries);
500 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
501 struct sg_table *st,
502 unsigned int pg_start,
503 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700504 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
505 dma_addr_t addr,
506 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700507 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800508 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100509};
510
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300511struct i915_ctx_hang_stats {
512 /* This context had batch pending when hang was declared */
513 unsigned batch_pending;
514
515 /* This context had batch active when hang was declared */
516 unsigned batch_active;
517};
Ben Widawsky40521052012-06-04 14:42:43 -0700518
519/* This must match up with the value previously used for execbuf2.rsvd1. */
520#define DEFAULT_CONTEXT_ID 0
521struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300522 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700523 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700524 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700525 struct drm_i915_file_private *file_priv;
526 struct intel_ring_buffer *ring;
527 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300528 struct i915_ctx_hang_stats hang_stats;
Ben Widawsky40521052012-06-04 14:42:43 -0700529};
530
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800531enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100532 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800533 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
534 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
535 FBC_MODE_TOO_LARGE, /* mode too large for compression */
536 FBC_BAD_PLANE, /* fbc not supported on plane */
537 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700538 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700539 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800540};
541
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800542enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300543 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800544 PCH_IBX, /* Ibexpeak PCH */
545 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300546 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700547 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800548};
549
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200550enum intel_sbi_destination {
551 SBI_ICLK,
552 SBI_MPHY,
553};
554
Jesse Barnesb690e962010-07-19 13:53:12 -0700555#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700556#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100557#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700558#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700559
Dave Airlie8be48d92010-03-30 05:34:14 +0000560struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100561struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000562
Daniel Vetterc2b91522012-02-14 22:37:19 +0100563struct intel_gmbus {
564 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000565 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100566 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100567 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100568 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100569 struct drm_i915_private *dev_priv;
570};
571
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100572struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000573 u8 saveLBB;
574 u32 saveDSPACNTR;
575 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000576 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000577 u32 savePIPEACONF;
578 u32 savePIPEBCONF;
579 u32 savePIPEASRC;
580 u32 savePIPEBSRC;
581 u32 saveFPA0;
582 u32 saveFPA1;
583 u32 saveDPLL_A;
584 u32 saveDPLL_A_MD;
585 u32 saveHTOTAL_A;
586 u32 saveHBLANK_A;
587 u32 saveHSYNC_A;
588 u32 saveVTOTAL_A;
589 u32 saveVBLANK_A;
590 u32 saveVSYNC_A;
591 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000592 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800593 u32 saveTRANS_HTOTAL_A;
594 u32 saveTRANS_HBLANK_A;
595 u32 saveTRANS_HSYNC_A;
596 u32 saveTRANS_VTOTAL_A;
597 u32 saveTRANS_VBLANK_A;
598 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000599 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000600 u32 saveDSPASTRIDE;
601 u32 saveDSPASIZE;
602 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700603 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000604 u32 saveDSPASURF;
605 u32 saveDSPATILEOFF;
606 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700607 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000608 u32 saveBLC_PWM_CTL;
609 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800610 u32 saveBLC_CPU_PWM_CTL;
611 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612 u32 saveFPB0;
613 u32 saveFPB1;
614 u32 saveDPLL_B;
615 u32 saveDPLL_B_MD;
616 u32 saveHTOTAL_B;
617 u32 saveHBLANK_B;
618 u32 saveHSYNC_B;
619 u32 saveVTOTAL_B;
620 u32 saveVBLANK_B;
621 u32 saveVSYNC_B;
622 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000623 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800624 u32 saveTRANS_HTOTAL_B;
625 u32 saveTRANS_HBLANK_B;
626 u32 saveTRANS_HSYNC_B;
627 u32 saveTRANS_VTOTAL_B;
628 u32 saveTRANS_VBLANK_B;
629 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000630 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631 u32 saveDSPBSTRIDE;
632 u32 saveDSPBSIZE;
633 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700634 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000635 u32 saveDSPBSURF;
636 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700637 u32 saveVGA0;
638 u32 saveVGA1;
639 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000640 u32 saveVGACNTRL;
641 u32 saveADPA;
642 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700643 u32 savePP_ON_DELAYS;
644 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000645 u32 saveDVOA;
646 u32 saveDVOB;
647 u32 saveDVOC;
648 u32 savePP_ON;
649 u32 savePP_OFF;
650 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700651 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000652 u32 savePFIT_CONTROL;
653 u32 save_palette_a[256];
654 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700655 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000656 u32 saveFBC_CFB_BASE;
657 u32 saveFBC_LL_BASE;
658 u32 saveFBC_CONTROL;
659 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000660 u32 saveIER;
661 u32 saveIIR;
662 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800663 u32 saveDEIER;
664 u32 saveDEIMR;
665 u32 saveGTIER;
666 u32 saveGTIMR;
667 u32 saveFDI_RXA_IMR;
668 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800669 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800670 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000671 u32 saveSWF0[16];
672 u32 saveSWF1[16];
673 u32 saveSWF2[3];
674 u8 saveMSR;
675 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800676 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000677 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000678 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000679 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000680 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200681 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000682 u32 saveCURACNTR;
683 u32 saveCURAPOS;
684 u32 saveCURABASE;
685 u32 saveCURBCNTR;
686 u32 saveCURBPOS;
687 u32 saveCURBBASE;
688 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689 u32 saveDP_B;
690 u32 saveDP_C;
691 u32 saveDP_D;
692 u32 savePIPEA_GMCH_DATA_M;
693 u32 savePIPEB_GMCH_DATA_M;
694 u32 savePIPEA_GMCH_DATA_N;
695 u32 savePIPEB_GMCH_DATA_N;
696 u32 savePIPEA_DP_LINK_M;
697 u32 savePIPEB_DP_LINK_M;
698 u32 savePIPEA_DP_LINK_N;
699 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800700 u32 saveFDI_RXA_CTL;
701 u32 saveFDI_TXA_CTL;
702 u32 saveFDI_RXB_CTL;
703 u32 saveFDI_TXB_CTL;
704 u32 savePFA_CTL_1;
705 u32 savePFB_CTL_1;
706 u32 savePFA_WIN_SZ;
707 u32 savePFB_WIN_SZ;
708 u32 savePFA_WIN_POS;
709 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000710 u32 savePCH_DREF_CONTROL;
711 u32 saveDISP_ARB_CTL;
712 u32 savePIPEA_DATA_M1;
713 u32 savePIPEA_DATA_N1;
714 u32 savePIPEA_LINK_M1;
715 u32 savePIPEA_LINK_N1;
716 u32 savePIPEB_DATA_M1;
717 u32 savePIPEB_DATA_N1;
718 u32 savePIPEB_LINK_M1;
719 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000720 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400721 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100722};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100723
724struct intel_gen6_power_mgmt {
725 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700726 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100727 u32 pm_iir;
728 /* lock - irqsave spinlock that protectects the work_struct and
729 * pm_iir. */
730 spinlock_t lock;
731
732 /* The below variables an all the rps hw state are protected by
733 * dev->struct mutext. */
734 u8 cur_delay;
735 u8 min_delay;
736 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700737 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700738 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700739
740 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700741
742 /*
743 * Protects RPS/RC6 register access and PCU communication.
744 * Must be taken after struct_mutex if nested.
745 */
746 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100747};
748
Daniel Vetter1a240d42012-11-29 22:18:51 +0100749/* defined intel_pm.c */
750extern spinlock_t mchdev_lock;
751
Daniel Vetterc85aa882012-11-02 19:55:03 +0100752struct intel_ilk_power_mgmt {
753 u8 cur_delay;
754 u8 min_delay;
755 u8 max_delay;
756 u8 fmax;
757 u8 fstart;
758
759 u64 last_count1;
760 unsigned long last_time1;
761 unsigned long chipset_power;
762 u64 last_count2;
763 struct timespec last_time2;
764 unsigned long gfx_power;
765 u8 corr;
766
767 int c_m;
768 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100769
770 struct drm_i915_gem_object *pwrctx;
771 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100772};
773
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800774/* Power well structure for haswell */
775struct i915_power_well {
776 struct drm_device *device;
777 spinlock_t lock;
778 /* power well enable/disable usage count */
779 int count;
780 int i915_request;
781};
782
Daniel Vetter231f42a2012-11-02 19:55:05 +0100783struct i915_dri1_state {
784 unsigned allow_batchbuffer : 1;
785 u32 __iomem *gfx_hws_cpu_addr;
786
787 unsigned int cpp;
788 int back_offset;
789 int front_offset;
790 int current_page;
791 int page_flipping;
792
793 uint32_t counter;
794};
795
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100796struct intel_l3_parity {
797 u32 *remap_info;
798 struct work_struct error_work;
799};
800
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100801struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100802 /** Memory allocator for GTT stolen memory */
803 struct drm_mm stolen;
804 /** Memory allocator for GTT */
805 struct drm_mm gtt_space;
806 /** List of all objects in gtt_space. Used to restore gtt
807 * mappings on resume */
808 struct list_head bound_list;
809 /**
810 * List of objects which are not bound to the GTT (thus
811 * are idle and not used by the GPU) but still have
812 * (presumably uncached) pages still attached.
813 */
814 struct list_head unbound_list;
815
816 /** Usable portion of the GTT for GEM */
817 unsigned long stolen_base; /* limited to low memory (32-bit) */
818
819 int gtt_mtrr;
820
821 /** PPGTT used for aliasing the PPGTT with the GTT */
822 struct i915_hw_ppgtt *aliasing_ppgtt;
823
824 struct shrinker inactive_shrinker;
825 bool shrinker_no_lock_stealing;
826
827 /**
828 * List of objects currently involved in rendering.
829 *
830 * Includes buffers having the contents of their GPU caches
831 * flushed, not necessarily primitives. last_rendering_seqno
832 * represents when the rendering involved will be completed.
833 *
834 * A reference is held on the buffer while on this list.
835 */
836 struct list_head active_list;
837
838 /**
839 * LRU list of objects which are not in the ringbuffer and
840 * are ready to unbind, but are still in the GTT.
841 *
842 * last_rendering_seqno is 0 while an object is in this list.
843 *
844 * A reference is not held on the buffer while on this list,
845 * as merely being GTT-bound shouldn't prevent its being
846 * freed, and we'll pull it off the list in the free path.
847 */
848 struct list_head inactive_list;
849
850 /** LRU list of objects with fence regs on them. */
851 struct list_head fence_list;
852
853 /**
854 * We leave the user IRQ off as much as possible,
855 * but this means that requests will finish and never
856 * be retired once the system goes idle. Set a timer to
857 * fire periodically while the ring is running. When it
858 * fires, go retire requests.
859 */
860 struct delayed_work retire_work;
861
862 /**
863 * Are we in a non-interruptible section of code like
864 * modesetting?
865 */
866 bool interruptible;
867
868 /**
869 * Flag if the X Server, and thus DRM, is not currently in
870 * control of the device.
871 *
872 * This is set between LeaveVT and EnterVT. It needs to be
873 * replaced with a semaphore. It also needs to be
874 * transitioned away from for kernel modesetting.
875 */
876 int suspended;
877
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100878 /** Bit 6 swizzling required for X tiling */
879 uint32_t bit_6_swizzle_x;
880 /** Bit 6 swizzling required for Y tiling */
881 uint32_t bit_6_swizzle_y;
882
883 /* storage for physical objects */
884 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
885
886 /* accounting, useful for userland debugging */
887 size_t object_memory;
888 u32 object_count;
889};
890
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300891struct drm_i915_error_state_buf {
892 unsigned bytes;
893 unsigned size;
894 int err;
895 u8 *buf;
896 loff_t start;
897 loff_t pos;
898};
899
Daniel Vetter99584db2012-11-14 17:14:04 +0100900struct i915_gpu_error {
901 /* For hangcheck timer */
902#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
903#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
904 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +0100905
906 /* For reset and error_state handling. */
907 spinlock_t lock;
908 /* Protected by the above dev->gpu_error.lock. */
909 struct drm_i915_error_state *first_error;
910 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100911
912 unsigned long last_reset;
913
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100914 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100915 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100916 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100917 * Upper bits are for the reset counter. This counter is used by the
918 * wait_seqno code to race-free noticed that a reset event happened and
919 * that it needs to restart the entire ioctl (since most likely the
920 * seqno it waited for won't ever signal anytime soon).
921 *
922 * This is important for lock-free wait paths, where no contended lock
923 * naturally enforces the correct ordering between the bail-out of the
924 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100925 *
926 * Lowest bit controls the reset state machine: Set means a reset is in
927 * progress. This state will (presuming we don't have any bugs) decay
928 * into either unset (successful reset) or the special WEDGED value (hw
929 * terminally sour). All waiters on the reset_queue will be woken when
930 * that happens.
931 */
932 atomic_t reset_counter;
933
934 /**
935 * Special values/flags for reset_counter
936 *
937 * Note that the code relies on
938 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
939 * being true.
940 */
941#define I915_RESET_IN_PROGRESS_FLAG 1
942#define I915_WEDGED 0xffffffff
943
944 /**
945 * Waitqueue to signal when the reset has completed. Used by clients
946 * that wait for dev_priv->mm.wedged to settle.
947 */
948 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100949
Daniel Vetter99584db2012-11-14 17:14:04 +0100950 /* For gpu hang simulation. */
951 unsigned int stop_rings;
952};
953
Zhang Ruib8efb172013-02-05 15:41:53 +0800954enum modeset_restore {
955 MODESET_ON_LID_OPEN,
956 MODESET_DONE,
957 MODESET_SUSPENDED,
958};
959
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300960struct intel_vbt_data {
961 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
962 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
963
964 /* Feature bits */
965 unsigned int int_tv_support:1;
966 unsigned int lvds_dither:1;
967 unsigned int lvds_vbt:1;
968 unsigned int int_crt_support:1;
969 unsigned int lvds_use_ssc:1;
970 unsigned int display_clock_mode:1;
971 unsigned int fdi_rx_polarity_inverted:1;
972 int lvds_ssc_freq;
973 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
974
975 /* eDP */
976 int edp_rate;
977 int edp_lanes;
978 int edp_preemphasis;
979 int edp_vswing;
980 bool edp_initialized;
981 bool edp_support;
982 int edp_bpp;
983 struct edp_power_seq edp_pps;
984
985 int crt_ddc_pin;
986
987 int child_dev_num;
988 struct child_device_config *child_dev;
989};
990
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100991typedef struct drm_i915_private {
992 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000993 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100994
995 const struct intel_device_info *info;
996
997 int relative_constants_mode;
998
999 void __iomem *regs;
1000
1001 struct drm_i915_gt_funcs gt;
1002 /** gt_fifo_count and the subsequent register write are synchronized
1003 * with dev->struct_mutex. */
1004 unsigned gt_fifo_count;
1005 /** forcewake_count is protected by gt_lock */
1006 unsigned forcewake_count;
1007 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001008 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001009
1010 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1011
Daniel Vetter28c70f12012-12-01 13:53:45 +01001012
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001013 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1014 * controller on different i2c buses. */
1015 struct mutex gmbus_mutex;
1016
1017 /**
1018 * Base address of the gmbus and gpio block.
1019 */
1020 uint32_t gpio_mmio_base;
1021
Daniel Vetter28c70f12012-12-01 13:53:45 +01001022 wait_queue_head_t gmbus_wait_queue;
1023
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024 struct pci_dev *bridge_dev;
1025 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001026 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001027
1028 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001029 struct resource mch_res;
1030
1031 atomic_t irq_received;
1032
1033 /* protects the irq masks */
1034 spinlock_t irq_lock;
1035
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001036 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1037 struct pm_qos_request pm_qos;
1038
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001039 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001040 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001041
1042 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001043 u32 irq_mask;
1044 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001045
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001046 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001047 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001048 struct {
1049 unsigned long hpd_last_jiffies;
1050 int hpd_cnt;
1051 enum {
1052 HPD_ENABLED = 0,
1053 HPD_DISABLED = 1,
1054 HPD_MARK_DISABLED = 2
1055 } hpd_mark;
1056 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001057 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001058 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001059
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001060 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001061
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001062 unsigned long cfb_size;
1063 unsigned int cfb_fb;
1064 enum plane cfb_plane;
1065 int cfb_y;
1066 struct intel_fbc_work *fbc_work;
1067
1068 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001069 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001070
1071 /* overlay */
1072 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001073 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001074
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001075 /* backlight */
1076 struct {
1077 int level;
1078 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001079 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001080 struct backlight_device *device;
1081 } backlight;
1082
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001083 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001084 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1085 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001086 bool no_aux_handshake;
1087
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001088 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1089 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1090 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1091
1092 unsigned int fsb_freq, mem_freq, is_ddr3;
1093
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001094 struct workqueue_struct *wq;
1095
1096 /* Display functions */
1097 struct drm_i915_display_funcs display;
1098
1099 /* PCH chipset type */
1100 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001101 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001102
1103 unsigned long quirks;
1104
Zhang Ruib8efb172013-02-05 15:41:53 +08001105 enum modeset_restore modeset_restore;
1106 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001107
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001108 struct i915_gtt gtt;
1109
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001110 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001111
Daniel Vetter87813422012-05-02 11:49:32 +02001112 /* Kernel Modesetting */
1113
yakui_zhao9b9d1722009-05-31 17:17:17 +08001114 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001115
Jesse Barnes27f82272011-09-02 12:54:37 -07001116 struct drm_crtc *plane_to_crtc_mapping[3];
1117 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001118 wait_queue_head_t pending_flip_queue;
1119
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001120 int num_shared_dpll;
1121 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001122 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001123
Jesse Barnes652c3932009-08-17 13:31:43 -07001124 /* Reclocking support */
1125 bool render_reclock_avail;
1126 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001127 /* indicates the reduced downclock for LVDS*/
1128 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001129 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001130
Zhenyu Wangc48044112009-12-17 14:48:43 +08001131 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001133 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001134
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001135 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001136 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001137
Daniel Vetter20e4d402012-08-08 23:35:39 +02001138 /* ilk-only ips/rps state. Everything in here is protected by the global
1139 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001140 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001141
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001142 /* Haswell power well */
1143 struct i915_power_well power_well;
1144
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001145 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001146
Jesse Barnes20bf3772010-04-21 11:39:22 -07001147 struct drm_mm_node *compressed_fb;
1148 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001149
Daniel Vetter99584db2012-11-14 17:14:04 +01001150 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001151
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001152 struct drm_i915_gem_object *vlv_pctx;
1153
Dave Airlie8be48d92010-03-30 05:34:14 +00001154 /* list of fbdev register on this device */
1155 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001156
Jesse Barnes073f34d2012-11-02 11:13:59 -07001157 /*
1158 * The console may be contended at resume, but we don't
1159 * want it to block on it.
1160 */
1161 struct work_struct console_resume_work;
1162
Chris Wilsone953fd72011-02-21 22:23:52 +00001163 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001164 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001165
Ben Widawsky254f9652012-06-04 14:42:42 -07001166 bool hw_contexts_disabled;
1167 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001168
Damien Lespiau3e683202012-12-11 18:48:29 +00001169 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001170
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001171 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001172
1173 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1174 * here! */
1175 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176} drm_i915_private_t;
1177
Chris Wilsonb4519512012-05-11 14:29:30 +01001178/* Iterate over initialised rings */
1179#define for_each_ring(ring__, dev_priv__, i__) \
1180 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1181 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1182
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001183enum hdmi_force_audio {
1184 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1185 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1186 HDMI_AUDIO_AUTO, /* trust EDID */
1187 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1188};
1189
Chris Wilsoned2f3452012-11-15 11:32:19 +00001190#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1191
Chris Wilson37e680a2012-06-07 15:38:42 +01001192struct drm_i915_gem_object_ops {
1193 /* Interface between the GEM object and its backing storage.
1194 * get_pages() is called once prior to the use of the associated set
1195 * of pages before to binding them into the GTT, and put_pages() is
1196 * called after we no longer need them. As we expect there to be
1197 * associated cost with migrating pages between the backing storage
1198 * and making them available for the GPU (e.g. clflush), we may hold
1199 * onto the pages after they are no longer referenced by the GPU
1200 * in case they may be used again shortly (for example migrating the
1201 * pages to a different memory domain within the GTT). put_pages()
1202 * will therefore most likely be called when the object itself is
1203 * being released or under memory pressure (where we attempt to
1204 * reap pages for the shrinker).
1205 */
1206 int (*get_pages)(struct drm_i915_gem_object *);
1207 void (*put_pages)(struct drm_i915_gem_object *);
1208};
1209
Eric Anholt673a3942008-07-30 12:06:12 -07001210struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001211 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Chris Wilson37e680a2012-06-07 15:38:42 +01001213 const struct drm_i915_gem_object_ops *ops;
1214
Eric Anholt673a3942008-07-30 12:06:12 -07001215 /** Current space allocated to this object in the GTT, if any. */
1216 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001217 /** Stolen memory for this object, instead of being backed by shmem. */
1218 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001219 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001220
Chris Wilson65ce3022012-07-20 12:41:02 +01001221 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001222 struct list_head ring_list;
1223 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001224 /** This object's place in the batchbuffer or on the eviction list */
1225 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001226
1227 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001228 * This is set if the object is on the active lists (has pending
1229 * rendering and so a non-zero seqno), and is not set if it i s on
1230 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001231 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001232 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001233
1234 /**
1235 * This is set if the object has been written to since last bound
1236 * to the GTT
1237 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001238 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001239
1240 /**
1241 * Fence register bits (if any) for this object. Will be set
1242 * as needed when mapped into the GTT.
1243 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001244 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001245 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001246
1247 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001248 * Advice: are the backing pages purgeable?
1249 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001250 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001251
1252 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001253 * Current tiling mode for the object.
1254 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001255 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001256 /**
1257 * Whether the tiling parameters for the currently associated fence
1258 * register have changed. Note that for the purposes of tracking
1259 * tiling changes we also treat the unfenced register, the register
1260 * slot that the object occupies whilst it executes a fenced
1261 * command (such as BLT on gen2/3), as a "fence".
1262 */
1263 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001264
1265 /** How many users have pinned this object in GTT space. The following
1266 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1267 * (via user_pin_count), execbuffer (objects are not allowed multiple
1268 * times for the same batchbuffer), and the framebuffer code. When
1269 * switching/pageflipping, the framebuffer code has at most two buffers
1270 * pinned per crtc.
1271 *
1272 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1273 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001274 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001275#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001276
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001277 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001278 * Is the object at the current location in the gtt mappable and
1279 * fenceable? Used to avoid costly recalculations.
1280 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001281 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001282
1283 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001284 * Whether the current gtt mapping needs to be mappable (and isn't just
1285 * mappable by accident). Track pin and fault separate for a more
1286 * accurate mappable working set.
1287 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001288 unsigned int fault_mappable:1;
1289 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001290
Chris Wilsoncaea7472010-11-12 13:53:37 +00001291 /*
1292 * Is the GPU currently using a fence to access this buffer,
1293 */
1294 unsigned int pending_fenced_gpu_access:1;
1295 unsigned int fenced_gpu_access:1;
1296
Chris Wilson93dfb402011-03-29 16:59:50 -07001297 unsigned int cache_level:2;
1298
Daniel Vetter7bddb012012-02-09 17:15:47 +01001299 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001300 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001301 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001302
Chris Wilson9da3da62012-06-01 15:20:22 +01001303 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001304 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001305
Daniel Vetter1286ff72012-05-10 15:25:09 +02001306 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001307 void *dma_buf_vmapping;
1308 int vmapping_count;
1309
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001310 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001311 * Used for performing relocations during execbuffer insertion.
1312 */
1313 struct hlist_node exec_node;
1314 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001315 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001316
1317 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001318 * Current offset of the object in GTT space.
1319 *
1320 * This is the same as gtt_space->start
1321 */
1322 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001323
Chris Wilsoncaea7472010-11-12 13:53:37 +00001324 struct intel_ring_buffer *ring;
1325
Chris Wilson1c293ea2012-04-17 15:31:27 +01001326 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001327 uint32_t last_read_seqno;
1328 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001329 /** Breadcrumb of last fenced GPU access to the buffer. */
1330 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001331
Daniel Vetter778c3542010-05-13 11:49:44 +02001332 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001334
Eric Anholt280b7132009-03-12 16:56:27 -07001335 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001336 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001337
Jesse Barnes79e53942008-11-07 14:24:08 -08001338 /** User space pin count and filp owning the pin */
1339 uint32_t user_pin_count;
1340 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001341
1342 /** for phy allocated objects */
1343 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001344};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001345#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001346
Daniel Vetter62b8b212010-04-09 19:05:08 +00001347#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001348
Eric Anholt673a3942008-07-30 12:06:12 -07001349/**
1350 * Request queue structure.
1351 *
1352 * The request queue allows us to note sequence numbers that have been emitted
1353 * and may be associated with active buffers to be retired.
1354 *
1355 * By keeping this list, we can avoid having to do questionable
1356 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1357 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1358 */
1359struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001360 /** On Which ring this request was generated */
1361 struct intel_ring_buffer *ring;
1362
Eric Anholt673a3942008-07-30 12:06:12 -07001363 /** GEM sequence number associated with this request. */
1364 uint32_t seqno;
1365
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001366 /** Position in the ringbuffer of the start of the request */
1367 u32 head;
1368
1369 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001370 u32 tail;
1371
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001372 /** Context related to this request */
1373 struct i915_hw_context *ctx;
1374
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001375 /** Batch buffer related to this request if any */
1376 struct drm_i915_gem_object *batch_obj;
1377
Eric Anholt673a3942008-07-30 12:06:12 -07001378 /** Time at which this request was emitted, in jiffies. */
1379 unsigned long emitted_jiffies;
1380
Eric Anholtb9624422009-06-03 07:27:35 +00001381 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001382 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001383
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001384 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001385 /** file_priv list entry for this request */
1386 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001387};
1388
1389struct drm_i915_file_private {
1390 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001391 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001392 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001393 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001394 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001395
1396 struct i915_ctx_hang_stats hang_stats;
Eric Anholt673a3942008-07-30 12:06:12 -07001397};
1398
Zou Nan haicae58522010-11-09 17:17:32 +08001399#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1400
1401#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1402#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1403#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1404#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1405#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1406#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1407#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1408#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1409#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1410#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1411#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1412#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1413#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1414#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1415#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1416#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1417#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1418#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001419#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001420#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1421 (dev)->pci_device == 0x0152 || \
1422 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001423#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1424 (dev)->pci_device == 0x0106 || \
1425 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001426#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001427#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001428#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001429#define IS_ULT(dev) (IS_HASWELL(dev) && \
1430 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001431
Jesse Barnes85436692011-04-06 12:11:14 -07001432/*
1433 * The genX designation typically refers to the render engine, so render
1434 * capability related checks should use IS_GEN, while display and other checks
1435 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1436 * chips, etc.).
1437 */
Zou Nan haicae58522010-11-09 17:17:32 +08001438#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1439#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1440#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1441#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1442#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001443#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001444
1445#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1446#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001447#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001448#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001449#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1450
Ben Widawsky254f9652012-06-04 14:42:42 -07001451#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001452#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001453
Chris Wilson05394f32010-11-08 19:18:58 +00001454#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001455#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1456
Daniel Vetterb45305f2012-12-17 16:21:27 +01001457/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1458#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1459
Zou Nan haicae58522010-11-09 17:17:32 +08001460/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1461 * rows, which changed the alignment requirements and fence programming.
1462 */
1463#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1464 IS_I915GM(dev)))
1465#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1466#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1467#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1468#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1469#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1470#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1471/* dsparb controlled by hw only */
1472#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1473
1474#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1475#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1476#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001477
Damien Lespiauf5adf942013-06-24 18:29:34 +01001478#define HAS_IPS(dev) (IS_ULT(dev))
1479
Jesse Barneseceae482011-04-06 12:15:08 -07001480#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001481
Damien Lespiaudd93be52013-04-22 18:40:39 +01001482#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001483#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001484#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001485
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001486#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1487#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1488#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1489#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1490#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1491#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1492
Zou Nan haicae58522010-11-09 17:17:32 +08001493#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001494#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001495#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1496#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001497#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001498#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001499
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001500#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1501
Ben Widawskyf27b9262012-07-24 20:47:32 -07001502#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001503
Ben Widawskyc8735b02012-09-07 19:43:39 -07001504#define GT_FREQUENCY_MULTIPLIER 50
1505
Chris Wilson05394f32010-11-08 19:18:58 +00001506#include "i915_trace.h"
1507
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001508/**
1509 * RC6 is a special power stage which allows the GPU to enter an very
1510 * low-voltage mode when idle, using down to 0V while at this stage. This
1511 * stage is entered automatically when the GPU is idle when RC6 support is
1512 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1513 *
1514 * There are different RC6 modes available in Intel GPU, which differentiate
1515 * among each other with the latency required to enter and leave RC6 and
1516 * voltage consumed by the GPU in different states.
1517 *
1518 * The combination of the following flags define which states GPU is allowed
1519 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1520 * RC6pp is deepest RC6. Their support by hardware varies according to the
1521 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1522 * which brings the most power savings; deeper states save more power, but
1523 * require higher latency to switch to and wake up.
1524 */
1525#define INTEL_RC6_ENABLE (1<<0)
1526#define INTEL_RC6p_ENABLE (1<<1)
1527#define INTEL_RC6pp_ENABLE (1<<2)
1528
Eric Anholtc153f452007-09-03 12:06:45 +10001529extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001530extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001531extern unsigned int i915_fbpercrtc __always_unused;
1532extern int i915_panel_ignore_lid __read_mostly;
1533extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001534extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001535extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001536extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001537extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001538extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001539extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001540extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001541extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001542extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001543extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001544extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001545extern int i915_enable_ips __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001546
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001547extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1548extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001549extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1550extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001553void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001554extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001555extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001556extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001557extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001558extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001559extern void i915_driver_preclose(struct drm_device *dev,
1560 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001561extern void i915_driver_postclose(struct drm_device *dev,
1562 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001563extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001564#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001565extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1566 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001567#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001568extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001569 struct drm_clip_rect *box,
1570 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001571extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001572extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001573extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1574extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1575extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1576extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1577
Jesse Barnes073f34d2012-11-02 11:13:59 -07001578extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001579
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001581void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001582void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001584extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001585extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001586extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001587extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001588
Daniel Vetter742cbee2012-04-27 15:17:39 +02001589void i915_error_state_free(struct kref *error_ref);
1590
Keith Packard7c463582008-11-04 02:03:27 -08001591void
1592i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1593
1594void
1595i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1596
Chris Wilson3bd3c932010-08-19 08:19:30 +01001597#ifdef CONFIG_DEBUG_FS
1598extern void i915_destroy_error_state(struct drm_device *dev);
1599#else
1600#define i915_destroy_error_state(x)
1601#endif
1602
Keith Packard7c463582008-11-04 02:03:27 -08001603
Eric Anholt673a3942008-07-30 12:06:12 -07001604/* i915_gem.c */
1605int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1606 struct drm_file *file_priv);
1607int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1608 struct drm_file *file_priv);
1609int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1610 struct drm_file *file_priv);
1611int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1612 struct drm_file *file_priv);
1613int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1614 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001615int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1616 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001617int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file_priv);
1619int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1620 struct drm_file *file_priv);
1621int i915_gem_execbuffer(struct drm_device *dev, void *data,
1622 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001623int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1624 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001625int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1626 struct drm_file *file_priv);
1627int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1628 struct drm_file *file_priv);
1629int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1630 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001631int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1632 struct drm_file *file);
1633int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1634 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001635int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1636 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001637int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1638 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001639int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1640 struct drm_file *file_priv);
1641int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1642 struct drm_file *file_priv);
1643int i915_gem_set_tiling(struct drm_device *dev, void *data,
1644 struct drm_file *file_priv);
1645int i915_gem_get_tiling(struct drm_device *dev, void *data,
1646 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001647int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1648 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001649int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1650 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001651void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001652void *i915_gem_object_alloc(struct drm_device *dev);
1653void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001654int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001655void i915_gem_object_init(struct drm_i915_gem_object *obj,
1656 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001657struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1658 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001659void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001660
Chris Wilson20217462010-11-23 15:26:33 +00001661int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1662 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001663 bool map_and_fenceable,
1664 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001665void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001666int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001667int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001668void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001669void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001670
Chris Wilson37e680a2012-06-07 15:38:42 +01001671int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001672static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1673{
Imre Deak67d5a502013-02-18 19:28:02 +02001674 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001675
Imre Deak67d5a502013-02-18 19:28:02 +02001676 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001677 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001678
1679 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001680}
Chris Wilsona5570172012-09-04 21:02:54 +01001681static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1682{
1683 BUG_ON(obj->pages == NULL);
1684 obj->pages_pin_count++;
1685}
1686static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1687{
1688 BUG_ON(obj->pages_pin_count == 0);
1689 obj->pages_pin_count--;
1690}
1691
Chris Wilson54cf91d2010-11-25 18:00:26 +00001692int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001693int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1694 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001695void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001696 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001697
Dave Airlieff72145b2011-02-07 12:16:14 +10001698int i915_gem_dumb_create(struct drm_file *file_priv,
1699 struct drm_device *dev,
1700 struct drm_mode_create_dumb *args);
1701int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1702 uint32_t handle, uint64_t *offset);
1703int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001704 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001705/**
1706 * Returns true if seq1 is later than seq2.
1707 */
1708static inline bool
1709i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1710{
1711 return (int32_t)(seq1 - seq2) >= 0;
1712}
1713
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001714int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1715int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001716int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001717int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001718
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001719static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001720i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1721{
1722 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1723 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1724 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001725 return true;
1726 } else
1727 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001728}
1729
1730static inline void
1731i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1732{
1733 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1734 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01001735 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001736 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1737 }
1738}
1739
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001740void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001741void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001742int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001743 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001744static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1745{
1746 return unlikely(atomic_read(&error->reset_counter)
1747 & I915_RESET_IN_PROGRESS_FLAG);
1748}
1749
1750static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1751{
1752 return atomic_read(&error->reset_counter) == I915_WEDGED;
1753}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001754
Chris Wilson069efc12010-09-30 16:53:18 +01001755void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001756void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001757int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1758 uint32_t read_domains,
1759 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001760int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001761int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001762int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001763void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001764void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001765void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001766int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001767int __must_check i915_gem_idle(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03001768int __i915_add_request(struct intel_ring_buffer *ring,
1769 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001770 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03001771 u32 *seqno);
1772#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03001773 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001774int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1775 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001776int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001777int __must_check
1778i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1779 bool write);
1780int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001781i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1782int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001783i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1784 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001785 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001786int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001787 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001788 int id,
1789 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001790void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001791 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001792void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001793void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001794
Chris Wilson467cffb2011-03-07 10:42:03 +00001795uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001796i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1797uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02001798i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1799 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001800
Chris Wilsone4ffd172011-04-04 09:44:39 +01001801int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1802 enum i915_cache_level cache_level);
1803
Daniel Vetter1286ff72012-05-10 15:25:09 +02001804struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1805 struct dma_buf *dma_buf);
1806
1807struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1808 struct drm_gem_object *gem_obj, int flags);
1809
Chris Wilson19b2dbd2013-06-12 10:15:12 +01001810void i915_gem_restore_fences(struct drm_device *dev);
1811
Ben Widawsky254f9652012-06-04 14:42:42 -07001812/* i915_gem_context.c */
1813void i915_gem_context_init(struct drm_device *dev);
1814void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001815void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001816int i915_switch_context(struct intel_ring_buffer *ring,
1817 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03001818void i915_gem_context_free(struct kref *ctx_ref);
1819static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1820{
1821 kref_get(&ctx->ref);
1822}
1823
1824static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1825{
1826 kref_put(&ctx->ref, i915_gem_context_free);
1827}
1828
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03001829struct i915_ctx_hang_stats * __must_check
1830i915_gem_context_get_hang_stats(struct intel_ring_buffer *ring,
1831 struct drm_file *file,
1832 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07001833int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file);
1835int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001837
Daniel Vetter76aaf222010-11-05 22:23:30 +01001838/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001839void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001840void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1841 struct drm_i915_gem_object *obj,
1842 enum i915_cache_level cache_level);
1843void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1844 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001845
Daniel Vetter76aaf222010-11-05 22:23:30 +01001846void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001847int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1848void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001849 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001850void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001851void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001852void i915_gem_init_global_gtt(struct drm_device *dev);
1853void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1854 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001855int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001856static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001857{
1858 if (INTEL_INFO(dev)->gen < 6)
1859 intel_gtt_chipset_flush();
1860}
1861
Daniel Vetter76aaf222010-11-05 22:23:30 +01001862
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001863/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001864int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001865 unsigned alignment,
1866 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001867 bool mappable,
1868 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001869int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001870
Chris Wilson9797fbf2012-04-24 15:47:39 +01001871/* i915_gem_stolen.c */
1872int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001873int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1874void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001875void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001876struct drm_i915_gem_object *
1877i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001878struct drm_i915_gem_object *
1879i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1880 u32 stolen_offset,
1881 u32 gtt_offset,
1882 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001883void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001884
Eric Anholt673a3942008-07-30 12:06:12 -07001885/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001886inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1887{
1888 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1889
1890 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1891 obj->tiling_mode != I915_TILING_NONE;
1892}
1893
Eric Anholt673a3942008-07-30 12:06:12 -07001894void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001895void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1896void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001897
1898/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001899void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001900 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001901#if WATCH_LISTS
1902int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001903#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001904#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001905#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001906void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1907 int handle);
1908void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001909 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
Ben Gamari20172632009-02-17 20:08:50 -05001911/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001912int i915_debugfs_init(struct drm_minor *minor);
1913void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001914__printf(2, 3)
1915void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Ben Gamari20172632009-02-17 20:08:50 -05001916
Jesse Barnes317c35d2008-08-25 15:11:06 -07001917/* i915_suspend.c */
1918extern int i915_save_state(struct drm_device *dev);
1919extern int i915_restore_state(struct drm_device *dev);
1920
Daniel Vetterd8157a32013-01-25 17:53:20 +01001921/* i915_ums.c */
1922void i915_save_display_reg(struct drm_device *dev);
1923void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001924
Ben Widawsky0136db52012-04-10 21:17:01 -07001925/* i915_sysfs.c */
1926void i915_setup_sysfs(struct drm_device *dev_priv);
1927void i915_teardown_sysfs(struct drm_device *dev_priv);
1928
Chris Wilsonf899fc62010-07-20 15:44:45 -07001929/* intel_i2c.c */
1930extern int intel_setup_gmbus(struct drm_device *dev);
1931extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001932static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001933{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001934 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001935}
1936
1937extern struct i2c_adapter *intel_gmbus_get_adapter(
1938 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001939extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1940extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001941static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01001942{
1943 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1944}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001945extern void intel_i2c_reset(struct drm_device *dev);
1946
Chris Wilson3b617962010-08-24 09:02:58 +01001947/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001948extern int intel_opregion_setup(struct drm_device *dev);
1949#ifdef CONFIG_ACPI
1950extern void intel_opregion_init(struct drm_device *dev);
1951extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001952extern void intel_opregion_asle_intr(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001953#else
Chris Wilson44834a62010-08-19 16:09:23 +01001954static inline void intel_opregion_init(struct drm_device *dev) { return; }
1955static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001956static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001957#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001958
Jesse Barnes723bfd72010-10-07 16:01:13 -07001959/* intel_acpi.c */
1960#ifdef CONFIG_ACPI
1961extern void intel_register_dsm_handler(void);
1962extern void intel_unregister_dsm_handler(void);
1963#else
1964static inline void intel_register_dsm_handler(void) { return; }
1965static inline void intel_unregister_dsm_handler(void) { return; }
1966#endif /* CONFIG_ACPI */
1967
Jesse Barnes79e53942008-11-07 14:24:08 -08001968/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001969extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03001970extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001971extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001972extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001973extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001974extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001975extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1976 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001977extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001978extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001979extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001980extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001981extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001982extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001983extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1984extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1985extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001986extern void intel_detect_pch(struct drm_device *dev);
1987extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07001988extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001989
Ben Widawsky2911a352012-04-05 14:47:36 -07001990extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001991int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1992 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001993
Chris Wilson6ef3d422010-08-04 20:26:07 +01001994/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001995#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001996extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001997extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1998 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001999
2000extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002001extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002002 struct drm_device *dev,
2003 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01002004#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01002005
Ben Widawskyb7287d82011-04-25 11:22:22 -07002006/* On SNB platform, before reading ring registers forcewake bit
2007 * must be set to prevent GT core from power down and stale values being
2008 * returned.
2009 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002010void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2011void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01002012int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002013
Ben Widawsky42c05262012-09-26 10:34:00 -07002014int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2015int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002016
2017/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002018u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2019void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2020u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulaae992582013-05-22 15:36:19 +03002021u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2022void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002023u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2024 enum intel_sbi_destination destination);
2025void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2026 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002027
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002028int vlv_gpu_freq(int ddr_freq, int val);
2029int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002030
Keith Packard5f753772010-11-22 09:24:22 +00002031#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07002032 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07002033
Keith Packard5f753772010-11-22 09:24:22 +00002034__i915_read(8, b)
2035__i915_read(16, w)
2036__i915_read(32, l)
2037__i915_read(64, q)
2038#undef __i915_read
2039
2040#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07002041 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2042
Keith Packard5f753772010-11-22 09:24:22 +00002043__i915_write(8, b)
2044__i915_write(16, w)
2045__i915_write(32, l)
2046__i915_write(64, q)
2047#undef __i915_write
2048
2049#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2050#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2051
2052#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2053#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2054#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2055#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2056
2057#define I915_READ(reg) i915_read32(dev_priv, (reg))
2058#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08002059#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2060#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00002061
2062#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2063#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08002064
2065#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2066#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2067
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002068/* "Broadcast RGB" property */
2069#define INTEL_BROADCAST_RGB_AUTO 0
2070#define INTEL_BROADCAST_RGB_FULL 1
2071#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002072
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002073static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2074{
2075 if (HAS_PCH_SPLIT(dev))
2076 return CPU_VGACNTRL;
2077 else if (IS_VALLEYVIEW(dev))
2078 return VLV_VGACNTRL;
2079 else
2080 return VGACNTRL;
2081}
2082
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002083static inline void __user *to_user_ptr(u64 address)
2084{
2085 return (void __user *)(uintptr_t)address;
2086}
2087
Imre Deakdf977292013-05-21 20:03:17 +03002088static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2089{
2090 unsigned long j = msecs_to_jiffies(m);
2091
2092 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2093}
2094
2095static inline unsigned long
2096timespec_to_jiffies_timeout(const struct timespec *value)
2097{
2098 unsigned long j = timespec_to_jiffies(value);
2099
2100 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2101}
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103#endif