blob: 77801163cd0ea668e30c992ae60bdb564669310f [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 * - Redistributions in binary form must reproduce the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer in the documentation and/or other materials
20 * provided with the distribution.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
23 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
24 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
25 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
26 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
27 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
28 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
29 * SOFTWARE.
30 */
31#ifndef __IW_CXGB4_H__
32#define __IW_CXGB4_H__
33
34#include <linux/mutex.h>
35#include <linux/list.h>
36#include <linux/spinlock.h>
37#include <linux/idr.h>
38#include <linux/workqueue.h>
39#include <linux/netdevice.h>
40#include <linux/sched.h>
41#include <linux/pci.h>
42#include <linux/dma-mapping.h>
43#include <linux/inet.h>
44#include <linux/wait.h>
45#include <linux/kref.h>
46#include <linux/timer.h>
47#include <linux/io.h>
48#include <linux/kfifo.h>
49
50#include <asm/byteorder.h>
51
52#include <net/net_namespace.h>
53
54#include <rdma/ib_verbs.h>
55#include <rdma/iw_cm.h>
56
57#include "cxgb4.h"
58#include "cxgb4_uld.h"
59#include "l2t.h"
60#include "user.h"
61
62#define DRV_NAME "iw_cxgb4"
63#define MOD DRV_NAME ":"
64
65extern int c4iw_debug;
66#define PDBG(fmt, args...) \
67do { \
68 if (c4iw_debug) \
69 printk(MOD fmt, ## args); \
70} while (0)
71
72#include "t4.h"
73
74#define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
75#define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
76
77static inline void *cplhdr(struct sk_buff *skb)
78{
79 return skb->data;
80}
81
Steve Wisecfdda9d2010-04-21 15:30:06 -070082struct c4iw_resource {
83 struct kfifo tpt_fifo;
84 spinlock_t tpt_fifo_lock;
85 struct kfifo qid_fifo;
86 spinlock_t qid_fifo_lock;
87 struct kfifo pdid_fifo;
88 spinlock_t pdid_fifo_lock;
89};
90
91struct c4iw_qid_list {
92 struct list_head entry;
93 u32 qid;
94};
95
96struct c4iw_dev_ucontext {
97 struct list_head qpids;
98 struct list_head cqids;
99 struct mutex lock;
100};
101
102enum c4iw_rdev_flags {
103 T4_FATAL_ERROR = (1<<0),
104};
105
106struct c4iw_rdev {
107 struct c4iw_resource resource;
108 unsigned long qpshift;
109 u32 qpmask;
110 unsigned long cqshift;
111 u32 cqmask;
112 struct c4iw_dev_ucontext uctx;
113 struct gen_pool *pbl_pool;
114 struct gen_pool *rqt_pool;
115 u32 flags;
116 struct cxgb4_lld_info lldi;
117};
118
119static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
120{
121 return rdev->flags & T4_FATAL_ERROR;
122}
123
124static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
125{
126 return min((int)T4_MAX_NUM_STAG, (int)(rdev->lldi.vr->stag.size >> 5));
127}
128
Steve Wiseaadc4df2010-09-10 11:15:25 -0500129#define C4IW_WR_TO (10*HZ)
130
131struct c4iw_wr_wait {
132 wait_queue_head_t wait;
133 int done;
134 int ret;
135};
136
137static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
138{
139 wr_waitp->ret = 0;
140 wr_waitp->done = 0;
141 init_waitqueue_head(&wr_waitp->wait);
142}
143
144static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
145 struct c4iw_wr_wait *wr_waitp,
146 u32 hwtid, u32 qpid,
147 const char *func)
148{
149 unsigned to = C4IW_WR_TO;
150 do {
151
152 wait_event_timeout(wr_waitp->wait, wr_waitp->done, to);
153 if (!wr_waitp->done) {
154 printk(KERN_ERR MOD "%s - Device %s not responding - "
155 "tid %u qpid %u\n", func,
156 pci_name(rdev->lldi.pdev), hwtid, qpid);
157 to = to << 2;
158 }
159 } while (!wr_waitp->done);
160 if (wr_waitp->ret)
161 printk(KERN_WARNING MOD "%s: FW reply %d tid %u qpid %u\n",
162 pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
163 return wr_waitp->ret;
164}
165
166
Steve Wisecfdda9d2010-04-21 15:30:06 -0700167struct c4iw_dev {
168 struct ib_device ibdev;
169 struct c4iw_rdev rdev;
170 u32 device_cap_flags;
171 struct idr cqidr;
172 struct idr qpidr;
173 struct idr mmidr;
174 spinlock_t lock;
175 struct list_head entry;
176 struct delayed_work db_drop_task;
177 struct dentry *debugfs_root;
Steve Wise1c01c532010-05-20 16:57:32 -0500178 u8 registered;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700179};
180
181static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
182{
183 return container_of(ibdev, struct c4iw_dev, ibdev);
184}
185
186static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
187{
188 return container_of(rdev, struct c4iw_dev, rdev);
189}
190
191static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
192{
193 return idr_find(&rhp->cqidr, cqid);
194}
195
196static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
197{
198 return idr_find(&rhp->qpidr, qpid);
199}
200
201static inline struct c4iw_mr *get_mhp(struct c4iw_dev *rhp, u32 mmid)
202{
203 return idr_find(&rhp->mmidr, mmid);
204}
205
206static inline int insert_handle(struct c4iw_dev *rhp, struct idr *idr,
207 void *handle, u32 id)
208{
209 int ret;
210 int newid;
211
212 do {
213 if (!idr_pre_get(idr, GFP_KERNEL))
214 return -ENOMEM;
215 spin_lock_irq(&rhp->lock);
216 ret = idr_get_new_above(idr, handle, id, &newid);
217 BUG_ON(newid != id);
218 spin_unlock_irq(&rhp->lock);
219 } while (ret == -EAGAIN);
220
221 return ret;
222}
223
224static inline void remove_handle(struct c4iw_dev *rhp, struct idr *idr, u32 id)
225{
226 spin_lock_irq(&rhp->lock);
227 idr_remove(idr, id);
228 spin_unlock_irq(&rhp->lock);
229}
230
231struct c4iw_pd {
232 struct ib_pd ibpd;
233 u32 pdid;
234 struct c4iw_dev *rhp;
235};
236
237static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
238{
239 return container_of(ibpd, struct c4iw_pd, ibpd);
240}
241
242struct tpt_attributes {
243 u64 len;
244 u64 va_fbo;
245 enum fw_ri_mem_perms perms;
246 u32 stag;
247 u32 pdid;
248 u32 qpid;
249 u32 pbl_addr;
250 u32 pbl_size;
251 u32 state:1;
252 u32 type:2;
253 u32 rsvd:1;
254 u32 remote_invaliate_disable:1;
255 u32 zbva:1;
256 u32 mw_bind_enable:1;
257 u32 page_size:5;
258};
259
260struct c4iw_mr {
261 struct ib_mr ibmr;
262 struct ib_umem *umem;
263 struct c4iw_dev *rhp;
264 u64 kva;
265 struct tpt_attributes attr;
266};
267
268static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
269{
270 return container_of(ibmr, struct c4iw_mr, ibmr);
271}
272
273struct c4iw_mw {
274 struct ib_mw ibmw;
275 struct c4iw_dev *rhp;
276 u64 kva;
277 struct tpt_attributes attr;
278};
279
280static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
281{
282 return container_of(ibmw, struct c4iw_mw, ibmw);
283}
284
285struct c4iw_fr_page_list {
286 struct ib_fast_reg_page_list ibpl;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000287 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700288 dma_addr_t dma_addr;
289 struct c4iw_dev *dev;
290 int size;
291};
292
293static inline struct c4iw_fr_page_list *to_c4iw_fr_page_list(
294 struct ib_fast_reg_page_list *ibpl)
295{
296 return container_of(ibpl, struct c4iw_fr_page_list, ibpl);
297}
298
299struct c4iw_cq {
300 struct ib_cq ibcq;
301 struct c4iw_dev *rhp;
302 struct t4_cq cq;
303 spinlock_t lock;
304 atomic_t refcnt;
305 wait_queue_head_t wait;
306};
307
308static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
309{
310 return container_of(ibcq, struct c4iw_cq, ibcq);
311}
312
313struct c4iw_mpa_attributes {
314 u8 initiator;
315 u8 recv_marker_enabled;
316 u8 xmit_marker_enabled;
317 u8 crc_enabled;
318 u8 version;
319 u8 p2p_type;
320};
321
322struct c4iw_qp_attributes {
323 u32 scq;
324 u32 rcq;
325 u32 sq_num_entries;
326 u32 rq_num_entries;
327 u32 sq_max_sges;
328 u32 sq_max_sges_rdma_write;
329 u32 rq_max_sges;
330 u32 state;
331 u8 enable_rdma_read;
332 u8 enable_rdma_write;
333 u8 enable_bind;
334 u8 enable_mmid0_fastreg;
335 u32 max_ord;
336 u32 max_ird;
337 u32 pd;
338 u32 next_state;
339 char terminate_buffer[52];
340 u32 terminate_msg_len;
341 u8 is_terminate_local;
342 struct c4iw_mpa_attributes mpa_attr;
343 struct c4iw_ep *llp_stream_handle;
344};
345
346struct c4iw_qp {
347 struct ib_qp ibqp;
348 struct c4iw_dev *rhp;
349 struct c4iw_ep *ep;
350 struct c4iw_qp_attributes attr;
351 struct t4_wq wq;
352 spinlock_t lock;
353 atomic_t refcnt;
354 wait_queue_head_t wait;
355 struct timer_list timer;
356};
357
358static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
359{
360 return container_of(ibqp, struct c4iw_qp, ibqp);
361}
362
363struct c4iw_ucontext {
364 struct ib_ucontext ibucontext;
365 struct c4iw_dev_ucontext uctx;
366 u32 key;
367 spinlock_t mmap_lock;
368 struct list_head mmaps;
369};
370
371static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
372{
373 return container_of(c, struct c4iw_ucontext, ibucontext);
374}
375
376struct c4iw_mm_entry {
377 struct list_head entry;
378 u64 addr;
379 u32 key;
380 unsigned len;
381};
382
383static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
384 u32 key, unsigned len)
385{
386 struct list_head *pos, *nxt;
387 struct c4iw_mm_entry *mm;
388
389 spin_lock(&ucontext->mmap_lock);
390 list_for_each_safe(pos, nxt, &ucontext->mmaps) {
391
392 mm = list_entry(pos, struct c4iw_mm_entry, entry);
393 if (mm->key == key && mm->len == len) {
394 list_del_init(&mm->entry);
395 spin_unlock(&ucontext->mmap_lock);
396 PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
397 key, (unsigned long long) mm->addr, mm->len);
398 return mm;
399 }
400 }
401 spin_unlock(&ucontext->mmap_lock);
402 return NULL;
403}
404
405static inline void insert_mmap(struct c4iw_ucontext *ucontext,
406 struct c4iw_mm_entry *mm)
407{
408 spin_lock(&ucontext->mmap_lock);
409 PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
410 mm->key, (unsigned long long) mm->addr, mm->len);
411 list_add_tail(&mm->entry, &ucontext->mmaps);
412 spin_unlock(&ucontext->mmap_lock);
413}
414
415enum c4iw_qp_attr_mask {
416 C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
417 C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
418 C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
419 C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
420 C4IW_QP_ATTR_MAX_ORD = 1 << 11,
421 C4IW_QP_ATTR_MAX_IRD = 1 << 12,
422 C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
423 C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
424 C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
425 C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
426 C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
427 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
428 C4IW_QP_ATTR_MAX_ORD |
429 C4IW_QP_ATTR_MAX_IRD |
430 C4IW_QP_ATTR_LLP_STREAM_HANDLE |
431 C4IW_QP_ATTR_STREAM_MSG_BUFFER |
432 C4IW_QP_ATTR_MPA_ATTR |
433 C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
434};
435
436int c4iw_modify_qp(struct c4iw_dev *rhp,
437 struct c4iw_qp *qhp,
438 enum c4iw_qp_attr_mask mask,
439 struct c4iw_qp_attributes *attrs,
440 int internal);
441
442enum c4iw_qp_state {
443 C4IW_QP_STATE_IDLE,
444 C4IW_QP_STATE_RTS,
445 C4IW_QP_STATE_ERROR,
446 C4IW_QP_STATE_TERMINATE,
447 C4IW_QP_STATE_CLOSING,
448 C4IW_QP_STATE_TOT
449};
450
451static inline int c4iw_convert_state(enum ib_qp_state ib_state)
452{
453 switch (ib_state) {
454 case IB_QPS_RESET:
455 case IB_QPS_INIT:
456 return C4IW_QP_STATE_IDLE;
457 case IB_QPS_RTS:
458 return C4IW_QP_STATE_RTS;
459 case IB_QPS_SQD:
460 return C4IW_QP_STATE_CLOSING;
461 case IB_QPS_SQE:
462 return C4IW_QP_STATE_TERMINATE;
463 case IB_QPS_ERR:
464 return C4IW_QP_STATE_ERROR;
465 default:
466 return -1;
467 }
468}
469
470static inline u32 c4iw_ib_to_tpt_access(int a)
471{
472 return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
473 (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
474 (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
475 FW_RI_MEM_ACCESS_LOCAL_READ;
476}
477
478static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
479{
480 return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
481 (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
482}
483
484enum c4iw_mmid_state {
485 C4IW_STAG_STATE_VALID,
486 C4IW_STAG_STATE_INVALID
487};
488
489#define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
490
491#define MPA_KEY_REQ "MPA ID Req Frame"
492#define MPA_KEY_REP "MPA ID Rep Frame"
493
494#define MPA_MAX_PRIVATE_DATA 256
495#define MPA_REJECT 0x20
496#define MPA_CRC 0x40
497#define MPA_MARKERS 0x80
498#define MPA_FLAGS_MASK 0xE0
499
500#define c4iw_put_ep(ep) { \
501 PDBG("put_ep (via %s:%u) ep %p refcnt %d\n", __func__, __LINE__, \
502 ep, atomic_read(&((ep)->kref.refcount))); \
503 WARN_ON(atomic_read(&((ep)->kref.refcount)) < 1); \
504 kref_put(&((ep)->kref), _c4iw_free_ep); \
505}
506
507#define c4iw_get_ep(ep) { \
508 PDBG("get_ep (via %s:%u) ep %p, refcnt %d\n", __func__, __LINE__, \
509 ep, atomic_read(&((ep)->kref.refcount))); \
510 kref_get(&((ep)->kref)); \
511}
512void _c4iw_free_ep(struct kref *kref);
513
514struct mpa_message {
515 u8 key[16];
516 u8 flags;
517 u8 revision;
518 __be16 private_data_size;
519 u8 private_data[0];
520};
521
522struct terminate_message {
523 u8 layer_etype;
524 u8 ecode;
525 __be16 hdrct_rsvd;
526 u8 len_hdrs[0];
527};
528
529#define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
530
531enum c4iw_layers_types {
532 LAYER_RDMAP = 0x00,
533 LAYER_DDP = 0x10,
534 LAYER_MPA = 0x20,
535 RDMAP_LOCAL_CATA = 0x00,
536 RDMAP_REMOTE_PROT = 0x01,
537 RDMAP_REMOTE_OP = 0x02,
538 DDP_LOCAL_CATA = 0x00,
539 DDP_TAGGED_ERR = 0x01,
540 DDP_UNTAGGED_ERR = 0x02,
541 DDP_LLP = 0x03
542};
543
544enum c4iw_rdma_ecodes {
545 RDMAP_INV_STAG = 0x00,
546 RDMAP_BASE_BOUNDS = 0x01,
547 RDMAP_ACC_VIOL = 0x02,
548 RDMAP_STAG_NOT_ASSOC = 0x03,
549 RDMAP_TO_WRAP = 0x04,
550 RDMAP_INV_VERS = 0x05,
551 RDMAP_INV_OPCODE = 0x06,
552 RDMAP_STREAM_CATA = 0x07,
553 RDMAP_GLOBAL_CATA = 0x08,
554 RDMAP_CANT_INV_STAG = 0x09,
555 RDMAP_UNSPECIFIED = 0xff
556};
557
558enum c4iw_ddp_ecodes {
559 DDPT_INV_STAG = 0x00,
560 DDPT_BASE_BOUNDS = 0x01,
561 DDPT_STAG_NOT_ASSOC = 0x02,
562 DDPT_TO_WRAP = 0x03,
563 DDPT_INV_VERS = 0x04,
564 DDPU_INV_QN = 0x01,
565 DDPU_INV_MSN_NOBUF = 0x02,
566 DDPU_INV_MSN_RANGE = 0x03,
567 DDPU_INV_MO = 0x04,
568 DDPU_MSG_TOOBIG = 0x05,
569 DDPU_INV_VERS = 0x06
570};
571
572enum c4iw_mpa_ecodes {
573 MPA_CRC_ERR = 0x02,
574 MPA_MARKER_ERR = 0x03
575};
576
577enum c4iw_ep_state {
578 IDLE = 0,
579 LISTEN,
580 CONNECTING,
581 MPA_REQ_WAIT,
582 MPA_REQ_SENT,
583 MPA_REQ_RCVD,
584 MPA_REP_SENT,
585 FPDU_MODE,
586 ABORTING,
587 CLOSING,
588 MORIBUND,
589 DEAD,
590};
591
592enum c4iw_ep_flags {
593 PEER_ABORT_IN_PROGRESS = 0,
594 ABORT_REQ_IN_PROGRESS = 1,
595 RELEASE_RESOURCES = 2,
596 CLOSE_SENT = 3,
597};
598
599struct c4iw_ep_common {
600 struct iw_cm_id *cm_id;
601 struct c4iw_qp *qp;
602 struct c4iw_dev *dev;
603 enum c4iw_ep_state state;
604 struct kref kref;
605 spinlock_t lock;
606 struct sockaddr_in local_addr;
607 struct sockaddr_in remote_addr;
Steve Wiseaadc4df2010-09-10 11:15:25 -0500608 struct c4iw_wr_wait wr_wait;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700609 unsigned long flags;
610};
611
612struct c4iw_listen_ep {
613 struct c4iw_ep_common com;
614 unsigned int stid;
615 int backlog;
616};
617
618struct c4iw_ep {
619 struct c4iw_ep_common com;
620 struct c4iw_ep *parent_ep;
621 struct timer_list timer;
Roland Dreierbe4c9ba2010-05-05 14:45:40 -0700622 struct list_head entry;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700623 unsigned int atid;
624 u32 hwtid;
625 u32 snd_seq;
626 u32 rcv_seq;
627 struct l2t_entry *l2t;
628 struct dst_entry *dst;
629 struct sk_buff *mpa_skb;
630 struct c4iw_mpa_attributes mpa_attr;
631 u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
632 unsigned int mpa_pkt_len;
633 u32 ird;
634 u32 ord;
635 u32 smac_idx;
636 u32 tx_chan;
637 u32 mtu;
638 u16 mss;
639 u16 emss;
640 u16 plen;
641 u16 rss_qid;
642 u16 txq_idx;
Steve Wised4f1a5c2010-07-23 19:12:32 +0000643 u16 ctrlq_idx;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700644 u8 tos;
645};
646
647static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
648{
649 return cm_id->provider_data;
650}
651
652static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
653{
654 return cm_id->provider_data;
655}
656
657static inline int compute_wscale(int win)
658{
659 int wscale = 0;
660
661 while (wscale < 14 && (65535<<wscale) < win)
662 wscale++;
663 return wscale;
664}
665
666typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
667
668int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
669 struct l2t_entry *l2t);
670void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
671 struct c4iw_dev_ucontext *uctx);
672u32 c4iw_get_resource(struct kfifo *fifo, spinlock_t *lock);
673void c4iw_put_resource(struct kfifo *fifo, u32 entry, spinlock_t *lock);
674int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt, u32 nr_pdid);
675int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
676int c4iw_pblpool_create(struct c4iw_rdev *rdev);
677int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
678void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
679void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
680void c4iw_destroy_resource(struct c4iw_resource *rscp);
681int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
682int c4iw_register_device(struct c4iw_dev *dev);
683void c4iw_unregister_device(struct c4iw_dev *dev);
684int __init c4iw_cm_init(void);
685void __exit c4iw_cm_term(void);
686void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
687 struct c4iw_dev_ucontext *uctx);
688void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
689 struct c4iw_dev_ucontext *uctx);
690int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
691int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
692 struct ib_send_wr **bad_wr);
693int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
694 struct ib_recv_wr **bad_wr);
695int c4iw_bind_mw(struct ib_qp *qp, struct ib_mw *mw,
696 struct ib_mw_bind *mw_bind);
697int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
698int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
699int c4iw_destroy_listen(struct iw_cm_id *cm_id);
700int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
701int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
702void c4iw_qp_add_ref(struct ib_qp *qp);
703void c4iw_qp_rem_ref(struct ib_qp *qp);
704void c4iw_free_fastreg_pbl(struct ib_fast_reg_page_list *page_list);
705struct ib_fast_reg_page_list *c4iw_alloc_fastreg_pbl(
706 struct ib_device *device,
707 int page_list_len);
708struct ib_mr *c4iw_alloc_fast_reg_mr(struct ib_pd *pd, int pbl_depth);
709int c4iw_dealloc_mw(struct ib_mw *mw);
710struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd);
711struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
712 u64 length, u64 virt, int acc,
713 struct ib_udata *udata);
714struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
715struct ib_mr *c4iw_register_phys_mem(struct ib_pd *pd,
716 struct ib_phys_buf *buffer_list,
717 int num_phys_buf,
718 int acc,
719 u64 *iova_start);
720int c4iw_reregister_phys_mem(struct ib_mr *mr,
721 int mr_rereg_mask,
722 struct ib_pd *pd,
723 struct ib_phys_buf *buffer_list,
724 int num_phys_buf,
725 int acc, u64 *iova_start);
726int c4iw_dereg_mr(struct ib_mr *ib_mr);
727int c4iw_destroy_cq(struct ib_cq *ib_cq);
728struct ib_cq *c4iw_create_cq(struct ib_device *ibdev, int entries,
729 int vector,
730 struct ib_ucontext *ib_context,
731 struct ib_udata *udata);
732int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata);
733int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
734int c4iw_destroy_qp(struct ib_qp *ib_qp);
735struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
736 struct ib_qp_init_attr *attrs,
737 struct ib_udata *udata);
738int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
739 int attr_mask, struct ib_udata *udata);
740struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
741u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
742void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
743u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
744void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
745int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
746void c4iw_flush_hw_cq(struct t4_cq *cq);
747void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
748void c4iw_count_scqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
749int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
750int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
751int c4iw_flush_sq(struct t4_wq *wq, struct t4_cq *cq, int count);
752int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
753u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
754int c4iw_post_zb_read(struct c4iw_qp *qhp);
755int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
756u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
757void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
758 struct c4iw_dev_ucontext *uctx);
759u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
760void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
761 struct c4iw_dev_ucontext *uctx);
762void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
763
764extern struct cxgb4_client t4c_client;
765extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
Roland Dreierbe4c9ba2010-05-05 14:45:40 -0700766extern int c4iw_max_read_depth;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700767
768#endif