blob: c6259a8295441a8a6cc81fb8bd828dd052398570 [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010030#include <linux/i2c/tps65010.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032
33#include <asm/io.h>
34#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010035
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/mmc.h>
Russell King1bc857f2011-07-26 10:54:55 +010037#include <asm/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070038#include <plat/dma.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010040
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010041#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa62010-05-26 14:41:49 -070042#define OMAP_MMC_REG_ARGL 0x01
43#define OMAP_MMC_REG_ARGH 0x02
44#define OMAP_MMC_REG_CON 0x03
45#define OMAP_MMC_REG_STAT 0x04
46#define OMAP_MMC_REG_IE 0x05
47#define OMAP_MMC_REG_CTO 0x06
48#define OMAP_MMC_REG_DTO 0x07
49#define OMAP_MMC_REG_DATA 0x08
50#define OMAP_MMC_REG_BLEN 0x09
51#define OMAP_MMC_REG_NBLK 0x0a
52#define OMAP_MMC_REG_BUF 0x0b
53#define OMAP_MMC_REG_SDIO 0x0d
54#define OMAP_MMC_REG_REV 0x0f
55#define OMAP_MMC_REG_RSP0 0x10
56#define OMAP_MMC_REG_RSP1 0x11
57#define OMAP_MMC_REG_RSP2 0x12
58#define OMAP_MMC_REG_RSP3 0x13
59#define OMAP_MMC_REG_RSP4 0x14
60#define OMAP_MMC_REG_RSP5 0x15
61#define OMAP_MMC_REG_RSP6 0x16
62#define OMAP_MMC_REG_RSP7 0x17
63#define OMAP_MMC_REG_IOSR 0x18
64#define OMAP_MMC_REG_SYSC 0x19
65#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010066
67#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
68#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
69#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
70#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
71#define OMAP_MMC_STAT_A_FULL (1 << 10)
72#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
73#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
74#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
75#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
76#define OMAP_MMC_STAT_END_BUSY (1 << 4)
77#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
78#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
79#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
80
Marek Belisko0e950fa62010-05-26 14:41:49 -070081#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
82#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
83#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010084
85/*
86 * Command types
87 */
88#define OMAP_MMC_CMDTYPE_BC 0
89#define OMAP_MMC_CMDTYPE_BCR 1
90#define OMAP_MMC_CMDTYPE_AC 2
91#define OMAP_MMC_CMDTYPE_ADTC 3
92
Carlos Aguiar730c9b72006-03-29 09:21:00 +010093
94#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96/* Specifies how often in millisecs to poll for card status changes
97 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -040098#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +010099
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400100struct mmc_omap_host;
101
102struct mmc_omap_slot {
103 int id;
104 unsigned int vdd;
105 u16 saved_con;
106 u16 bus_mode;
107 unsigned int fclk_freq;
108 unsigned powered:1;
109
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400110 struct tasklet_struct cover_tasklet;
111 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400112 unsigned cover_open;
113
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400114 struct mmc_request *mrq;
115 struct mmc_omap_host *host;
116 struct mmc_host *mmc;
117 struct omap_mmc_slot_data *pdata;
118};
119
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100120struct mmc_omap_host {
121 int initialized;
122 int suspended;
123 struct mmc_request * mrq;
124 struct mmc_command * cmd;
125 struct mmc_data * data;
126 struct mmc_host * mmc;
127 struct device * dev;
128 unsigned char id; /* 16xx chips have 2 MMC blocks */
129 struct clk * iclk;
130 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100131 struct dma_chan *dma_rx;
132 u32 dma_rx_burst;
133 struct dma_chan *dma_tx;
134 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100135 struct resource *mem_res;
136 void __iomem *virt_base;
137 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100138 int irq;
139 unsigned char bus_mode;
140 unsigned char hw_bus_mode;
Marek Belisko0e950fa62010-05-26 14:41:49 -0700141 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100142
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400143 struct work_struct cmd_abort_work;
144 unsigned abort:1;
145 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400146
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400147 struct work_struct slot_release_work;
148 struct mmc_omap_slot *next_slot;
149 struct work_struct send_stop_work;
150 struct mmc_data *stop_data;
151
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100152 unsigned int sg_len;
153 int sg_idx;
154 u16 * buffer;
155 u32 buffer_bytes_left;
156 u32 total_bytes_left;
157
158 unsigned use_dma:1;
159 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100160 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100161 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100162
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400163 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
164 struct mmc_omap_slot *current_slot;
165 spinlock_t slot_lock;
166 wait_queue_head_t slot_wq;
167 int nr_slots;
168
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400169 struct timer_list clk_timer;
170 spinlock_t clk_lock; /* for changing enabled state */
171 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530172 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400173
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400174 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100175};
176
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100177
Russell King7c8ad982008-09-05 15:13:24 +0100178static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400179{
180 unsigned long tick_ns;
181
182 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
183 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
184 ndelay(8 * tick_ns);
185 }
186}
187
Russell King7c8ad982008-09-05 15:13:24 +0100188static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400189{
190 unsigned long flags;
191
192 spin_lock_irqsave(&host->clk_lock, flags);
193 if (host->fclk_enabled != enable) {
194 host->fclk_enabled = enable;
195 if (enable)
196 clk_enable(host->fclk);
197 else
198 clk_disable(host->fclk);
199 }
200 spin_unlock_irqrestore(&host->clk_lock, flags);
201}
202
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400203static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
204{
205 struct mmc_omap_host *host = slot->host;
206 unsigned long flags;
207
208 if (claimed)
209 goto no_claim;
210 spin_lock_irqsave(&host->slot_lock, flags);
211 while (host->mmc != NULL) {
212 spin_unlock_irqrestore(&host->slot_lock, flags);
213 wait_event(host->slot_wq, host->mmc == NULL);
214 spin_lock_irqsave(&host->slot_lock, flags);
215 }
216 host->mmc = slot->mmc;
217 spin_unlock_irqrestore(&host->slot_lock, flags);
218no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400219 del_timer(&host->clk_timer);
220 if (host->current_slot != slot || !claimed)
221 mmc_omap_fclk_offdelay(host->current_slot);
222
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400223 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400224 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400225 if (host->pdata->switch_slot != NULL)
226 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
227 host->current_slot = slot;
228 }
229
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400230 if (claimed) {
231 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400232
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400233 /* Doing the dummy read here seems to work around some bug
234 * at least in OMAP24xx silicon where the command would not
235 * start after writing the CMD register. Sigh. */
236 OMAP_MMC_READ(host, CON);
237
238 OMAP_MMC_WRITE(host, CON, slot->saved_con);
239 } else
240 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400241}
242
243static void mmc_omap_start_request(struct mmc_omap_host *host,
244 struct mmc_request *req);
245
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400246static void mmc_omap_slot_release_work(struct work_struct *work)
247{
248 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
249 slot_release_work);
250 struct mmc_omap_slot *next_slot = host->next_slot;
251 struct mmc_request *rq;
252
253 host->next_slot = NULL;
254 mmc_omap_select_slot(next_slot, 1);
255
256 rq = next_slot->mrq;
257 next_slot->mrq = NULL;
258 mmc_omap_start_request(host, rq);
259}
260
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400261static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400262{
263 struct mmc_omap_host *host = slot->host;
264 unsigned long flags;
265 int i;
266
267 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400268
269 if (clk_enabled)
270 /* Keeps clock running for at least 8 cycles on valid freq */
271 mod_timer(&host->clk_timer, jiffies + HZ/10);
272 else {
273 del_timer(&host->clk_timer);
274 mmc_omap_fclk_offdelay(slot);
275 mmc_omap_fclk_enable(host, 0);
276 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400277
278 spin_lock_irqsave(&host->slot_lock, flags);
279 /* Check for any pending requests */
280 for (i = 0; i < host->nr_slots; i++) {
281 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400282
283 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
284 continue;
285
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400286 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400287 new_slot = host->slots[i];
288 /* The current slot should not have a request in queue */
289 BUG_ON(new_slot == host->current_slot);
290
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400291 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400292 host->mmc = new_slot->mmc;
293 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530294 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400295 return;
296 }
297
298 host->mmc = NULL;
299 wake_up(&host->slot_wq);
300 spin_unlock_irqrestore(&host->slot_lock, flags);
301}
302
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400303static inline
304int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
305{
Kyungmin Park8348f002008-03-26 16:09:38 -0400306 if (slot->pdata->get_cover_state)
307 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
308 slot->id);
309 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400310}
311
312static ssize_t
313mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
314 char *buf)
315{
316 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
317 struct mmc_omap_slot *slot = mmc_priv(mmc);
318
319 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
320 "closed");
321}
322
323static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
324
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400325static ssize_t
326mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
327 char *buf)
328{
329 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
330 struct mmc_omap_slot *slot = mmc_priv(mmc);
331
332 return sprintf(buf, "%s\n", slot->pdata->name);
333}
334
335static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
336
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100337static void
338mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
339{
340 u32 cmdreg;
341 u32 resptype;
342 u32 cmdtype;
343
344 host->cmd = cmd;
345
346 resptype = 0;
347 cmdtype = 0;
348
349 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100350 switch (mmc_resp_type(cmd)) {
351 case MMC_RSP_NONE:
352 break;
353 case MMC_RSP_R1:
354 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800355 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100356 resptype = 1;
357 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100358 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100359 resptype = 2;
360 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100361 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100362 resptype = 3;
363 break;
364 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100365 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100366 break;
367 }
368
369 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
370 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
371 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
372 cmdtype = OMAP_MMC_CMDTYPE_BC;
373 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
374 cmdtype = OMAP_MMC_CMDTYPE_BCR;
375 } else {
376 cmdtype = OMAP_MMC_CMDTYPE_AC;
377 }
378
379 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
380
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400381 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100382 cmdreg |= 1 << 6;
383
384 if (cmd->flags & MMC_RSP_BUSY)
385 cmdreg |= 1 << 11;
386
387 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
388 cmdreg |= 1 << 15;
389
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400390 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400391
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100392 OMAP_MMC_WRITE(host, CTO, 200);
393 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
394 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
395 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100396 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
397 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
398 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
399 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
400 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100401 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100402}
403
404static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400405mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
406 int abort)
407{
408 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100409 struct device *dev = mmc_dev(host->mmc);
410 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400411
Russell King3451c062012-04-21 22:35:42 +0100412 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400413 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100414 c = host->dma_tx;
415 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400416 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100417 c = host->dma_rx;
418 }
419 if (c) {
420 if (data->error) {
421 dmaengine_terminate_all(c);
422 /* Claim nothing transferred on error... */
423 data->bytes_xfered = 0;
424 }
425 dev = c->device->dev;
426 }
427 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400428}
429
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400430static void mmc_omap_send_stop_work(struct work_struct *work)
431{
432 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
433 send_stop_work);
434 struct mmc_omap_slot *slot = host->current_slot;
435 struct mmc_data *data = host->stop_data;
436 unsigned long tick_ns;
437
438 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
439 ndelay(8*tick_ns);
440
441 mmc_omap_start_command(host, data->stop);
442}
443
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400444static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100445mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
446{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400447 if (host->dma_in_use)
448 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100449
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100450 host->data = NULL;
451 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100452
453 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
454 * dozens of requests until the card finishes writing data.
455 * It'd be cheaper to just wait till an EOFB interrupt arrives...
456 */
457
458 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400459 struct mmc_host *mmc;
460
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100461 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400462 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400463 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400464 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100465 return;
466 }
467
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400468 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530469 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100470}
471
472static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400473mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400474{
475 struct mmc_omap_slot *slot = host->current_slot;
476 unsigned int restarts, passes, timeout;
477 u16 stat = 0;
478
479 /* Sending abort takes 80 clocks. Have some extra and round up */
480 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
481 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400482 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400483 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
484 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
485
486 passes = 0;
487 while (passes < timeout) {
488 stat = OMAP_MMC_READ(host, STAT);
489 if (stat & OMAP_MMC_STAT_END_OF_CMD)
490 goto out;
491 udelay(1);
492 passes++;
493 }
494
495 restarts++;
496 }
497out:
498 OMAP_MMC_WRITE(host, STAT, stat);
499}
500
501static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400502mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
503{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400504 if (host->dma_in_use)
505 mmc_omap_release_dma(host, data, 1);
506
507 host->data = NULL;
508 host->sg_len = 0;
509
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400510 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400511}
512
513static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100514mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
515{
516 unsigned long flags;
517 int done;
518
519 if (!host->dma_in_use) {
520 mmc_omap_xfer_done(host, data);
521 return;
522 }
523 done = 0;
524 spin_lock_irqsave(&host->dma_lock, flags);
525 if (host->dma_done)
526 done = 1;
527 else
528 host->brs_received = 1;
529 spin_unlock_irqrestore(&host->dma_lock, flags);
530 if (done)
531 mmc_omap_xfer_done(host, data);
532}
533
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100534static void
535mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
536{
537 unsigned long flags;
538 int done;
539
540 done = 0;
541 spin_lock_irqsave(&host->dma_lock, flags);
542 if (host->brs_received)
543 done = 1;
544 else
545 host->dma_done = 1;
546 spin_unlock_irqrestore(&host->dma_lock, flags);
547 if (done)
548 mmc_omap_xfer_done(host, data);
549}
550
551static void
552mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
553{
554 host->cmd = NULL;
555
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400556 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400557
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100558 if (cmd->flags & MMC_RSP_PRESENT) {
559 if (cmd->flags & MMC_RSP_136) {
560 /* response type 2 */
561 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100562 OMAP_MMC_READ(host, RSP0) |
563 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100564 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100565 OMAP_MMC_READ(host, RSP2) |
566 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100567 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100568 OMAP_MMC_READ(host, RSP4) |
569 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100570 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100571 OMAP_MMC_READ(host, RSP6) |
572 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100573 } else {
574 /* response types 1, 1b, 3, 4, 5, 6 */
575 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100576 OMAP_MMC_READ(host, RSP6) |
577 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100578 }
579 }
580
Pierre Ossman17b04292007-07-22 22:18:46 +0200581 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400582 struct mmc_host *mmc;
583
584 if (host->data != NULL)
585 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100586 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400587 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400588 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400589 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100590 }
591}
592
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400593/*
594 * Abort stuck command. Can occur when card is removed while it is being
595 * read.
596 */
597static void mmc_omap_abort_command(struct work_struct *work)
598{
599 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400600 cmd_abort_work);
601 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400602
603 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
604 host->cmd->opcode);
605
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400606 if (host->cmd->error == 0)
607 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400608
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400609 if (host->data == NULL) {
610 struct mmc_command *cmd;
611 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400612
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400613 cmd = host->cmd;
614 host->cmd = NULL;
615 mmc_omap_send_abort(host, 10000);
616
617 host->mrq = NULL;
618 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400619 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400620 mmc_request_done(mmc, cmd->mrq);
621 } else
622 mmc_omap_cmd_done(host, host->cmd);
623
624 host->abort = 0;
625 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400626}
627
628static void
629mmc_omap_cmd_timer(unsigned long data)
630{
631 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400632 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400633
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400634 spin_lock_irqsave(&host->slot_lock, flags);
635 if (host->cmd != NULL && !host->abort) {
636 OMAP_MMC_WRITE(host, IE, 0);
637 disable_irq(host->irq);
638 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530639 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400640 }
641 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400642}
643
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100644/* PIO only */
645static void
646mmc_omap_sg_to_buf(struct mmc_omap_host *host)
647{
648 struct scatterlist *sg;
649
650 sg = host->data->sg + host->sg_idx;
651 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200652 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100653 if (host->buffer_bytes_left > host->total_bytes_left)
654 host->buffer_bytes_left = host->total_bytes_left;
655}
656
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400657static void
658mmc_omap_clk_timer(unsigned long data)
659{
660 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
661
662 mmc_omap_fclk_enable(host, 0);
663}
664
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100665/* PIO only */
666static void
667mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
668{
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000669 int n, nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100670
671 if (host->buffer_bytes_left == 0) {
672 host->sg_idx++;
673 BUG_ON(host->sg_idx == host->sg_len);
674 mmc_omap_sg_to_buf(host);
675 }
676 n = 64;
677 if (n > host->buffer_bytes_left)
678 n = host->buffer_bytes_left;
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000679
680 nwords = n / 2;
681 nwords += n & 1; /* handle odd number of bytes to transfer */
682
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100683 host->buffer_bytes_left -= n;
684 host->total_bytes_left -= n;
685 host->data->bytes_xfered += n;
686
687 if (write) {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000688 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
689 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100690 } else {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000691 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
692 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100693 }
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000694
695 host->buffer += nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100696}
697
698static inline void mmc_omap_report_irq(u16 status)
699{
700 static const char *mmc_omap_status_bits[] = {
701 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
702 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
703 };
704 int i, c = 0;
705
706 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
707 if (status & (1 << i)) {
708 if (c)
709 printk(" ");
710 printk("%s", mmc_omap_status_bits[i]);
711 c++;
712 }
713}
714
David Howells7d12e782006-10-05 14:55:46 +0100715static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100716{
717 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
718 u16 status;
719 int end_command;
720 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400721 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100722
723 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100724 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400725 dev_info(mmc_dev(host->slots[0]->mmc),
726 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100727 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100728 OMAP_MMC_WRITE(host, STAT, status);
729 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100730 }
731 return IRQ_HANDLED;
732 }
733
734 end_command = 0;
735 end_transfer = 0;
736 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400737 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100738
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100739 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400740 int cmd;
741
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100742 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400743 if (host->cmd != NULL)
744 cmd = host->cmd->opcode;
745 else
746 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100747#ifdef CONFIG_MMC_DEBUG
748 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400749 status, cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100750 mmc_omap_report_irq(status);
751 printk("\n");
752#endif
753 if (host->total_bytes_left) {
754 if ((status & OMAP_MMC_STAT_A_FULL) ||
755 (status & OMAP_MMC_STAT_END_OF_DATA))
756 mmc_omap_xfer_data(host, 0);
757 if (status & OMAP_MMC_STAT_A_EMPTY)
758 mmc_omap_xfer_data(host, 1);
759 }
760
Juha Yrjola2a50b882008-03-26 16:09:26 -0400761 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100762 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100763
764 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400765 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
766 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100767 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200768 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100769 transfer_error = 1;
770 }
771 }
772
773 if (status & OMAP_MMC_STAT_DATA_CRC) {
774 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200775 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100776 dev_dbg(mmc_dev(host->mmc),
777 "data CRC error, bytes left %d\n",
778 host->total_bytes_left);
779 transfer_error = 1;
780 } else {
781 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
782 }
783 }
784
785 if (status & OMAP_MMC_STAT_CMD_TOUT) {
786 /* Timeouts are routine with some commands */
787 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400788 struct mmc_omap_slot *slot =
789 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400790 if (slot == NULL ||
791 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400792 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400793 "command timeout (CMD%d)\n",
794 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200795 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100796 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400797 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100798 }
799 }
800
801 if (status & OMAP_MMC_STAT_CMD_CRC) {
802 if (host->cmd) {
803 dev_err(mmc_dev(host->mmc),
804 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400805 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200806 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100807 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400808 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100809 } else
810 dev_err(mmc_dev(host->mmc),
811 "command CRC error without cmd?\n");
812 }
813
814 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200815 dev_dbg(mmc_dev(host->mmc),
816 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400817 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200818 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100819 }
820
821 /*
822 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400823 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100824 */
825 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
826 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
827 end_command = 1;
828 }
829 }
830
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400831 if (cmd_error && host->data) {
832 del_timer(&host->cmd_abort_timer);
833 host->abort = 1;
834 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000835 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530836 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400837 return IRQ_HANDLED;
838 }
839
Michael Bueschf6947512011-04-11 17:00:44 -0400840 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100841 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400842 if (host->data != NULL) {
843 if (transfer_error)
844 mmc_omap_xfer_done(host, host->data);
845 else if (end_transfer)
846 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100847 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100848
849 return IRQ_HANDLED;
850}
851
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400852void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400853{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400854 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400855 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400856 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400857
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400858 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400859
860 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400861 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400862 return;
863
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400864 cover_open = mmc_omap_cover_is_open(slot);
865 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400866 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400867 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400868 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400869
870 tasklet_hi_schedule(&slot->cover_tasklet);
871}
872
873static void mmc_omap_cover_timer(unsigned long arg)
874{
875 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
876 tasklet_schedule(&slot->cover_tasklet);
877}
878
879static void mmc_omap_cover_handler(unsigned long param)
880{
881 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
882 int cover_open = mmc_omap_cover_is_open(slot);
883
884 mmc_detect_change(slot->mmc, 0);
885 if (!cover_open)
886 return;
887
888 /*
889 * If no card is inserted, we postpone polling until
890 * the cover has been closed.
891 */
892 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
893 return;
894
895 mod_timer(&slot->cover_timer,
896 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400897}
898
Russell King3451c062012-04-21 22:35:42 +0100899static void mmc_omap_dma_callback(void *priv)
900{
901 struct mmc_omap_host *host = priv;
902 struct mmc_data *data = host->data;
903
904 /* If we got to the end of DMA, assume everything went well */
905 data->bytes_xfered += data->blocks * data->blksz;
906
907 mmc_omap_dma_done(host, data);
908}
909
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100910static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
911{
912 u16 reg;
913
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100914 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100915 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100916 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100917 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100918 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100919}
920
921static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
922{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400923 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100924 u16 reg;
925
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400926 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
927 timeout = req->data->timeout_ns / cycle_ns;
928 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100929
930 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100931 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100932 if (timeout > 0xffff) {
933 reg |= (1 << 5);
934 timeout /= 1024;
935 } else
936 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100937 OMAP_MMC_WRITE(host, SDIO, reg);
938 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100939}
940
941static void
942mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
943{
944 struct mmc_data *data = req->data;
945 int i, use_dma, block_size;
946 unsigned sg_len;
947
948 host->data = data;
949 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100950 OMAP_MMC_WRITE(host, BLEN, 0);
951 OMAP_MMC_WRITE(host, NBLK, 0);
952 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100953 host->dma_in_use = 0;
954 set_cmd_timeout(host, req);
955 return;
956 }
957
Russell Kinga3fd4a12006-06-04 17:51:15 +0100958 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100959
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100960 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
961 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100962 set_data_timeout(host, req);
963
964 /* cope with calling layer confusion; it issues "single
965 * block" writes using multi-block scatterlists.
966 */
967 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
968
969 /* Only do DMA for entire blocks */
970 use_dma = host->use_dma;
971 if (use_dma) {
972 for (i = 0; i < sg_len; i++) {
973 if ((data->sg[i].length % block_size) != 0) {
974 use_dma = 0;
975 break;
976 }
977 }
978 }
979
980 host->sg_idx = 0;
981 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100982 enum dma_data_direction dma_data_dir;
983 struct dma_async_tx_descriptor *tx;
984 struct dma_chan *c;
985 u32 burst, *bp;
986 u16 buf;
987
988 /*
989 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
990 * and 24xx. Use 16 or 32 word frames when the
991 * blocksize is at least that large. Blocksize is
992 * usually 512 bytes; but not for some SD reads.
993 */
994 burst = cpu_is_omap15xx() ? 32 : 64;
995 if (burst > data->blksz)
996 burst = data->blksz;
997
998 burst >>= 1;
999
1000 if (data->flags & MMC_DATA_WRITE) {
1001 c = host->dma_tx;
1002 bp = &host->dma_tx_burst;
1003 buf = 0x0f80 | (burst - 1) << 0;
1004 dma_data_dir = DMA_TO_DEVICE;
1005 } else {
1006 c = host->dma_rx;
1007 bp = &host->dma_rx_burst;
1008 buf = 0x800f | (burst - 1) << 8;
1009 dma_data_dir = DMA_FROM_DEVICE;
1010 }
1011
1012 if (!c)
1013 goto use_pio;
1014
1015 /* Only reconfigure if we have a different burst size */
1016 if (*bp != burst) {
1017 struct dma_slave_config cfg;
1018
1019 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1020 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1021 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1022 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1023 cfg.src_maxburst = burst;
1024 cfg.dst_maxburst = burst;
1025
1026 if (dmaengine_slave_config(c, &cfg))
1027 goto use_pio;
1028
1029 *bp = burst;
1030 }
1031
1032 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1033 dma_data_dir);
1034 if (host->sg_len == 0)
1035 goto use_pio;
1036
1037 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1038 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1039 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1040 if (!tx)
1041 goto use_pio;
1042
1043 OMAP_MMC_WRITE(host, BUF, buf);
1044
1045 tx->callback = mmc_omap_dma_callback;
1046 tx->callback_param = host;
1047 dmaengine_submit(tx);
1048 host->brs_received = 0;
1049 host->dma_done = 0;
1050 host->dma_in_use = 1;
1051 return;
1052 }
1053 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001054
1055 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001056 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1057 host->total_bytes_left = data->blocks * block_size;
1058 host->sg_len = sg_len;
1059 mmc_omap_sg_to_buf(host);
1060 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001061}
1062
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001063static void mmc_omap_start_request(struct mmc_omap_host *host,
1064 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001065{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001066 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001067
1068 host->mrq = req;
1069
1070 /* only touch fifo AFTER the controller readies it */
1071 mmc_omap_prepare_data(host, req);
1072 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001073 if (host->dma_in_use) {
1074 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1075 host->dma_tx : host->dma_rx;
1076
Russell King4e078fb2012-04-21 22:41:10 +01001077 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001078 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001079}
1080
1081static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1082{
1083 struct mmc_omap_slot *slot = mmc_priv(mmc);
1084 struct mmc_omap_host *host = slot->host;
1085 unsigned long flags;
1086
1087 spin_lock_irqsave(&host->slot_lock, flags);
1088 if (host->mmc != NULL) {
1089 BUG_ON(slot->mrq != NULL);
1090 slot->mrq = req;
1091 spin_unlock_irqrestore(&host->slot_lock, flags);
1092 return;
1093 } else
1094 host->mmc = mmc;
1095 spin_unlock_irqrestore(&host->slot_lock, flags);
1096 mmc_omap_select_slot(slot, 1);
1097 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001098}
1099
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001100static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1101 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001102{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001103 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001104
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001105 host = slot->host;
1106
1107 if (slot->pdata->set_power != NULL)
1108 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1109 vdd);
1110
1111 if (cpu_is_omap24xx()) {
1112 u16 w;
1113
1114 if (power_on) {
1115 w = OMAP_MMC_READ(host, CON);
1116 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1117 } else {
1118 w = OMAP_MMC_READ(host, CON);
1119 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1120 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001121 }
1122}
1123
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001124static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1125{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001126 struct mmc_omap_slot *slot = mmc_priv(mmc);
1127 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001128 int func_clk_rate = clk_get_rate(host->fclk);
1129 int dsor;
1130
1131 if (ios->clock == 0)
1132 return 0;
1133
1134 dsor = func_clk_rate / ios->clock;
1135 if (dsor < 1)
1136 dsor = 1;
1137
1138 if (func_clk_rate / dsor > ios->clock)
1139 dsor++;
1140
1141 if (dsor > 250)
1142 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001143
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001144 slot->fclk_freq = func_clk_rate / dsor;
1145
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001146 if (ios->bus_width == MMC_BUS_WIDTH_4)
1147 dsor |= 1 << 15;
1148
1149 return dsor;
1150}
1151
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001152static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1153{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001154 struct mmc_omap_slot *slot = mmc_priv(mmc);
1155 struct mmc_omap_host *host = slot->host;
1156 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001157 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001158
1159 mmc_omap_select_slot(slot, 0);
1160
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001161 dsor = mmc_omap_calc_divisor(mmc, ios);
1162
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001163 if (ios->vdd != slot->vdd)
1164 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001165
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001166 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001167 switch (ios->power_mode) {
1168 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001169 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001170 break;
1171 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001172 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001173 mmc_omap_set_power(slot, 1, ios->vdd);
1174 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001175 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001176 mmc_omap_fclk_enable(host, 1);
1177 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001178 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001179 break;
1180 }
1181
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001182 if (slot->bus_mode != ios->bus_mode) {
1183 if (slot->pdata->set_bus_mode != NULL)
1184 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1185 ios->bus_mode);
1186 slot->bus_mode = ios->bus_mode;
1187 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001188
1189 /* On insanely high arm_per frequencies something sometimes
1190 * goes somehow out of sync, and the POW bit is not being set,
1191 * which results in the while loop below getting stuck.
1192 * Writing to the CON register twice seems to do the trick. */
1193 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001194 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001195 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001196 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001197 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1198 int usecs = 250;
1199
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001200 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001201 OMAP_MMC_WRITE(host, IE, 0);
1202 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001203 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001204 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1205 udelay(1);
1206 usecs--;
1207 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001208 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001209 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001210
1211exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001212 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001213}
1214
David Brownellab7aefd2006-11-12 17:55:30 -08001215static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001216 .request = mmc_omap_request,
1217 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001218};
1219
Tony Lindgren4f837792012-06-06 09:44:09 -04001220static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001221{
1222 struct mmc_omap_slot *slot = NULL;
1223 struct mmc_host *mmc;
1224 int r;
1225
1226 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1227 if (mmc == NULL)
1228 return -ENOMEM;
1229
1230 slot = mmc_priv(mmc);
1231 slot->host = host;
1232 slot->mmc = mmc;
1233 slot->id = id;
1234 slot->pdata = &host->pdata->slots[id];
1235
1236 host->slots[id] = slot;
1237
Pierre Ossman23af6032008-07-06 01:10:27 +02001238 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001239 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001240 mmc->caps |= MMC_CAP_4_BIT_DATA;
1241
1242 mmc->ops = &mmc_omap_ops;
1243 mmc->f_min = 400000;
1244
1245 if (cpu_class_is_omap2())
1246 mmc->f_max = 48000000;
1247 else
1248 mmc->f_max = 24000000;
1249 if (host->pdata->max_freq)
1250 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1251 mmc->ocr_avail = slot->pdata->ocr_mask;
1252
1253 /* Use scatterlist DMA to reduce per-transfer costs.
1254 * NOTE max_seg_size assumption that small blocks aren't
1255 * normally used (except e.g. for reading SD registers).
1256 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001257 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001258 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1259 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1260 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1261 mmc->max_seg_size = mmc->max_req_size;
1262
1263 r = mmc_add_host(mmc);
1264 if (r < 0)
1265 goto err_remove_host;
1266
1267 if (slot->pdata->name != NULL) {
1268 r = device_create_file(&mmc->class_dev,
1269 &dev_attr_slot_name);
1270 if (r < 0)
1271 goto err_remove_host;
1272 }
1273
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001274 if (slot->pdata->get_cover_state != NULL) {
1275 r = device_create_file(&mmc->class_dev,
1276 &dev_attr_cover_switch);
1277 if (r < 0)
1278 goto err_remove_slot_name;
1279
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001280 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1281 (unsigned long)slot);
1282 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1283 (unsigned long)slot);
1284 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001285 }
1286
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001287 return 0;
1288
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001289err_remove_slot_name:
1290 if (slot->pdata->name != NULL)
1291 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001292err_remove_host:
1293 mmc_remove_host(mmc);
1294 mmc_free_host(mmc);
1295 return r;
1296}
1297
1298static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1299{
1300 struct mmc_host *mmc = slot->mmc;
1301
1302 if (slot->pdata->name != NULL)
1303 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001304 if (slot->pdata->get_cover_state != NULL)
1305 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1306
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001307 tasklet_kill(&slot->cover_tasklet);
1308 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301309 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001310
1311 mmc_remove_host(mmc);
1312 mmc_free_host(mmc);
1313}
1314
Venkatraman Sb6e07032012-05-08 17:05:34 +05301315static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001316{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001317 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001318 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001319 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001320 dma_cap_mask_t mask;
1321 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001322 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001323 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001324
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001325 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001326 dev_err(&pdev->dev, "platform data missing\n");
1327 return -ENXIO;
1328 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001329 if (pdata->nr_slots == 0) {
1330 dev_err(&pdev->dev, "no slots\n");
1331 return -ENXIO;
1332 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001333
1334 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001335 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001336 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001337 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001338
Chris Ball20920142011-03-22 16:34:41 -07001339 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001340 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001341 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001342 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001343
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001344 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1345 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001346 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001347 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001348 }
1349
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001350 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1351 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1352
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001353 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1354 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1355 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001356
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001357 spin_lock_init(&host->clk_lock);
1358 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1359
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001360 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001361 spin_lock_init(&host->slot_lock);
1362 init_waitqueue_head(&host->slot_wq);
1363
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001364 host->pdata = pdata;
1365 host->dev = &pdev->dev;
1366 platform_set_drvdata(pdev, host);
1367
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001368 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001369 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001370 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001371 host->use_dma = 1;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001372 host->irq = irq;
1373 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001374 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001375 if (!host->virt_base)
1376 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001377
Russell Kingd4a36645a2009-01-23 19:03:37 +00001378 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001379 if (IS_ERR(host->iclk)) {
1380 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001381 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001382 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001383 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001384
Russell King5c9e02b2009-01-19 20:53:30 +00001385 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001386 if (IS_ERR(host->fclk)) {
1387 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001388 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001389 }
1390
Russell King3451c062012-04-21 22:35:42 +01001391 dma_cap_zero(mask);
1392 dma_cap_set(DMA_SLAVE, mask);
1393
1394 host->dma_tx_burst = -1;
1395 host->dma_rx_burst = -1;
1396
1397 if (cpu_is_omap24xx())
1398 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1399 else
1400 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1401 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1402#if 0
1403 if (!host->dma_tx) {
1404 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1405 sig);
1406 goto err_dma;
1407 }
1408#else
1409 if (!host->dma_tx)
1410 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1411 sig);
1412#endif
1413 if (cpu_is_omap24xx())
1414 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1415 else
1416 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1417 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1418#if 0
1419 if (!host->dma_rx) {
1420 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1421 sig);
1422 goto err_dma;
1423 }
1424#else
1425 if (!host->dma_rx)
1426 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1427 sig);
1428#endif
1429
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001430 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1431 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001432 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001433
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001434 if (pdata->init != NULL) {
1435 ret = pdata->init(&pdev->dev);
1436 if (ret < 0)
1437 goto err_free_irq;
1438 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001439
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001440 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001441 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001442
1443 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1444 if (!host->mmc_omap_wq)
1445 goto err_plat_cleanup;
1446
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001447 for (i = 0; i < pdata->nr_slots; i++) {
1448 ret = mmc_omap_new_slot(host, i);
1449 if (ret < 0) {
1450 while (--i >= 0)
1451 mmc_omap_remove_slot(host->slots[i]);
1452
Tony Lindgren3caf4142012-06-06 09:45:50 -04001453 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001454 }
1455 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001456
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001457 return 0;
1458
Tony Lindgren3caf4142012-06-06 09:45:50 -04001459err_destroy_wq:
1460 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001461err_plat_cleanup:
1462 if (pdata->cleanup)
1463 pdata->cleanup(&pdev->dev);
1464err_free_irq:
1465 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001466err_free_dma:
1467 if (host->dma_tx)
1468 dma_release_channel(host->dma_tx);
1469 if (host->dma_rx)
1470 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001471 clk_put(host->fclk);
1472err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001473 clk_disable(host->iclk);
1474 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001475err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001476 iounmap(host->virt_base);
1477err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001478 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001479err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001480 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001481 return ret;
1482}
1483
Venkatraman Sb6e07032012-05-08 17:05:34 +05301484static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001485{
1486 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001487 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001488
1489 platform_set_drvdata(pdev, NULL);
1490
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001491 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001492
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001493 for (i = 0; i < host->nr_slots; i++)
1494 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001495
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001496 if (host->pdata->cleanup)
1497 host->pdata->cleanup(&pdev->dev);
1498
Russell Kingd4a36645a2009-01-23 19:03:37 +00001499 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001500 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001501 clk_put(host->fclk);
1502 clk_disable(host->iclk);
1503 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001504
Russell King3451c062012-04-21 22:35:42 +01001505 if (host->dma_tx)
1506 dma_release_channel(host->dma_tx);
1507 if (host->dma_rx)
1508 dma_release_channel(host->dma_rx);
1509
Russell King55c381e2008-09-04 14:07:22 +01001510 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001511 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001512 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301513 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001514
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001515 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001516
1517 return 0;
1518}
1519
1520#ifdef CONFIG_PM
1521static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1522{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001523 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001524 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1525
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001526 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001527 return 0;
1528
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001529 for (i = 0; i < host->nr_slots; i++) {
1530 struct mmc_omap_slot *slot;
1531
1532 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001533 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001534 if (ret < 0) {
1535 while (--i >= 0) {
1536 slot = host->slots[i];
1537 mmc_resume_host(slot->mmc);
1538 }
1539 return ret;
1540 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001541 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001542 host->suspended = 1;
1543 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001544}
1545
1546static int mmc_omap_resume(struct platform_device *pdev)
1547{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001548 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001549 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1550
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001551 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001552 return 0;
1553
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001554 for (i = 0; i < host->nr_slots; i++) {
1555 struct mmc_omap_slot *slot;
1556 slot = host->slots[i];
1557 ret = mmc_resume_host(slot->mmc);
1558 if (ret < 0)
1559 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001560
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001561 host->suspended = 0;
1562 }
1563 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001564}
1565#else
1566#define mmc_omap_suspend NULL
1567#define mmc_omap_resume NULL
1568#endif
1569
1570static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301571 .probe = mmc_omap_probe,
1572 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001573 .suspend = mmc_omap_suspend,
1574 .resume = mmc_omap_resume,
1575 .driver = {
1576 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001577 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001578 },
1579};
1580
Venkatraman S680f1b52012-05-08 17:05:35 +05301581module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001582MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1583MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001584MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001585MODULE_AUTHOR("Juha Yrjölä");