blob: f0cb3440ce10b8a809aa8639afa8c24341daf92f [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
33#include <asm/sizes.h>
34
35#ifndef CONFIG_OF
36#include <mach/board.h>
37#include <mach/socinfo.h>
38#include <mach/iommu_domains.h>
39#endif
40
41#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050042#include <drm/drm_atomic.h>
43#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040044#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050045#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040046#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040047#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020048#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040049
50struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040051struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050052struct msm_mmu;
Rob Clarka7d3c952014-05-30 14:47:38 -040053struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040054struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040055struct msm_gem_submit;
Rob Clarkc8afe682013-06-26 12:44:06 -040056
Rob Clark7198e6b2013-07-19 12:59:32 -040057#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
58
59struct msm_file_private {
60 /* currently we don't do anything useful with this.. but when
61 * per-context address spaces are supported we'd keep track of
62 * the context's page-tables here.
63 */
64 int dummy;
65};
Rob Clarkc8afe682013-06-26 12:44:06 -040066
67struct msm_drm_private {
68
69 struct msm_kms *kms;
70
Rob Clark060530f2014-03-03 14:19:12 -050071 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -050072 struct platform_device *gpu_pdev;
73
74 /* possibly this should be in the kms component, but it is
75 * shared by both mdp4 and mdp5..
76 */
77 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -050078
Hai Liab5b0102015-01-07 18:47:44 -050079 /* eDP is for mdp5 only, but kms has not been created
80 * when edp_bind() and edp_init() are called. Here is the only
81 * place to keep the edp instance.
82 */
83 struct msm_edp *edp;
84
Rob Clark7198e6b2013-07-19 12:59:32 -040085 /* when we have more than one 'msm_gpu' these need to be an array: */
86 struct msm_gpu *gpu;
87 struct msm_file_private *lastctx;
88
Rob Clarkc8afe682013-06-26 12:44:06 -040089 struct drm_fb_helper *fbdev;
90
Rob Clark7198e6b2013-07-19 12:59:32 -040091 uint32_t next_fence, completed_fence;
92 wait_queue_head_t fence_event;
93
Rob Clarka7d3c952014-05-30 14:47:38 -040094 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -040095 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -040096
Rob Clarkc8afe682013-06-26 12:44:06 -040097 /* list of GEM objects: */
98 struct list_head inactive_list;
99
100 struct workqueue_struct *wq;
101
Rob Clarkedd4fc62013-09-14 14:01:55 -0400102 /* callbacks deferred until bo is inactive: */
103 struct list_head fence_cbs;
104
Rob Clarkf86afec2014-11-25 12:41:18 -0500105 /* crtcs pending async atomic updates: */
106 uint32_t pending_crtcs;
107 wait_queue_head_t pending_crtcs_event;
108
Rob Clark871d8122013-11-16 12:56:06 -0500109 /* registered MMUs: */
110 unsigned int num_mmus;
111 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400112
Rob Clarka8623912013-10-08 12:57:48 -0400113 unsigned int num_planes;
114 struct drm_plane *planes[8];
115
Rob Clarkc8afe682013-06-26 12:44:06 -0400116 unsigned int num_crtcs;
117 struct drm_crtc *crtcs[8];
118
119 unsigned int num_encoders;
120 struct drm_encoder *encoders[8];
121
Rob Clarka3376e32013-08-30 13:02:15 -0400122 unsigned int num_bridges;
123 struct drm_bridge *bridges[8];
124
Rob Clarkc8afe682013-06-26 12:44:06 -0400125 unsigned int num_connectors;
126 struct drm_connector *connectors[8];
Rob Clark871d8122013-11-16 12:56:06 -0500127
128 /* VRAM carveout, used when no IOMMU: */
129 struct {
130 unsigned long size;
131 dma_addr_t paddr;
132 /* NOTE: mm managed at the page level, size is in # of pages
133 * and position mm_node->start is in # of pages:
134 */
135 struct drm_mm mm;
136 } vram;
Rob Clarkc8afe682013-06-26 12:44:06 -0400137};
138
139struct msm_format {
140 uint32_t pixel_format;
141};
142
Rob Clarkedd4fc62013-09-14 14:01:55 -0400143/* callback from wq once fence has passed: */
144struct msm_fence_cb {
145 struct work_struct work;
146 uint32_t fence;
147 void (*func)(struct msm_fence_cb *cb);
148};
149
150void __msm_fence_worker(struct work_struct *work);
151
152#define INIT_FENCE_CB(_cb, _func) do { \
153 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
154 (_cb)->func = _func; \
155 } while (0)
156
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100157int msm_atomic_check(struct drm_device *dev,
158 struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500159int msm_atomic_commit(struct drm_device *dev,
160 struct drm_atomic_state *state, bool async);
161
Rob Clark871d8122013-11-16 12:56:06 -0500162int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400163
Rob Clark7198e6b2013-07-19 12:59:32 -0400164int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
165 struct timespec *timeout);
Rob Clark69193e52014-11-07 18:10:04 -0500166int msm_queue_fence_cb(struct drm_device *dev,
167 struct msm_fence_cb *cb, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400168void msm_update_fence(struct drm_device *dev, uint32_t fence);
169
170int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
171 struct drm_file *file);
172
Daniel Thompson77a147e2014-11-12 11:38:14 +0000173int msm_gem_mmap_obj(struct drm_gem_object *obj,
174 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400175int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
176int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
177uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
178int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
179 uint32_t *iova);
180int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500181uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400182struct page **msm_gem_get_pages(struct drm_gem_object *obj);
183void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400184void msm_gem_put_iova(struct drm_gem_object *obj, int id);
185int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
186 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400187int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
188 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400189struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
190void *msm_gem_prime_vmap(struct drm_gem_object *obj);
191void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000192int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400193struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100194 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400195int msm_gem_prime_pin(struct drm_gem_object *obj);
196void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400197void *msm_gem_vaddr_locked(struct drm_gem_object *obj);
198void *msm_gem_vaddr(struct drm_gem_object *obj);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400199int msm_gem_queue_inactive_cb(struct drm_gem_object *obj,
200 struct msm_fence_cb *cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400201void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkbf6811f2013-09-01 13:25:09 -0400202 struct msm_gpu *gpu, bool write, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400203void msm_gem_move_to_inactive(struct drm_gem_object *obj);
204int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op,
205 struct timespec *timeout);
206int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400207void msm_gem_free_object(struct drm_gem_object *obj);
208int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
209 uint32_t size, uint32_t flags, uint32_t *handle);
210struct drm_gem_object *msm_gem_new(struct drm_device *dev,
211 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400212struct drm_gem_object *msm_gem_import(struct drm_device *dev,
213 uint32_t size, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400214
Rob Clark2638d902014-11-08 09:13:37 -0500215int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
216void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
217uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400218struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
219const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
220struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
221 struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
222struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
223 struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd);
224
225struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
226
Rob Clarkdada25b2013-12-01 12:12:54 -0500227struct hdmi;
Rob Clark067fef32014-11-04 13:33:14 -0500228int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
229 struct drm_encoder *encoder);
Rob Clarkc8afe682013-06-26 12:44:06 -0400230void __init hdmi_register(void);
231void __exit hdmi_unregister(void);
232
233#ifdef CONFIG_DEBUG_FS
234void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
235void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
236void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400237int msm_debugfs_late_init(struct drm_device *dev);
238int msm_rd_debugfs_init(struct drm_minor *minor);
239void msm_rd_debugfs_cleanup(struct drm_minor *minor);
240void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400241int msm_perf_debugfs_init(struct drm_minor *minor);
242void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400243#else
244static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
245static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400246#endif
247
248void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
249 const char *dbgname);
250void msm_writel(u32 data, void __iomem *addr);
251u32 msm_readl(const void __iomem *addr);
252
253#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
254#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
255
Rob Clarkf816f272013-09-11 17:34:07 -0400256static inline bool fence_completed(struct drm_device *dev, uint32_t fence)
257{
258 struct msm_drm_private *priv = dev->dev_private;
259 return priv->completed_fence >= fence;
260}
261
Rob Clarkc8afe682013-06-26 12:44:06 -0400262static inline int align_pitch(int width, int bpp)
263{
264 int bytespp = (bpp + 7) / 8;
265 /* adreno needs pitch aligned to 32 pixels: */
266 return bytespp * ALIGN(width, 32);
267}
268
269/* for the generated headers: */
270#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400271#define fui(x) ({BUG(); 0;})
272#define util_float_to_half(x) ({BUG(); 0;})
273
Rob Clarkc8afe682013-06-26 12:44:06 -0400274
275#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
276
277/* for conditionally setting boolean flag(s): */
278#define COND(bool, val) ((bool) ? (val) : 0)
279
Rob Clarkc8afe682013-06-26 12:44:06 -0400280
281#endif /* __MSM_DRV_H__ */