blob: 68b06f9c65ded6c810421a79b345e16f77e3d527 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
Magnus Damm2bc58a62011-06-13 06:46:44 +010016#ifndef __ASM_ASSEMBLER_H__
17#define __ASM_ASSEMBLER_H__
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#ifndef __ASSEMBLY__
20#error "Only include this from assembly code"
21#endif
22
23#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010024#include <asm/domain.h>
Dave Martin80c59da2012-02-09 08:47:17 -080025#include <asm/opcodes-virt.h>
Catalin Marinas0b1f68e2014-04-02 10:57:49 +010026#include <asm/asm-offsets.h>
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +010027#include <asm/page.h>
28#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Rob Herring6f6f6a72012-03-10 10:30:31 -060030#define IOMEM(x) (x)
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * Endian independent macros for shifting bytes within registers.
34 */
35#ifndef __ARMEB__
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010036#define lspull lsr
37#define lspush lsl
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define get_byte_0 lsl #0
39#define get_byte_1 lsr #8
40#define get_byte_2 lsr #16
41#define get_byte_3 lsr #24
42#define put_byte_0 lsl #0
43#define put_byte_1 lsl #8
44#define put_byte_2 lsl #16
45#define put_byte_3 lsl #24
46#else
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010047#define lspull lsl
48#define lspush lsr
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define get_byte_0 lsr #24
50#define get_byte_1 lsr #16
51#define get_byte_2 lsr #8
52#define get_byte_3 lsl #0
53#define put_byte_0 lsl #24
54#define put_byte_1 lsl #16
55#define put_byte_2 lsl #8
56#define put_byte_3 lsl #0
57#endif
58
Ben Dooks457c2402013-02-12 18:59:57 +000059/* Select code for any configuration running in BE8 mode */
60#ifdef CONFIG_CPU_ENDIAN_BE8
61#define ARM_BE8(code...) code
62#else
63#define ARM_BE8(code...)
64#endif
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/*
67 * Data preload for architectures that support it
68 */
69#if __LINUX_ARM_ARCH__ >= 5
70#define PLD(code...) code
71#else
72#define PLD(code...)
73#endif
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040076 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
80 * is used).
81 *
82 * On Feroceon there is much to gain however, regardless of cache mode.
83 */
84#ifdef CONFIG_CPU_FEROCEON
85#define CALGN(code...) code
86#else
87#define CALGN(code...)
88#endif
89
90/*
Russell King9c429542006-03-23 16:59:37 +000091 * Enable and disable interrupts
92 */
93#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020094 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000095 cpsid i
96 .endm
97
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020098 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000099 cpsie i
100 .endm
101#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200102 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000103 msr cpsr_c, #PSR_I_BIT | SVC_MODE
104 .endm
105
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200106 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000107 msr cpsr_c, #SVC_MODE
108 .endm
109#endif
110
Russell King3302cad2015-08-20 16:13:37 +0100111 .macro asm_trace_hardirqs_off, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200112#if defined(CONFIG_TRACE_IRQFLAGS)
Russell King3302cad2015-08-20 16:13:37 +0100113 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200114 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100115 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200116 bl trace_hardirqs_off
Russell King3302cad2015-08-20 16:13:37 +0100117 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200118 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100119 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200120#endif
121 .endm
122
Russell King3302cad2015-08-20 16:13:37 +0100123 .macro asm_trace_hardirqs_on, cond=al, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200124#if defined(CONFIG_TRACE_IRQFLAGS)
125 /*
126 * actually the registers should be pushed and pop'd conditionally, but
127 * after bl the flags are certainly clobbered
128 */
Russell King3302cad2015-08-20 16:13:37 +0100129 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200130 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100131 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200132 bl\cond trace_hardirqs_on
Russell King3302cad2015-08-20 16:13:37 +0100133 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200134 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100135 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200136#endif
137 .endm
138
Russell King3302cad2015-08-20 16:13:37 +0100139 .macro disable_irq, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200140 disable_irq_notrace
Russell King3302cad2015-08-20 16:13:37 +0100141 asm_trace_hardirqs_off \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200142 .endm
143
144 .macro enable_irq
145 asm_trace_hardirqs_on
146 enable_irq_notrace
147 .endm
Russell King9c429542006-03-23 16:59:37 +0000148/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 * Save the current IRQ state and disable IRQs. Note that this macro
150 * assumes FIQs are enabled, and that the processor is in SVC mode.
151 */
Russell King59d1ff32005-11-09 15:04:22 +0000152 .macro save_and_disable_irqs, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100153#ifdef CONFIG_CPU_V7M
154 mrs \oldcpsr, primask
155#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 mrs \oldcpsr, cpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100157#endif
Russell King9c429542006-03-23 16:59:37 +0000158 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 .endm
160
Rabin Vincent8e43a902012-02-15 16:01:42 +0100161 .macro save_and_disable_irqs_notrace, oldcpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100162#ifdef CONFIG_CPU_V7M
163 mrs \oldcpsr, primask
164#else
Rabin Vincent8e43a902012-02-15 16:01:42 +0100165 mrs \oldcpsr, cpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100166#endif
Rabin Vincent8e43a902012-02-15 16:01:42 +0100167 disable_irq_notrace
168 .endm
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/*
171 * Restore interrupt state previously stored in a register. We don't
172 * guarantee that this will preserve the flags.
173 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200174 .macro restore_irqs_notrace, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100175#ifdef CONFIG_CPU_V7M
176 msr primask, \oldcpsr
177#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 msr cpsr_c, \oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100179#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 .endm
181
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200182 .macro restore_irqs, oldcpsr
183 tst \oldcpsr, #PSR_I_BIT
Russell King01e09a22015-08-20 14:22:48 +0100184 asm_trace_hardirqs_on cond=eq
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200185 restore_irqs_notrace \oldcpsr
186 .endm
187
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100188/*
Russell King14327c62015-04-21 14:17:25 +0100189 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
190 * reference local symbols in the same assembly file which are to be
191 * resolved by the assembler. Other usage is undefined.
192 */
193 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
194 .macro badr\c, rd, sym
195#ifdef CONFIG_THUMB2_KERNEL
196 adr\c \rd, \sym + 1
197#else
198 adr\c \rd, \sym
199#endif
200 .endm
201 .endr
202
203/*
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100204 * Get current thread_info.
205 */
206 .macro get_thread_info, rd
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100207 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100208 THUMB( mov \rd, sp )
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100209 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
210 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100211 .endm
212
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100213/*
214 * Increment/decrement the preempt count.
215 */
216#ifdef CONFIG_PREEMPT_COUNT
217 .macro inc_preempt_count, ti, tmp
218 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
219 add \tmp, \tmp, #1 @ increment it
220 str \tmp, [\ti, #TI_PREEMPT]
221 .endm
222
223 .macro dec_preempt_count, ti, tmp
224 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
225 sub \tmp, \tmp, #1 @ decrement it
226 str \tmp, [\ti, #TI_PREEMPT]
227 .endm
228
229 .macro dec_preempt_count_ti, ti, tmp
230 get_thread_info \ti
231 dec_preempt_count \ti, \tmp
232 .endm
233#else
234 .macro inc_preempt_count, ti, tmp
235 .endm
236
237 .macro dec_preempt_count, ti, tmp
238 .endm
239
240 .macro dec_preempt_count_ti, ti, tmp
241 .endm
242#endif
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244#define USER(x...) \
2459999: x; \
Russell King42604152010-04-19 10:15:03 +0100246 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 .align 3; \
248 .long 9999b,9001f; \
Russell King42604152010-04-19 10:15:03 +0100249 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100250
Russell Kingf00ec482010-09-04 10:47:48 +0100251#ifdef CONFIG_SMP
252#define ALT_SMP(instr...) \
2539998: instr
Dave Martined3768a2010-12-01 15:39:23 +0100254/*
255 * Note: if you get assembler errors from ALT_UP() when building with
256 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
257 * ALT_SMP( W(instr) ... )
258 */
Russell Kingf00ec482010-09-04 10:47:48 +0100259#define ALT_UP(instr...) \
260 .pushsection ".alt.smp.init", "a" ;\
261 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +01002629997: instr ;\
Russell King89c6bc52015-04-09 12:59:35 +0100263 .if . - 9997b == 2 ;\
264 nop ;\
265 .endif ;\
Dave Martined3768a2010-12-01 15:39:23 +0100266 .if . - 9997b != 4 ;\
267 .error "ALT_UP() content must assemble to exactly 4 bytes";\
268 .endif ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100269 .popsection
270#define ALT_UP_B(label) \
271 .equ up_b_offset, label - 9998b ;\
272 .pushsection ".alt.smp.init", "a" ;\
273 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +0100274 W(b) . + up_b_offset ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100275 .popsection
276#else
277#define ALT_SMP(instr...)
278#define ALT_UP(instr...) instr
279#define ALT_UP_B(label) b label
280#endif
281
Russell Kingbac4e962009-05-25 20:58:00 +0100282/*
Will Deacond675d0b2011-11-22 17:30:28 +0000283 * Instruction barrier
284 */
285 .macro instr_sync
286#if __LINUX_ARM_ARCH__ >= 7
287 isb
288#elif __LINUX_ARM_ARCH__ == 6
289 mcr p15, 0, r0, c7, c5, 4
290#endif
291 .endm
292
293/*
Russell Kingbac4e962009-05-25 20:58:00 +0100294 * SMP data memory barrier
295 */
Dave Martined3768a2010-12-01 15:39:23 +0100296 .macro smp_dmb mode
Russell Kingbac4e962009-05-25 20:58:00 +0100297#ifdef CONFIG_SMP
298#if __LINUX_ARM_ARCH__ >= 7
Dave Martined3768a2010-12-01 15:39:23 +0100299 .ifeqs "\mode","arm"
Will Deacon3ea12802013-05-10 18:07:19 +0100300 ALT_SMP(dmb ish)
Dave Martined3768a2010-12-01 15:39:23 +0100301 .else
Will Deacon3ea12802013-05-10 18:07:19 +0100302 ALT_SMP(W(dmb) ish)
Dave Martined3768a2010-12-01 15:39:23 +0100303 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100304#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100305 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
306#else
307#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100308#endif
Dave Martined3768a2010-12-01 15:39:23 +0100309 .ifeqs "\mode","arm"
Russell Kingf00ec482010-09-04 10:47:48 +0100310 ALT_UP(nop)
Dave Martined3768a2010-12-01 15:39:23 +0100311 .else
312 ALT_UP(W(nop))
313 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100314#endif
315 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100316
Catalin Marinas55bdd692010-05-21 18:06:41 +0100317#if defined(CONFIG_CPU_V7M)
318 /*
319 * setmode is used to assert to be in svc mode during boot. For v7-M
320 * this is done in __v7m_setup, so setmode can be empty here.
321 */
322 .macro setmode, mode, reg
323 .endm
324#elif defined(CONFIG_THUMB2_KERNEL)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100325 .macro setmode, mode, reg
326 mov \reg, #\mode
327 msr cpsr_c, \reg
328 .endm
329#else
330 .macro setmode, mode, reg
331 msr cpsr_c, #\mode
332 .endm
333#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100334
335/*
Dave Martin80c59da2012-02-09 08:47:17 -0800336 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
337 * a scratch register for the macro to overwrite.
338 *
339 * This macro is intended for forcing the CPU into SVC mode at boot time.
340 * you cannot return to the original mode.
Dave Martin80c59da2012-02-09 08:47:17 -0800341 */
342.macro safe_svcmode_maskall reg:req
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100343#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
Dave Martin80c59da2012-02-09 08:47:17 -0800344 mrs \reg , cpsr
Russell King8e9c24a2012-12-03 15:39:43 +0000345 eor \reg, \reg, #HYP_MODE
346 tst \reg, #MODE_MASK
Dave Martin80c59da2012-02-09 08:47:17 -0800347 bic \reg , \reg , #MODE_MASK
Russell King8e9c24a2012-12-03 15:39:43 +0000348 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
Dave Martin80c59da2012-02-09 08:47:17 -0800349THUMB( orr \reg , \reg , #PSR_T_BIT )
Dave Martin80c59da2012-02-09 08:47:17 -0800350 bne 1f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100351 orr \reg, \reg, #PSR_A_BIT
Russell King14327c62015-04-21 14:17:25 +0100352 badr lr, 2f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100353 msr spsr_cxsf, \reg
Dave Martin80c59da2012-02-09 08:47:17 -0800354 __MSR_ELR_HYP(14)
355 __ERET
Marc Zyngier2a552d52012-10-06 17:03:17 +01003561: msr cpsr_c, \reg
Dave Martin80c59da2012-02-09 08:47:17 -08003572:
Dave Martin1ecec692012-12-10 18:35:22 +0100358#else
359/*
360 * workaround for possibly broken pre-v6 hardware
361 * (akita, Sharp Zaurus C-1000, PXA270-based)
362 */
363 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
364#endif
Dave Martin80c59da2012-02-09 08:47:17 -0800365.endm
366
367/*
Catalin Marinas8b592782009-07-24 12:32:57 +0100368 * STRT/LDRT access macros with ARM and Thumb-2 variants
369 */
370#ifdef CONFIG_THUMB2_KERNEL
371
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100372 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +01003739999:
374 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100375 \instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100376 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100377 \instr\cond\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100378 .else
379 .error "Unsupported inc macro argument"
380 .endif
381
Russell King42604152010-04-19 10:15:03 +0100382 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100383 .align 3
384 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100385 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100386 .endm
387
388 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
389 @ explicit IT instruction needed because of the label
390 @ introduced by the USER macro
391 .ifnc \cond,al
392 .if \rept == 1
393 itt \cond
394 .elseif \rept == 2
395 ittt \cond
396 .else
397 .error "Unsupported rept macro argument"
398 .endif
399 .endif
400
401 @ Slightly optimised to avoid incrementing the pointer twice
402 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
403 .if \rept == 2
Will Deacon1142b712010-11-19 13:18:31 +0100404 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
Catalin Marinas8b592782009-07-24 12:32:57 +0100405 .endif
406
407 add\cond \ptr, #\rept * \inc
408 .endm
409
410#else /* !CONFIG_THUMB2_KERNEL */
411
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100412 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +0100413 .rept \rept
4149999:
415 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100416 \instr\cond\()b\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100417 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100418 \instr\cond\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100419 .else
420 .error "Unsupported inc macro argument"
421 .endif
422
Russell King42604152010-04-19 10:15:03 +0100423 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100424 .align 3
425 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100426 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100427 .endr
428 .endm
429
430#endif /* CONFIG_THUMB2_KERNEL */
431
432 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
433 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
434 .endm
435
436 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
437 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
438 .endm
Dave Martin8f519652011-06-23 17:10:05 +0100439
440/* Utility macro for declaring string literals */
441 .macro string name:req, string
442 .type \name , #object
443\name:
444 .asciz "\string"
445 .size \name , . - \name
446 .endm
447
Russell King84046632012-09-07 18:22:28 +0100448 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
449#ifndef CONFIG_CPU_USE_DOMAINS
450 adds \tmp, \addr, #\size - 1
451 sbcccs \tmp, \tmp, \limit
452 bcs \bad
453#endif
454 .endm
455
Russell King2190fed2015-08-20 10:32:02 +0100456 .macro uaccess_disable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100457#ifdef CONFIG_CPU_SW_DOMAIN_PAN
458 /*
459 * Whenever we re-enter userspace, the domains should always be
460 * set appropriately.
461 */
462 mov \tmp, #DACR_UACCESS_DISABLE
463 mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register
464 .if \isb
465 instr_sync
466 .endif
467#endif
Russell King2190fed2015-08-20 10:32:02 +0100468 .endm
469
470 .macro uaccess_enable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100471#ifdef CONFIG_CPU_SW_DOMAIN_PAN
472 /*
473 * Whenever we re-enter userspace, the domains should always be
474 * set appropriately.
475 */
476 mov \tmp, #DACR_UACCESS_ENABLE
477 mcr p15, 0, \tmp, c3, c0, 0
478 .if \isb
479 instr_sync
480 .endif
481#endif
Russell King2190fed2015-08-20 10:32:02 +0100482 .endm
483
484 .macro uaccess_save, tmp
Russell Kinga5e090a2015-08-19 20:40:41 +0100485#ifdef CONFIG_CPU_SW_DOMAIN_PAN
486 mrc p15, 0, \tmp, c3, c0, 0
Russell Kinge6a9dc62016-05-13 10:22:38 +0100487 str \tmp, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100488#endif
Russell King2190fed2015-08-20 10:32:02 +0100489 .endm
490
491 .macro uaccess_restore
Russell Kinga5e090a2015-08-19 20:40:41 +0100492#ifdef CONFIG_CPU_SW_DOMAIN_PAN
Russell Kinge6a9dc62016-05-13 10:22:38 +0100493 ldr r0, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100494 mcr p15, 0, r0, c3, c0, 0
495#endif
Russell King2190fed2015-08-20 10:32:02 +0100496 .endm
497
Russell King6ebbf2c2014-06-30 16:29:12 +0100498 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
499 .macro ret\c, reg
500#if __LINUX_ARM_ARCH__ < 6
501 mov\c pc, \reg
502#else
503 .ifeqs "\reg", "lr"
504 bx\c \reg
505 .else
506 mov\c pc, \reg
507 .endif
508#endif
509 .endm
510 .endr
511
512 .macro ret.w, reg
513 ret \reg
514#ifdef CONFIG_THUMB2_KERNEL
515 nop
516#endif
517 .endm
518
Magnus Damm2bc58a62011-06-13 06:46:44 +0100519#endif /* __ASM_ASSEMBLER_H__ */