blob: 7732f11f14ad466f335a54289b2872be0651c176 [file] [log] [blame]
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001/*
2 * SuperH Ethernet device driver
3 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00005 * Copyright (C) 2008-2013 Renesas Solutions Corp.
6 * Copyright (C) 2013 Cogent Embedded, Inc.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 *
20 * The full GNU General Public License is included in this distribution in
21 * the file called "COPYING".
22 */
23
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070024#include <linux/init.h>
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000025#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070028#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070029#include <linux/dma-mapping.h>
30#include <linux/etherdevice.h>
31#include <linux/delay.h>
32#include <linux/platform_device.h>
33#include <linux/mdio-bitbang.h>
34#include <linux/netdevice.h>
35#include <linux/phy.h>
36#include <linux/cache.h>
37#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000038#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000040#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000041#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000042#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070044
45#include "sh_eth.h"
46
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000047#define SH_ETH_DEF_MSG_ENABLE \
48 (NETIF_MSG_LINK | \
49 NETIF_MSG_TIMER | \
50 NETIF_MSG_RX_ERR| \
51 NETIF_MSG_TX_ERR)
52
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000053static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
54 [EDSR] = 0x0000,
55 [EDMR] = 0x0400,
56 [EDTRR] = 0x0408,
57 [EDRRR] = 0x0410,
58 [EESR] = 0x0428,
59 [EESIPR] = 0x0430,
60 [TDLAR] = 0x0010,
61 [TDFAR] = 0x0014,
62 [TDFXR] = 0x0018,
63 [TDFFR] = 0x001c,
64 [RDLAR] = 0x0030,
65 [RDFAR] = 0x0034,
66 [RDFXR] = 0x0038,
67 [RDFFR] = 0x003c,
68 [TRSCER] = 0x0438,
69 [RMFCR] = 0x0440,
70 [TFTR] = 0x0448,
71 [FDR] = 0x0450,
72 [RMCR] = 0x0458,
73 [RPADIR] = 0x0460,
74 [FCFTR] = 0x0468,
75 [CSMR] = 0x04E4,
76
77 [ECMR] = 0x0500,
78 [ECSR] = 0x0510,
79 [ECSIPR] = 0x0518,
80 [PIR] = 0x0520,
81 [PSR] = 0x0528,
82 [PIPR] = 0x052c,
83 [RFLR] = 0x0508,
84 [APR] = 0x0554,
85 [MPR] = 0x0558,
86 [PFTCR] = 0x055c,
87 [PFRCR] = 0x0560,
88 [TPAUSER] = 0x0564,
89 [GECMR] = 0x05b0,
90 [BCULR] = 0x05b4,
91 [MAHR] = 0x05c0,
92 [MALR] = 0x05c8,
93 [TROCR] = 0x0700,
94 [CDCR] = 0x0708,
95 [LCCR] = 0x0710,
96 [CEFCR] = 0x0740,
97 [FRECR] = 0x0748,
98 [TSFRCR] = 0x0750,
99 [TLFRCR] = 0x0758,
100 [RFCR] = 0x0760,
101 [CERCR] = 0x0768,
102 [CEECR] = 0x0770,
103 [MAFCR] = 0x0778,
104 [RMII_MII] = 0x0790,
105
106 [ARSTR] = 0x0000,
107 [TSU_CTRST] = 0x0004,
108 [TSU_FWEN0] = 0x0010,
109 [TSU_FWEN1] = 0x0014,
110 [TSU_FCM] = 0x0018,
111 [TSU_BSYSL0] = 0x0020,
112 [TSU_BSYSL1] = 0x0024,
113 [TSU_PRISL0] = 0x0028,
114 [TSU_PRISL1] = 0x002c,
115 [TSU_FWSL0] = 0x0030,
116 [TSU_FWSL1] = 0x0034,
117 [TSU_FWSLC] = 0x0038,
118 [TSU_QTAG0] = 0x0040,
119 [TSU_QTAG1] = 0x0044,
120 [TSU_FWSR] = 0x0050,
121 [TSU_FWINMK] = 0x0054,
122 [TSU_ADQT0] = 0x0048,
123 [TSU_ADQT1] = 0x004c,
124 [TSU_VTAG0] = 0x0058,
125 [TSU_VTAG1] = 0x005c,
126 [TSU_ADSBSY] = 0x0060,
127 [TSU_TEN] = 0x0064,
128 [TSU_POST1] = 0x0070,
129 [TSU_POST2] = 0x0074,
130 [TSU_POST3] = 0x0078,
131 [TSU_POST4] = 0x007c,
132 [TSU_ADRH0] = 0x0100,
133 [TSU_ADRL0] = 0x0104,
134 [TSU_ADRH31] = 0x01f8,
135 [TSU_ADRL31] = 0x01fc,
136
137 [TXNLCR0] = 0x0080,
138 [TXALCR0] = 0x0084,
139 [RXNLCR0] = 0x0088,
140 [RXALCR0] = 0x008c,
141 [FWNLCR0] = 0x0090,
142 [FWALCR0] = 0x0094,
143 [TXNLCR1] = 0x00a0,
144 [TXALCR1] = 0x00a0,
145 [RXNLCR1] = 0x00a8,
146 [RXALCR1] = 0x00ac,
147 [FWNLCR1] = 0x00b0,
148 [FWALCR1] = 0x00b4,
149};
150
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000151static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
152 [ECMR] = 0x0300,
153 [RFLR] = 0x0308,
154 [ECSR] = 0x0310,
155 [ECSIPR] = 0x0318,
156 [PIR] = 0x0320,
157 [PSR] = 0x0328,
158 [RDMLR] = 0x0340,
159 [IPGR] = 0x0350,
160 [APR] = 0x0354,
161 [MPR] = 0x0358,
162 [RFCF] = 0x0360,
163 [TPAUSER] = 0x0364,
164 [TPAUSECR] = 0x0368,
165 [MAHR] = 0x03c0,
166 [MALR] = 0x03c8,
167 [TROCR] = 0x03d0,
168 [CDCR] = 0x03d4,
169 [LCCR] = 0x03d8,
170 [CNDCR] = 0x03dc,
171 [CEFCR] = 0x03e4,
172 [FRECR] = 0x03e8,
173 [TSFRCR] = 0x03ec,
174 [TLFRCR] = 0x03f0,
175 [RFCR] = 0x03f4,
176 [MAFCR] = 0x03f8,
177
178 [EDMR] = 0x0200,
179 [EDTRR] = 0x0208,
180 [EDRRR] = 0x0210,
181 [TDLAR] = 0x0218,
182 [RDLAR] = 0x0220,
183 [EESR] = 0x0228,
184 [EESIPR] = 0x0230,
185 [TRSCER] = 0x0238,
186 [RMFCR] = 0x0240,
187 [TFTR] = 0x0248,
188 [FDR] = 0x0250,
189 [RMCR] = 0x0258,
190 [TFUCR] = 0x0264,
191 [RFOCR] = 0x0268,
192 [FCFTR] = 0x0270,
193 [TRIMD] = 0x027c,
194};
195
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000196static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
197 [ECMR] = 0x0100,
198 [RFLR] = 0x0108,
199 [ECSR] = 0x0110,
200 [ECSIPR] = 0x0118,
201 [PIR] = 0x0120,
202 [PSR] = 0x0128,
203 [RDMLR] = 0x0140,
204 [IPGR] = 0x0150,
205 [APR] = 0x0154,
206 [MPR] = 0x0158,
207 [TPAUSER] = 0x0164,
208 [RFCF] = 0x0160,
209 [TPAUSECR] = 0x0168,
210 [BCFRR] = 0x016c,
211 [MAHR] = 0x01c0,
212 [MALR] = 0x01c8,
213 [TROCR] = 0x01d0,
214 [CDCR] = 0x01d4,
215 [LCCR] = 0x01d8,
216 [CNDCR] = 0x01dc,
217 [CEFCR] = 0x01e4,
218 [FRECR] = 0x01e8,
219 [TSFRCR] = 0x01ec,
220 [TLFRCR] = 0x01f0,
221 [RFCR] = 0x01f4,
222 [MAFCR] = 0x01f8,
223 [RTRATE] = 0x01fc,
224
225 [EDMR] = 0x0000,
226 [EDTRR] = 0x0008,
227 [EDRRR] = 0x0010,
228 [TDLAR] = 0x0018,
229 [RDLAR] = 0x0020,
230 [EESR] = 0x0028,
231 [EESIPR] = 0x0030,
232 [TRSCER] = 0x0038,
233 [RMFCR] = 0x0040,
234 [TFTR] = 0x0048,
235 [FDR] = 0x0050,
236 [RMCR] = 0x0058,
237 [TFUCR] = 0x0064,
238 [RFOCR] = 0x0068,
239 [FCFTR] = 0x0070,
240 [RPADIR] = 0x0078,
241 [TRIMD] = 0x007c,
242 [RBWAR] = 0x00c8,
243 [RDFAR] = 0x00cc,
244 [TBRAR] = 0x00d4,
245 [TDFAR] = 0x00d8,
246};
247
248static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
249 [ECMR] = 0x0160,
250 [ECSR] = 0x0164,
251 [ECSIPR] = 0x0168,
252 [PIR] = 0x016c,
253 [MAHR] = 0x0170,
254 [MALR] = 0x0174,
255 [RFLR] = 0x0178,
256 [PSR] = 0x017c,
257 [TROCR] = 0x0180,
258 [CDCR] = 0x0184,
259 [LCCR] = 0x0188,
260 [CNDCR] = 0x018c,
261 [CEFCR] = 0x0194,
262 [FRECR] = 0x0198,
263 [TSFRCR] = 0x019c,
264 [TLFRCR] = 0x01a0,
265 [RFCR] = 0x01a4,
266 [MAFCR] = 0x01a8,
267 [IPGR] = 0x01b4,
268 [APR] = 0x01b8,
269 [MPR] = 0x01bc,
270 [TPAUSER] = 0x01c4,
271 [BCFR] = 0x01cc,
272
273 [ARSTR] = 0x0000,
274 [TSU_CTRST] = 0x0004,
275 [TSU_FWEN0] = 0x0010,
276 [TSU_FWEN1] = 0x0014,
277 [TSU_FCM] = 0x0018,
278 [TSU_BSYSL0] = 0x0020,
279 [TSU_BSYSL1] = 0x0024,
280 [TSU_PRISL0] = 0x0028,
281 [TSU_PRISL1] = 0x002c,
282 [TSU_FWSL0] = 0x0030,
283 [TSU_FWSL1] = 0x0034,
284 [TSU_FWSLC] = 0x0038,
285 [TSU_QTAGM0] = 0x0040,
286 [TSU_QTAGM1] = 0x0044,
287 [TSU_ADQT0] = 0x0048,
288 [TSU_ADQT1] = 0x004c,
289 [TSU_FWSR] = 0x0050,
290 [TSU_FWINMK] = 0x0054,
291 [TSU_ADSBSY] = 0x0060,
292 [TSU_TEN] = 0x0064,
293 [TSU_POST1] = 0x0070,
294 [TSU_POST2] = 0x0074,
295 [TSU_POST3] = 0x0078,
296 [TSU_POST4] = 0x007c,
297
298 [TXNLCR0] = 0x0080,
299 [TXALCR0] = 0x0084,
300 [RXNLCR0] = 0x0088,
301 [RXALCR0] = 0x008c,
302 [FWNLCR0] = 0x0090,
303 [FWALCR0] = 0x0094,
304 [TXNLCR1] = 0x00a0,
305 [TXALCR1] = 0x00a0,
306 [RXNLCR1] = 0x00a8,
307 [RXALCR1] = 0x00ac,
308 [FWNLCR1] = 0x00b0,
309 [FWALCR1] = 0x00b4,
310
311 [TSU_ADRH0] = 0x0100,
312 [TSU_ADRL0] = 0x0104,
313 [TSU_ADRL31] = 0x01fc,
314};
315
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000316static int sh_eth_is_gether(struct sh_eth_private *mdp)
317{
318 if (mdp->reg_offset == sh_eth_offset_gigabit)
319 return 1;
320 else
321 return 0;
322}
323
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400324static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000325{
326 u32 value = 0x0;
327 struct sh_eth_private *mdp = netdev_priv(ndev);
328
329 switch (mdp->phy_interface) {
330 case PHY_INTERFACE_MODE_GMII:
331 value = 0x2;
332 break;
333 case PHY_INTERFACE_MODE_MII:
334 value = 0x1;
335 break;
336 case PHY_INTERFACE_MODE_RMII:
337 value = 0x0;
338 break;
339 default:
340 pr_warn("PHY interface mode was not setup. Set to MII.\n");
341 value = 0x1;
342 break;
343 }
344
345 sh_eth_write(ndev, value, RMII_MII);
346}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000347
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400348static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000349{
350 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000351
352 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000353 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000354 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000355 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000356}
357
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000358/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000359static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000360{
361 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000362
363 switch (mdp->speed) {
364 case 10: /* 10BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000365 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000366 break;
367 case 100:/* 100BASE */
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000368 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
369 break;
370 default:
371 break;
372 }
373}
374
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000375/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000376static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000377 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000378 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000379
380 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
381 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
382 .eesipr_value = 0x01ff009f,
383
384 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
385 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
386 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000387
388 .apr = 1,
389 .mpr = 1,
390 .tpauser = 1,
391 .hw_swap = 1,
392};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000393
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000394static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000395{
396 struct sh_eth_private *mdp = netdev_priv(ndev);
397
398 switch (mdp->speed) {
399 case 10: /* 10BASE */
400 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
401 break;
402 case 100:/* 100BASE */
403 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000404 break;
405 default:
406 break;
407 }
408}
409
410/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000411static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000412 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000413 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000414
415 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
416 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400417 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000418
419 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
420 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
421 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000422
423 .apr = 1,
424 .mpr = 1,
425 .tpauser = 1,
426 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800427 .rpadir = 1,
428 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000429};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000430
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000431static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000432{
433 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000434
435 switch (mdp->speed) {
436 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000437 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000438 break;
439 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000440 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000441 break;
442 default:
443 break;
444 }
445}
446
447/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000448static struct sh_eth_cpu_data sh7757_data = {
449 .set_duplex = sh_eth_set_duplex,
450 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000451
452 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
453 .rmcr_value = 0x00000001,
454
455 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
456 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
457 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000458
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000459 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000460 .apr = 1,
461 .mpr = 1,
462 .tpauser = 1,
463 .hw_swap = 1,
464 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000465 .rpadir = 1,
466 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000467};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000468
David S. Millere403d292013-06-07 23:40:41 -0700469#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000470#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
471#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
472static void sh_eth_chip_reset_giga(struct net_device *ndev)
473{
474 int i;
475 unsigned long mahr[2], malr[2];
476
477 /* save MAHR and MALR */
478 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000479 malr[i] = ioread32((void *)GIGA_MALR(i));
480 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000481 }
482
483 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000484 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000485 mdelay(1);
486
487 /* restore MAHR and MALR */
488 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000489 iowrite32(malr[i], (void *)GIGA_MALR(i));
490 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000491 }
492}
493
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000494static void sh_eth_set_rate_giga(struct net_device *ndev)
495{
496 struct sh_eth_private *mdp = netdev_priv(ndev);
497
498 switch (mdp->speed) {
499 case 10: /* 10BASE */
500 sh_eth_write(ndev, 0x00000000, GECMR);
501 break;
502 case 100:/* 100BASE */
503 sh_eth_write(ndev, 0x00000010, GECMR);
504 break;
505 case 1000: /* 1000BASE */
506 sh_eth_write(ndev, 0x00000020, GECMR);
507 break;
508 default:
509 break;
510 }
511}
512
513/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000514static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000515 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000516 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000517 .set_rate = sh_eth_set_rate_giga,
518
519 .ecsr_value = ECSR_ICD | ECSR_MPD,
520 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
521 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
522
523 .tx_check = EESR_TC1 | EESR_FTC,
524 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
525 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
526 EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000527 .fdr_value = 0x0000072f,
528 .rmcr_value = 0x00000001,
529
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000530 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000531 .apr = 1,
532 .mpr = 1,
533 .tpauser = 1,
534 .bculr = 1,
535 .hw_swap = 1,
536 .rpadir = 1,
537 .rpadir_value = 2 << 16,
538 .no_trimd = 1,
539 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000540 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000541};
542
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000543static void sh_eth_chip_reset(struct net_device *ndev)
544{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000545 struct sh_eth_private *mdp = netdev_priv(ndev);
546
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000547 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000548 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000549 mdelay(1);
550}
551
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000552static void sh_eth_set_rate_gether(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000553{
554 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000555
556 switch (mdp->speed) {
557 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000558 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000559 break;
560 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000561 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000562 break;
563 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000564 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000565 break;
566 default:
567 break;
568 }
569}
570
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000571/* SH7734 */
572static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000573 .chip_reset = sh_eth_chip_reset,
574 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000575 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000576
577 .ecsr_value = ECSR_ICD | ECSR_MPD,
578 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
579 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
580
581 .tx_check = EESR_TC1 | EESR_FTC,
582 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
583 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
584 EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000585
586 .apr = 1,
587 .mpr = 1,
588 .tpauser = 1,
589 .bculr = 1,
590 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000591 .no_trimd = 1,
592 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000593 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000594 .hw_crc = 1,
595 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000596};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000597
598/* SH7763 */
599static struct sh_eth_cpu_data sh7763_data = {
600 .chip_reset = sh_eth_chip_reset,
601 .set_duplex = sh_eth_set_duplex,
602 .set_rate = sh_eth_set_rate_gether,
603
604 .ecsr_value = ECSR_ICD | ECSR_MPD,
605 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
606 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
607
608 .tx_check = EESR_TC1 | EESR_FTC,
609 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
610 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
611 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .bculr = 1,
617 .hw_swap = 1,
618 .no_trimd = 1,
619 .no_ade = 1,
620 .tsu = 1,
621 .irq_flags = IRQF_SHARED,
622};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000623
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000624static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000625{
626 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000627
628 /* reset device */
629 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
630 mdelay(1);
631
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000632 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000633}
634
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000635/* R8A7740 */
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000636static struct sh_eth_cpu_data r8a7740_data = {
637 .chip_reset = sh_eth_chip_reset_r8a7740,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000638 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +0000639 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000640
641 .ecsr_value = ECSR_ICD | ECSR_MPD,
642 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
643 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
644
645 .tx_check = EESR_TC1 | EESR_FTC,
646 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
647 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
648 EESR_ECI,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000649
650 .apr = 1,
651 .mpr = 1,
652 .tpauser = 1,
653 .bculr = 1,
654 .hw_swap = 1,
655 .no_trimd = 1,
656 .no_ade = 1,
657 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000658 .select_mii = 1,
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400659 .shift_rd0 = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000660};
661
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000662static struct sh_eth_cpu_data sh7619_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000663 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
664
665 .apr = 1,
666 .mpr = 1,
667 .tpauser = 1,
668 .hw_swap = 1,
669};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000670
671static struct sh_eth_cpu_data sh771x_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000672 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000673 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000674};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000675
676static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
677{
678 if (!cd->ecsr_value)
679 cd->ecsr_value = DEFAULT_ECSR_INIT;
680
681 if (!cd->ecsipr_value)
682 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
683
684 if (!cd->fcftr_value)
685 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
686 DEFAULT_FIFO_F_D_RFD;
687
688 if (!cd->fdr_value)
689 cd->fdr_value = DEFAULT_FDR_INIT;
690
691 if (!cd->rmcr_value)
692 cd->rmcr_value = DEFAULT_RMCR_VALUE;
693
694 if (!cd->tx_check)
695 cd->tx_check = DEFAULT_TX_CHECK;
696
697 if (!cd->eesr_err_check)
698 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000699}
700
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000701static int sh_eth_check_reset(struct net_device *ndev)
702{
703 int ret = 0;
704 int cnt = 100;
705
706 while (cnt > 0) {
707 if (!(sh_eth_read(ndev, EDMR) & 0x3))
708 break;
709 mdelay(1);
710 cnt--;
711 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400712 if (cnt <= 0) {
713 pr_err("Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000714 ret = -ETIMEDOUT;
715 }
716 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000717}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000718
719static int sh_eth_reset(struct net_device *ndev)
720{
721 struct sh_eth_private *mdp = netdev_priv(ndev);
722 int ret = 0;
723
724 if (sh_eth_is_gether(mdp)) {
725 sh_eth_write(ndev, EDSR_ENALL, EDSR);
726 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
727 EDMR);
728
729 ret = sh_eth_check_reset(ndev);
730 if (ret)
731 goto out;
732
733 /* Table Init */
734 sh_eth_write(ndev, 0x0, TDLAR);
735 sh_eth_write(ndev, 0x0, TDFAR);
736 sh_eth_write(ndev, 0x0, TDFXR);
737 sh_eth_write(ndev, 0x0, TDFFR);
738 sh_eth_write(ndev, 0x0, RDLAR);
739 sh_eth_write(ndev, 0x0, RDFAR);
740 sh_eth_write(ndev, 0x0, RDFXR);
741 sh_eth_write(ndev, 0x0, RDFFR);
742
743 /* Reset HW CRC register */
744 if (mdp->cd->hw_crc)
745 sh_eth_write(ndev, 0x0, CSMR);
746
747 /* Select MII mode */
748 if (mdp->cd->select_mii)
749 sh_eth_select_mii(ndev);
750 } else {
751 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
752 EDMR);
753 mdelay(3);
754 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
755 EDMR);
756 }
757
758out:
759 return ret;
760}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000761
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000762#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000763static void sh_eth_set_receive_align(struct sk_buff *skb)
764{
765 int reserve;
766
767 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
768 if (reserve)
769 skb_reserve(skb, reserve);
770}
771#else
772static void sh_eth_set_receive_align(struct sk_buff *skb)
773{
774 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
775}
776#endif
777
778
Yoshinori Sato71557a32008-08-06 19:49:00 -0400779/* CPU <-> EDMAC endian convert */
780static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
781{
782 switch (mdp->edmac_endian) {
783 case EDMAC_LITTLE_ENDIAN:
784 return cpu_to_le32(x);
785 case EDMAC_BIG_ENDIAN:
786 return cpu_to_be32(x);
787 }
788 return x;
789}
790
791static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
792{
793 switch (mdp->edmac_endian) {
794 case EDMAC_LITTLE_ENDIAN:
795 return le32_to_cpu(x);
796 case EDMAC_BIG_ENDIAN:
797 return be32_to_cpu(x);
798 }
799 return x;
800}
801
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700802/*
803 * Program the hardware MAC address from dev->dev_addr.
804 */
805static void update_mac_address(struct net_device *ndev)
806{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000807 sh_eth_write(ndev,
808 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
809 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
810 sh_eth_write(ndev,
811 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700812}
813
814/*
815 * Get MAC address from SuperH MAC address register
816 *
817 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
818 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
819 * When you want use this device, you must set MAC address in bootloader.
820 *
821 */
Magnus Damm748031f2009-10-09 00:17:14 +0000822static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700823{
Magnus Damm748031f2009-10-09 00:17:14 +0000824 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
825 memcpy(ndev->dev_addr, mac, 6);
826 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000827 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
828 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
829 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
830 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
831 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
832 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000833 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700834}
835
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000836static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
837{
838 if (sh_eth_is_gether(mdp))
839 return EDTRR_TRNS_GETHER;
840 else
841 return EDTRR_TRNS_ETHER;
842}
843
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700844struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000845 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700846 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000847 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700848 u32 mmd_msk;/* MMD */
849 u32 mdo_msk;
850 u32 mdi_msk;
851 u32 mdc_msk;
852};
853
854/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000855static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700856{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000857 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700858}
859
860/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000861static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700862{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000863 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700864}
865
866/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000867static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700868{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000869 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700870}
871
872/* Data I/O pin control */
873static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
874{
875 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000876
877 if (bitbang->set_gate)
878 bitbang->set_gate(bitbang->addr);
879
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700880 if (bit)
881 bb_set(bitbang->addr, bitbang->mmd_msk);
882 else
883 bb_clr(bitbang->addr, bitbang->mmd_msk);
884}
885
886/* Set bit data*/
887static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
888{
889 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
890
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000891 if (bitbang->set_gate)
892 bitbang->set_gate(bitbang->addr);
893
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700894 if (bit)
895 bb_set(bitbang->addr, bitbang->mdo_msk);
896 else
897 bb_clr(bitbang->addr, bitbang->mdo_msk);
898}
899
900/* Get bit data*/
901static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
902{
903 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000904
905 if (bitbang->set_gate)
906 bitbang->set_gate(bitbang->addr);
907
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700908 return bb_read(bitbang->addr, bitbang->mdi_msk);
909}
910
911/* MDC pin control */
912static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
913{
914 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
915
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000916 if (bitbang->set_gate)
917 bitbang->set_gate(bitbang->addr);
918
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700919 if (bit)
920 bb_set(bitbang->addr, bitbang->mdc_msk);
921 else
922 bb_clr(bitbang->addr, bitbang->mdc_msk);
923}
924
925/* mdio bus control struct */
926static struct mdiobb_ops bb_ops = {
927 .owner = THIS_MODULE,
928 .set_mdc = sh_mdc_ctrl,
929 .set_mdio_dir = sh_mmd_ctrl,
930 .set_mdio_data = sh_set_mdio,
931 .get_mdio_data = sh_get_mdio,
932};
933
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700934/* free skb and descriptor buffer */
935static void sh_eth_ring_free(struct net_device *ndev)
936{
937 struct sh_eth_private *mdp = netdev_priv(ndev);
938 int i;
939
940 /* Free Rx skb ringbuffer */
941 if (mdp->rx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000942 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700943 if (mdp->rx_skbuff[i])
944 dev_kfree_skb(mdp->rx_skbuff[i]);
945 }
946 }
947 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +0000948 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700949
950 /* Free Tx skb ringbuffer */
951 if (mdp->tx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000952 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700953 if (mdp->tx_skbuff[i])
954 dev_kfree_skb(mdp->tx_skbuff[i]);
955 }
956 }
957 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +0000958 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700959}
960
961/* format skb and descriptor buffer */
962static void sh_eth_ring_format(struct net_device *ndev)
963{
964 struct sh_eth_private *mdp = netdev_priv(ndev);
965 int i;
966 struct sk_buff *skb;
967 struct sh_eth_rxdesc *rxdesc = NULL;
968 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000969 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
970 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700971
972 mdp->cur_rx = mdp->cur_tx = 0;
973 mdp->dirty_rx = mdp->dirty_tx = 0;
974
975 memset(mdp->rx_ring, 0, rx_ringsize);
976
977 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000978 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979 /* skb */
980 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +0000981 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700982 mdp->rx_skbuff[i] = skb;
983 if (skb == NULL)
984 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +0000985 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +0000986 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000987 sh_eth_set_receive_align(skb);
988
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700989 /* RX descriptor */
990 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +0000991 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -0400992 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700993
994 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +0000995 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900996 /* Rx descriptor address set */
997 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000998 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000999 if (sh_eth_is_gether(mdp))
1000 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001001 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001002 }
1003
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001004 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001005
1006 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001007 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001008
1009 memset(mdp->tx_ring, 0, tx_ringsize);
1010
1011 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001012 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001013 mdp->tx_skbuff[i] = NULL;
1014 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001015 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001016 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001017 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001018 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001019 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001020 if (sh_eth_is_gether(mdp))
1021 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001022 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001023 }
1024
Yoshinori Sato71557a32008-08-06 19:49:00 -04001025 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001026}
1027
1028/* Get skb and descriptor buffer */
1029static int sh_eth_ring_init(struct net_device *ndev)
1030{
1031 struct sh_eth_private *mdp = netdev_priv(ndev);
1032 int rx_ringsize, tx_ringsize, ret = 0;
1033
1034 /*
1035 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1036 * card needs room to do 8 byte alignment, +2 so we can reserve
1037 * the first 2 bytes, and +16 gets room for the status word from the
1038 * card.
1039 */
1040 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1041 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001042 if (mdp->cd->rpadir)
1043 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001044
1045 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001046 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1047 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001048 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001049 ret = -ENOMEM;
1050 return ret;
1051 }
1052
Joe Perchesb2adaca2013-02-03 17:43:58 +00001053 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1054 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001055 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001056 ret = -ENOMEM;
1057 goto skb_ring_free;
1058 }
1059
1060 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001061 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001062 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001063 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001064 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001065 ret = -ENOMEM;
1066 goto desc_ring_free;
1067 }
1068
1069 mdp->dirty_rx = 0;
1070
1071 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001072 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001073 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001074 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001075 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001076 ret = -ENOMEM;
1077 goto desc_ring_free;
1078 }
1079 return ret;
1080
1081desc_ring_free:
1082 /* free DMA buffer */
1083 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1084
1085skb_ring_free:
1086 /* Free Rx and Tx skb ring buffer */
1087 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001088 mdp->tx_ring = NULL;
1089 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001090
1091 return ret;
1092}
1093
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001094static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1095{
1096 int ringsize;
1097
1098 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001099 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001100 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1101 mdp->rx_desc_dma);
1102 mdp->rx_ring = NULL;
1103 }
1104
1105 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001106 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001107 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1108 mdp->tx_desc_dma);
1109 mdp->tx_ring = NULL;
1110 }
1111}
1112
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001113static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001114{
1115 int ret = 0;
1116 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001117 u32 val;
1118
1119 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001120 ret = sh_eth_reset(ndev);
1121 if (ret)
1122 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001123
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001124 /* Descriptor format */
1125 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001126 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001127 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001128
1129 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001130 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001131
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001132#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001133 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001134 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001135 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001136#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001137 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001138
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001139 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001140 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1141 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001142
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001143 /* Frame recv control */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001144 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001145
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001146 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001147
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001148 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001149 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001150
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001151 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001152
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001153 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001154 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001156 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001157 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1158 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001159
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001160 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001161 if (start)
1162 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163
1164 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001165 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001166 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1167
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001168 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001169
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001170 if (mdp->cd->set_rate)
1171 mdp->cd->set_rate(ndev);
1172
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001173 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001174 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001175
1176 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001177 if (start)
1178 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001179
1180 /* Set MAC address */
1181 update_mac_address(ndev);
1182
1183 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001184 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001185 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001186 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001187 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001188 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001189 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001190
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001191 if (start) {
1192 /* Setting the Rx mode will start the Rx process. */
1193 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001194
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001195 netif_start_queue(ndev);
1196 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001198out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001199 return ret;
1200}
1201
1202/* free Tx skb function */
1203static int sh_eth_txfree(struct net_device *ndev)
1204{
1205 struct sh_eth_private *mdp = netdev_priv(ndev);
1206 struct sh_eth_txdesc *txdesc;
1207 int freeNum = 0;
1208 int entry = 0;
1209
1210 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001211 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001213 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001214 break;
1215 /* Free the original skb. */
1216 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001217 dma_unmap_single(&ndev->dev, txdesc->addr,
1218 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001219 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1220 mdp->tx_skbuff[entry] = NULL;
1221 freeNum++;
1222 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001223 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001224 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001225 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001226
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001227 ndev->stats.tx_packets++;
1228 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001229 }
1230 return freeNum;
1231}
1232
1233/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001234static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001235{
1236 struct sh_eth_private *mdp = netdev_priv(ndev);
1237 struct sh_eth_rxdesc *rxdesc;
1238
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001239 int entry = mdp->cur_rx % mdp->num_rx_ring;
1240 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001241 struct sk_buff *skb;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001242 int exceeded = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001243 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001244 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
1246 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001247 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1248 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001249 pkt_len = rxdesc->frame_length;
1250
1251 if (--boguscnt < 0)
1252 break;
1253
Sergei Shtylyov37191092013-06-19 23:30:23 +04001254 if (*quota <= 0) {
1255 exceeded = 1;
1256 break;
1257 }
1258 (*quota)--;
1259
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001260 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001261 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001262
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001263 /*
1264 * In case of almost all GETHER/ETHERs, the Receive Frame State
1265 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
1266 * bit 0. However, in case of the R8A7740's GETHER, the RFS
1267 * bits are from bit 25 to bit 16. So, the driver needs right
1268 * shifting by 16.
1269 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001270 if (mdp->cd->shift_rd0)
1271 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001272
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1274 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001275 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001276 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001277 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001279 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001280 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001281 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001282 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001283 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001284 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001285 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001286 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001287 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001288 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001289 if (!mdp->cd->hw_swap)
1290 sh_eth_soft_swap(
1291 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1292 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001293 skb = mdp->rx_skbuff[entry];
1294 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001295 if (mdp->cd->rpadir)
1296 skb_reserve(skb, NET_IP_ALIGN);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001297 skb_put(skb, pkt_len);
1298 skb->protocol = eth_type_trans(skb, ndev);
1299 netif_rx(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001300 ndev->stats.rx_packets++;
1301 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001302 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001303 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001304 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001305 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001306 }
1307
1308 /* Refill the Rx ring buffers. */
1309 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001310 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001311 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001312 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001313 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001314
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001316 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001317 mdp->rx_skbuff[entry] = skb;
1318 if (skb == NULL)
1319 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001320 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +00001321 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001322 sh_eth_set_receive_align(skb);
1323
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001324 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001325 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001326 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001327 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001328 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001329 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001330 else
1331 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001332 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001333 }
1334
1335 /* Restart Rx engine if stopped. */
1336 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001337 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001338 /* fix the values for the next receiving if RDE is set */
1339 if (intr_status & EESR_RDE)
1340 mdp->cur_rx = mdp->dirty_rx =
1341 (sh_eth_read(ndev, RDFAR) -
1342 sh_eth_read(ndev, RDLAR)) >> 4;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001343 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001344 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001345
Sergei Shtylyov37191092013-06-19 23:30:23 +04001346 return exceeded;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001347}
1348
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001349static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001350{
1351 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001352 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1353 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001354}
1355
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001356static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001357{
1358 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001359 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1360 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001361}
1362
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363/* error control function */
1364static void sh_eth_error(struct net_device *ndev, int intr_status)
1365{
1366 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001367 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001368 u32 link_stat;
1369 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370
1371 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001372 felic_stat = sh_eth_read(ndev, ECSR);
1373 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001374 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001375 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 if (felic_stat & ECSR_LCHNG) {
1377 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001378 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001379 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001380 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001381 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001382 if (mdp->ether_link_active_low)
1383 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001384 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001385 if (!(link_stat & PHY_ST_LINK))
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001386 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001387 else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001389 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
1390 ~DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001391 /*clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001392 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
1393 ECSR);
1394 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
1395 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001397 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398 }
1399 }
1400 }
1401
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001402ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001403 if (intr_status & EESR_TWB) {
1404 /* Write buck end. unused write back interrupt */
1405 if (intr_status & EESR_TABT) /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001406 ndev->stats.tx_aborted_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001407 if (netif_msg_tx_err(mdp))
1408 dev_err(&ndev->dev, "Transmit Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001409 }
1410
1411 if (intr_status & EESR_RABT) {
1412 /* Receive Abort int */
1413 if (intr_status & EESR_RFRMER) {
1414 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001415 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001416 if (netif_msg_rx_err(mdp))
1417 dev_err(&ndev->dev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418 }
1419 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001420
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001421 if (intr_status & EESR_TDE) {
1422 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001423 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001424 if (netif_msg_tx_err(mdp))
1425 dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
1426 }
1427
1428 if (intr_status & EESR_TFE) {
1429 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001430 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001431 if (netif_msg_tx_err(mdp))
1432 dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001433 }
1434
1435 if (intr_status & EESR_RDE) {
1436 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001437 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001439 if (netif_msg_rx_err(mdp))
1440 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001441 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001442
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001443 if (intr_status & EESR_RFE) {
1444 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001445 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001446 if (netif_msg_rx_err(mdp))
1447 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
1448 }
1449
1450 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1451 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001452 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001453 if (netif_msg_tx_err(mdp))
1454 dev_err(&ndev->dev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001455 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001456
1457 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1458 if (mdp->cd->no_ade)
1459 mask &= ~EESR_ADE;
1460 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001461 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001462 u32 edtrr = sh_eth_read(ndev, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001463 /* dmesg */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001464 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
1465 intr_status, mdp->cur_tx);
1466 dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001467 mdp->dirty_tx, (u32) ndev->state, edtrr);
1468 /* dirty buffer free */
1469 sh_eth_txfree(ndev);
1470
1471 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001472 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001473 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001474 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475 }
1476 /* wakeup */
1477 netif_wake_queue(ndev);
1478 }
1479}
1480
1481static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1482{
1483 struct net_device *ndev = netdev;
1484 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001485 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001486 irqreturn_t ret = IRQ_NONE;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001487 unsigned long intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001488
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001489 spin_lock(&mdp->lock);
1490
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001491 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001492 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001493 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1494 * enabled since it's the one that comes thru regardless of the mask,
1495 * and we need to fully handle it in sh_eth_error() in order to quench
1496 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1497 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001498 intr_enable = sh_eth_read(ndev, EESIPR);
1499 intr_status &= intr_enable | DMAC_M_ECI;
1500 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001501 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001502 else
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001503 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001504
Sergei Shtylyov37191092013-06-19 23:30:23 +04001505 if (intr_status & EESR_RX_CHECK) {
1506 if (napi_schedule_prep(&mdp->napi)) {
1507 /* Mask Rx interrupts */
1508 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1509 EESIPR);
1510 __napi_schedule(&mdp->napi);
1511 } else {
1512 dev_warn(&ndev->dev,
1513 "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
1514 intr_status, intr_enable);
1515 }
1516 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001518 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001519 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001520 /* Clear Tx interrupts */
1521 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1522
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001523 sh_eth_txfree(ndev);
1524 netif_wake_queue(ndev);
1525 }
1526
Sergei Shtylyov37191092013-06-19 23:30:23 +04001527 if (intr_status & cd->eesr_err_check) {
1528 /* Clear error interrupts */
1529 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1530
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001532 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001533
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001534other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535 spin_unlock(&mdp->lock);
1536
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001537 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001538}
1539
Sergei Shtylyov37191092013-06-19 23:30:23 +04001540static int sh_eth_poll(struct napi_struct *napi, int budget)
1541{
1542 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1543 napi);
1544 struct net_device *ndev = napi->dev;
1545 int quota = budget;
1546 unsigned long intr_status;
1547
1548 for (;;) {
1549 intr_status = sh_eth_read(ndev, EESR);
1550 if (!(intr_status & EESR_RX_CHECK))
1551 break;
1552 /* Clear Rx interrupts */
1553 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1554
1555 if (sh_eth_rx(ndev, intr_status, &quota))
1556 goto out;
1557 }
1558
1559 napi_complete(napi);
1560
1561 /* Reenable Rx interrupts */
1562 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1563out:
1564 return budget - quota;
1565}
1566
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001567/* PHY state control function */
1568static void sh_eth_adjust_link(struct net_device *ndev)
1569{
1570 struct sh_eth_private *mdp = netdev_priv(ndev);
1571 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001572 int new_state = 0;
1573
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001574 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 if (phydev->duplex != mdp->duplex) {
1576 new_state = 1;
1577 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001578 if (mdp->cd->set_duplex)
1579 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001580 }
1581
1582 if (phydev->speed != mdp->speed) {
1583 new_state = 1;
1584 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001585 if (mdp->cd->set_rate)
1586 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001587 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001588 if (!mdp->link) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001589 sh_eth_write(ndev,
1590 (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001591 new_state = 1;
1592 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001593 if (mdp->cd->no_psr || mdp->no_ether_link)
1594 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 }
1596 } else if (mdp->link) {
1597 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001598 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001599 mdp->speed = 0;
1600 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001601 if (mdp->cd->no_psr || mdp->no_ether_link)
1602 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001603 }
1604
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001605 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 phy_print_status(phydev);
1607}
1608
1609/* PHY init function */
1610static int sh_eth_phy_init(struct net_device *ndev)
1611{
1612 struct sh_eth_private *mdp = netdev_priv(ndev);
David S. Miller0a372eb2009-05-26 21:11:09 -07001613 char phy_id[MII_BUS_ID_SIZE + 3];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 struct phy_device *phydev = NULL;
1615
Kay Sieversfb28ad352008-11-10 13:55:14 -08001616 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 mdp->mii_bus->id , mdp->phy_id);
1618
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001619 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 mdp->speed = 0;
1621 mdp->duplex = -1;
1622
1623 /* Try connect to PHY */
Joe Perchesc061b182010-08-23 18:20:03 +00001624 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001625 mdp->phy_interface);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001626 if (IS_ERR(phydev)) {
1627 dev_err(&ndev->dev, "phy_connect failed\n");
1628 return PTR_ERR(phydev);
1629 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001630
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001631 dev_info(&ndev->dev, "attached phy %i to driver %s\n",
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001632 phydev->addr, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001633
1634 mdp->phydev = phydev;
1635
1636 return 0;
1637}
1638
1639/* PHY control start function */
1640static int sh_eth_phy_start(struct net_device *ndev)
1641{
1642 struct sh_eth_private *mdp = netdev_priv(ndev);
1643 int ret;
1644
1645 ret = sh_eth_phy_init(ndev);
1646 if (ret)
1647 return ret;
1648
1649 /* reset phy - this also wakes it from PDOWN */
1650 phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
1651 phy_start(mdp->phydev);
1652
1653 return 0;
1654}
1655
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001656static int sh_eth_get_settings(struct net_device *ndev,
1657 struct ethtool_cmd *ecmd)
1658{
1659 struct sh_eth_private *mdp = netdev_priv(ndev);
1660 unsigned long flags;
1661 int ret;
1662
1663 spin_lock_irqsave(&mdp->lock, flags);
1664 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1665 spin_unlock_irqrestore(&mdp->lock, flags);
1666
1667 return ret;
1668}
1669
1670static int sh_eth_set_settings(struct net_device *ndev,
1671 struct ethtool_cmd *ecmd)
1672{
1673 struct sh_eth_private *mdp = netdev_priv(ndev);
1674 unsigned long flags;
1675 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001676
1677 spin_lock_irqsave(&mdp->lock, flags);
1678
1679 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001680 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001681
1682 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1683 if (ret)
1684 goto error_exit;
1685
1686 if (ecmd->duplex == DUPLEX_FULL)
1687 mdp->duplex = 1;
1688 else
1689 mdp->duplex = 0;
1690
1691 if (mdp->cd->set_duplex)
1692 mdp->cd->set_duplex(ndev);
1693
1694error_exit:
1695 mdelay(1);
1696
1697 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001698 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001699
1700 spin_unlock_irqrestore(&mdp->lock, flags);
1701
1702 return ret;
1703}
1704
1705static int sh_eth_nway_reset(struct net_device *ndev)
1706{
1707 struct sh_eth_private *mdp = netdev_priv(ndev);
1708 unsigned long flags;
1709 int ret;
1710
1711 spin_lock_irqsave(&mdp->lock, flags);
1712 ret = phy_start_aneg(mdp->phydev);
1713 spin_unlock_irqrestore(&mdp->lock, flags);
1714
1715 return ret;
1716}
1717
1718static u32 sh_eth_get_msglevel(struct net_device *ndev)
1719{
1720 struct sh_eth_private *mdp = netdev_priv(ndev);
1721 return mdp->msg_enable;
1722}
1723
1724static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1725{
1726 struct sh_eth_private *mdp = netdev_priv(ndev);
1727 mdp->msg_enable = value;
1728}
1729
1730static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1731 "rx_current", "tx_current",
1732 "rx_dirty", "tx_dirty",
1733};
1734#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1735
1736static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1737{
1738 switch (sset) {
1739 case ETH_SS_STATS:
1740 return SH_ETH_STATS_LEN;
1741 default:
1742 return -EOPNOTSUPP;
1743 }
1744}
1745
1746static void sh_eth_get_ethtool_stats(struct net_device *ndev,
1747 struct ethtool_stats *stats, u64 *data)
1748{
1749 struct sh_eth_private *mdp = netdev_priv(ndev);
1750 int i = 0;
1751
1752 /* device-specific stats */
1753 data[i++] = mdp->cur_rx;
1754 data[i++] = mdp->cur_tx;
1755 data[i++] = mdp->dirty_rx;
1756 data[i++] = mdp->dirty_tx;
1757}
1758
1759static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1760{
1761 switch (stringset) {
1762 case ETH_SS_STATS:
1763 memcpy(data, *sh_eth_gstrings_stats,
1764 sizeof(sh_eth_gstrings_stats));
1765 break;
1766 }
1767}
1768
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001769static void sh_eth_get_ringparam(struct net_device *ndev,
1770 struct ethtool_ringparam *ring)
1771{
1772 struct sh_eth_private *mdp = netdev_priv(ndev);
1773
1774 ring->rx_max_pending = RX_RING_MAX;
1775 ring->tx_max_pending = TX_RING_MAX;
1776 ring->rx_pending = mdp->num_rx_ring;
1777 ring->tx_pending = mdp->num_tx_ring;
1778}
1779
1780static int sh_eth_set_ringparam(struct net_device *ndev,
1781 struct ethtool_ringparam *ring)
1782{
1783 struct sh_eth_private *mdp = netdev_priv(ndev);
1784 int ret;
1785
1786 if (ring->tx_pending > TX_RING_MAX ||
1787 ring->rx_pending > RX_RING_MAX ||
1788 ring->tx_pending < TX_RING_MIN ||
1789 ring->rx_pending < RX_RING_MIN)
1790 return -EINVAL;
1791 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1792 return -EINVAL;
1793
1794 if (netif_running(ndev)) {
1795 netif_tx_disable(ndev);
1796 /* Disable interrupts by clearing the interrupt mask. */
1797 sh_eth_write(ndev, 0x0000, EESIPR);
1798 /* Stop the chip's Tx and Rx processes. */
1799 sh_eth_write(ndev, 0, EDTRR);
1800 sh_eth_write(ndev, 0, EDRRR);
1801 synchronize_irq(ndev->irq);
1802 }
1803
1804 /* Free all the skbuffs in the Rx queue. */
1805 sh_eth_ring_free(ndev);
1806 /* Free DMA buffer */
1807 sh_eth_free_dma_buffer(mdp);
1808
1809 /* Set new parameters */
1810 mdp->num_rx_ring = ring->rx_pending;
1811 mdp->num_tx_ring = ring->tx_pending;
1812
1813 ret = sh_eth_ring_init(ndev);
1814 if (ret < 0) {
1815 dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
1816 return ret;
1817 }
1818 ret = sh_eth_dev_init(ndev, false);
1819 if (ret < 0) {
1820 dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
1821 return ret;
1822 }
1823
1824 if (netif_running(ndev)) {
1825 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1826 /* Setting the Rx mode will start the Rx process. */
1827 sh_eth_write(ndev, EDRRR_R, EDRRR);
1828 netif_wake_queue(ndev);
1829 }
1830
1831 return 0;
1832}
1833
stephen hemminger9b07be42012-01-04 12:59:49 +00001834static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001835 .get_settings = sh_eth_get_settings,
1836 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00001837 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001838 .get_msglevel = sh_eth_get_msglevel,
1839 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00001840 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001841 .get_strings = sh_eth_get_strings,
1842 .get_ethtool_stats = sh_eth_get_ethtool_stats,
1843 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001844 .get_ringparam = sh_eth_get_ringparam,
1845 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001846};
1847
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001848/* network device open function */
1849static int sh_eth_open(struct net_device *ndev)
1850{
1851 int ret = 0;
1852 struct sh_eth_private *mdp = netdev_priv(ndev);
1853
Magnus Dammbcd51492009-10-09 00:20:04 +00001854 pm_runtime_get_sync(&mdp->pdev->dev);
1855
Joe Perchesa0607fd2009-11-18 23:29:17 -08001856 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00001857 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001858 if (ret) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001859 dev_err(&ndev->dev, "Can not assign IRQ number\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001860 return ret;
1861 }
1862
1863 /* Descriptor set */
1864 ret = sh_eth_ring_init(ndev);
1865 if (ret)
1866 goto out_free_irq;
1867
1868 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001869 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001870 if (ret)
1871 goto out_free_irq;
1872
1873 /* PHY control start*/
1874 ret = sh_eth_phy_start(ndev);
1875 if (ret)
1876 goto out_free_irq;
1877
Sergei Shtylyov37191092013-06-19 23:30:23 +04001878 napi_enable(&mdp->napi);
1879
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001880 return ret;
1881
1882out_free_irq:
1883 free_irq(ndev->irq, ndev);
Magnus Dammbcd51492009-10-09 00:20:04 +00001884 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001885 return ret;
1886}
1887
1888/* Timeout function */
1889static void sh_eth_tx_timeout(struct net_device *ndev)
1890{
1891 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001892 struct sh_eth_rxdesc *rxdesc;
1893 int i;
1894
1895 netif_stop_queue(ndev);
1896
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001897 if (netif_msg_timer(mdp))
1898 dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001899 " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001900
1901 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001902 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001903
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001904 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001905 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001906 rxdesc = &mdp->rx_ring[i];
1907 rxdesc->status = 0;
1908 rxdesc->addr = 0xBADF00D0;
1909 if (mdp->rx_skbuff[i])
1910 dev_kfree_skb(mdp->rx_skbuff[i]);
1911 mdp->rx_skbuff[i] = NULL;
1912 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001913 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001914 if (mdp->tx_skbuff[i])
1915 dev_kfree_skb(mdp->tx_skbuff[i]);
1916 mdp->tx_skbuff[i] = NULL;
1917 }
1918
1919 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001920 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001921}
1922
1923/* Packet transmit function */
1924static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1925{
1926 struct sh_eth_private *mdp = netdev_priv(ndev);
1927 struct sh_eth_txdesc *txdesc;
1928 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00001929 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001930
1931 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001932 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001933 if (!sh_eth_txfree(ndev)) {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001934 if (netif_msg_tx_queued(mdp))
1935 dev_warn(&ndev->dev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001936 netif_stop_queue(ndev);
1937 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00001938 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001939 }
1940 }
1941 spin_unlock_irqrestore(&mdp->lock, flags);
1942
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001943 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001944 mdp->tx_skbuff[entry] = skb;
1945 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001946 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001947 if (!mdp->cd->hw_swap)
1948 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
1949 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001950 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
1951 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001952 if (skb->len < ETHERSMALL)
1953 txdesc->buffer_length = ETHERSMALL;
1954 else
1955 txdesc->buffer_length = skb->len;
1956
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001957 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001958 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001959 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04001960 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001961
1962 mdp->cur_tx++;
1963
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001964 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
1965 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001966
Patrick McHardy6ed10652009-06-23 06:03:08 +00001967 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001968}
1969
1970/* device close function */
1971static int sh_eth_close(struct net_device *ndev)
1972{
1973 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001974
Sergei Shtylyov37191092013-06-19 23:30:23 +04001975 napi_disable(&mdp->napi);
1976
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001977 netif_stop_queue(ndev);
1978
1979 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001980 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001981
1982 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001983 sh_eth_write(ndev, 0, EDTRR);
1984 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001985
1986 /* PHY Disconnect */
1987 if (mdp->phydev) {
1988 phy_stop(mdp->phydev);
1989 phy_disconnect(mdp->phydev);
1990 }
1991
1992 free_irq(ndev->irq, ndev);
1993
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001994 /* Free all the skbuffs in the Rx queue. */
1995 sh_eth_ring_free(ndev);
1996
1997 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001998 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001999
Magnus Dammbcd51492009-10-09 00:20:04 +00002000 pm_runtime_put_sync(&mdp->pdev->dev);
2001
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002002 return 0;
2003}
2004
2005static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2006{
2007 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002008
Magnus Dammbcd51492009-10-09 00:20:04 +00002009 pm_runtime_get_sync(&mdp->pdev->dev);
2010
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002011 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002012 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002013 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002014 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002015 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002016 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002017 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002018 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002019 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002020 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002021 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2022 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002023 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002024 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2025 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002026 pm_runtime_put_sync(&mdp->pdev->dev);
2027
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002028 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002029}
2030
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002031/* ioctl to device function */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002032static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
2033 int cmd)
2034{
2035 struct sh_eth_private *mdp = netdev_priv(ndev);
2036 struct phy_device *phydev = mdp->phydev;
2037
2038 if (!netif_running(ndev))
2039 return -EINVAL;
2040
2041 if (!phydev)
2042 return -ENODEV;
2043
Richard Cochran28b04112010-07-17 08:48:55 +00002044 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002045}
2046
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002047/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2048static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2049 int entry)
2050{
2051 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2052}
2053
2054static u32 sh_eth_tsu_get_post_mask(int entry)
2055{
2056 return 0x0f << (28 - ((entry % 8) * 4));
2057}
2058
2059static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2060{
2061 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2062}
2063
2064static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2065 int entry)
2066{
2067 struct sh_eth_private *mdp = netdev_priv(ndev);
2068 u32 tmp;
2069 void *reg_offset;
2070
2071 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2072 tmp = ioread32(reg_offset);
2073 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2074}
2075
2076static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2077 int entry)
2078{
2079 struct sh_eth_private *mdp = netdev_priv(ndev);
2080 u32 post_mask, ref_mask, tmp;
2081 void *reg_offset;
2082
2083 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2084 post_mask = sh_eth_tsu_get_post_mask(entry);
2085 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2086
2087 tmp = ioread32(reg_offset);
2088 iowrite32(tmp & ~post_mask, reg_offset);
2089
2090 /* If other port enables, the function returns "true" */
2091 return tmp & ref_mask;
2092}
2093
2094static int sh_eth_tsu_busy(struct net_device *ndev)
2095{
2096 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2097 struct sh_eth_private *mdp = netdev_priv(ndev);
2098
2099 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2100 udelay(10);
2101 timeout--;
2102 if (timeout <= 0) {
2103 dev_err(&ndev->dev, "%s: timeout\n", __func__);
2104 return -ETIMEDOUT;
2105 }
2106 }
2107
2108 return 0;
2109}
2110
2111static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2112 const u8 *addr)
2113{
2114 u32 val;
2115
2116 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2117 iowrite32(val, reg);
2118 if (sh_eth_tsu_busy(ndev) < 0)
2119 return -EBUSY;
2120
2121 val = addr[4] << 8 | addr[5];
2122 iowrite32(val, reg + 4);
2123 if (sh_eth_tsu_busy(ndev) < 0)
2124 return -EBUSY;
2125
2126 return 0;
2127}
2128
2129static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2130{
2131 u32 val;
2132
2133 val = ioread32(reg);
2134 addr[0] = (val >> 24) & 0xff;
2135 addr[1] = (val >> 16) & 0xff;
2136 addr[2] = (val >> 8) & 0xff;
2137 addr[3] = val & 0xff;
2138 val = ioread32(reg + 4);
2139 addr[4] = (val >> 8) & 0xff;
2140 addr[5] = val & 0xff;
2141}
2142
2143
2144static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2145{
2146 struct sh_eth_private *mdp = netdev_priv(ndev);
2147 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2148 int i;
2149 u8 c_addr[ETH_ALEN];
2150
2151 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2152 sh_eth_tsu_read_entry(reg_offset, c_addr);
2153 if (memcmp(addr, c_addr, ETH_ALEN) == 0)
2154 return i;
2155 }
2156
2157 return -ENOENT;
2158}
2159
2160static int sh_eth_tsu_find_empty(struct net_device *ndev)
2161{
2162 u8 blank[ETH_ALEN];
2163 int entry;
2164
2165 memset(blank, 0, sizeof(blank));
2166 entry = sh_eth_tsu_find_entry(ndev, blank);
2167 return (entry < 0) ? -ENOMEM : entry;
2168}
2169
2170static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2171 int entry)
2172{
2173 struct sh_eth_private *mdp = netdev_priv(ndev);
2174 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2175 int ret;
2176 u8 blank[ETH_ALEN];
2177
2178 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2179 ~(1 << (31 - entry)), TSU_TEN);
2180
2181 memset(blank, 0, sizeof(blank));
2182 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2183 if (ret < 0)
2184 return ret;
2185 return 0;
2186}
2187
2188static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2189{
2190 struct sh_eth_private *mdp = netdev_priv(ndev);
2191 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2192 int i, ret;
2193
2194 if (!mdp->cd->tsu)
2195 return 0;
2196
2197 i = sh_eth_tsu_find_entry(ndev, addr);
2198 if (i < 0) {
2199 /* No entry found, create one */
2200 i = sh_eth_tsu_find_empty(ndev);
2201 if (i < 0)
2202 return -ENOMEM;
2203 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2204 if (ret < 0)
2205 return ret;
2206
2207 /* Enable the entry */
2208 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2209 (1 << (31 - i)), TSU_TEN);
2210 }
2211
2212 /* Entry found or created, enable POST */
2213 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2214
2215 return 0;
2216}
2217
2218static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2219{
2220 struct sh_eth_private *mdp = netdev_priv(ndev);
2221 int i, ret;
2222
2223 if (!mdp->cd->tsu)
2224 return 0;
2225
2226 i = sh_eth_tsu_find_entry(ndev, addr);
2227 if (i) {
2228 /* Entry found */
2229 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2230 goto done;
2231
2232 /* Disable the entry if both ports was disabled */
2233 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2234 if (ret < 0)
2235 return ret;
2236 }
2237done:
2238 return 0;
2239}
2240
2241static int sh_eth_tsu_purge_all(struct net_device *ndev)
2242{
2243 struct sh_eth_private *mdp = netdev_priv(ndev);
2244 int i, ret;
2245
2246 if (unlikely(!mdp->cd->tsu))
2247 return 0;
2248
2249 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2250 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2251 continue;
2252
2253 /* Disable the entry if both ports was disabled */
2254 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2255 if (ret < 0)
2256 return ret;
2257 }
2258
2259 return 0;
2260}
2261
2262static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2263{
2264 struct sh_eth_private *mdp = netdev_priv(ndev);
2265 u8 addr[ETH_ALEN];
2266 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2267 int i;
2268
2269 if (unlikely(!mdp->cd->tsu))
2270 return;
2271
2272 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2273 sh_eth_tsu_read_entry(reg_offset, addr);
2274 if (is_multicast_ether_addr(addr))
2275 sh_eth_tsu_del_entry(ndev, addr);
2276 }
2277}
2278
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002279/* Multicast reception directions set */
2280static void sh_eth_set_multicast_list(struct net_device *ndev)
2281{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002282 struct sh_eth_private *mdp = netdev_priv(ndev);
2283 u32 ecmr_bits;
2284 int mcast_all = 0;
2285 unsigned long flags;
2286
2287 spin_lock_irqsave(&mdp->lock, flags);
2288 /*
2289 * Initial condition is MCT = 1, PRM = 0.
2290 * Depending on ndev->flags, set PRM or clear MCT
2291 */
2292 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2293
2294 if (!(ndev->flags & IFF_MULTICAST)) {
2295 sh_eth_tsu_purge_mcast(ndev);
2296 mcast_all = 1;
2297 }
2298 if (ndev->flags & IFF_ALLMULTI) {
2299 sh_eth_tsu_purge_mcast(ndev);
2300 ecmr_bits &= ~ECMR_MCT;
2301 mcast_all = 1;
2302 }
2303
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002304 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002305 sh_eth_tsu_purge_all(ndev);
2306 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2307 } else if (mdp->cd->tsu) {
2308 struct netdev_hw_addr *ha;
2309 netdev_for_each_mc_addr(ha, ndev) {
2310 if (mcast_all && is_multicast_ether_addr(ha->addr))
2311 continue;
2312
2313 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2314 if (!mcast_all) {
2315 sh_eth_tsu_purge_mcast(ndev);
2316 ecmr_bits &= ~ECMR_MCT;
2317 mcast_all = 1;
2318 }
2319 }
2320 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002321 } else {
2322 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002323 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002324 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002325
2326 /* update the ethernet mode */
2327 sh_eth_write(ndev, ecmr_bits, ECMR);
2328
2329 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002330}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002331
2332static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2333{
2334 if (!mdp->port)
2335 return TSU_VTAG0;
2336 else
2337 return TSU_VTAG1;
2338}
2339
Patrick McHardy80d5c362013-04-19 02:04:28 +00002340static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2341 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002342{
2343 struct sh_eth_private *mdp = netdev_priv(ndev);
2344 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2345
2346 if (unlikely(!mdp->cd->tsu))
2347 return -EPERM;
2348
2349 /* No filtering if vid = 0 */
2350 if (!vid)
2351 return 0;
2352
2353 mdp->vlan_num_ids++;
2354
2355 /*
2356 * The controller has one VLAN tag HW filter. So, if the filter is
2357 * already enabled, the driver disables it and the filte
2358 */
2359 if (mdp->vlan_num_ids > 1) {
2360 /* disable VLAN filter */
2361 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2362 return 0;
2363 }
2364
2365 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2366 vtag_reg_index);
2367
2368 return 0;
2369}
2370
Patrick McHardy80d5c362013-04-19 02:04:28 +00002371static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2372 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002373{
2374 struct sh_eth_private *mdp = netdev_priv(ndev);
2375 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2376
2377 if (unlikely(!mdp->cd->tsu))
2378 return -EPERM;
2379
2380 /* No filtering if vid = 0 */
2381 if (!vid)
2382 return 0;
2383
2384 mdp->vlan_num_ids--;
2385 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2386
2387 return 0;
2388}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002389
2390/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002391static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002392{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002393 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2394 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2395 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2396 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2397 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2398 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2399 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2400 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2401 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2402 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002403 if (sh_eth_is_gether(mdp)) {
2404 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2405 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2406 } else {
2407 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2408 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2409 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002410 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2411 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2412 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2413 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2414 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2415 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2416 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002417}
2418
2419/* MDIO bus release function */
2420static int sh_mdio_release(struct net_device *ndev)
2421{
2422 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
2423
2424 /* unregister mdio bus */
2425 mdiobus_unregister(bus);
2426
2427 /* remove mdio bus info from net_device */
2428 dev_set_drvdata(&ndev->dev, NULL);
2429
2430 /* free bitbang info */
2431 free_mdio_bitbang(bus);
2432
2433 return 0;
2434}
2435
2436/* MDIO bus init function */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002437static int sh_mdio_init(struct net_device *ndev, int id,
2438 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002439{
2440 int ret, i;
2441 struct bb_info *bitbang;
2442 struct sh_eth_private *mdp = netdev_priv(ndev);
2443
2444 /* create bit control struct for PHY */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002445 bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
2446 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002447 if (!bitbang) {
2448 ret = -ENOMEM;
2449 goto out;
2450 }
2451
2452 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002453 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002454 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002455 bitbang->mdi_msk = PIR_MDI;
2456 bitbang->mdo_msk = PIR_MDO;
2457 bitbang->mmd_msk = PIR_MMD;
2458 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002459 bitbang->ctrl.ops = &bb_ops;
2460
Stefan Weilc2e07b32010-08-03 19:44:52 +02002461 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002462 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2463 if (!mdp->mii_bus) {
2464 ret = -ENOMEM;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002465 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002466 }
2467
2468 /* Hook up MII support for ethtool */
2469 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00002470 mdp->mii_bus->parent = &ndev->dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002471 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Nobuhiro Iwamatsu34aa6f12012-01-16 16:50:16 +00002472 mdp->pdev->name, id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473
2474 /* PHY IRQ */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002475 mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
2476 sizeof(int) * PHY_MAX_ADDR,
2477 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002478 if (!mdp->mii_bus->irq) {
2479 ret = -ENOMEM;
2480 goto out_free_bus;
2481 }
2482
2483 for (i = 0; i < PHY_MAX_ADDR; i++)
2484 mdp->mii_bus->irq[i] = PHY_POLL;
2485
YOSHIFUJI Hideaki / 吉藤英明8f6352f2012-11-02 04:45:07 +00002486 /* register mdio bus */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002487 ret = mdiobus_register(mdp->mii_bus);
2488 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002489 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002490
2491 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
2492
2493 return 0;
2494
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002495out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002496 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002497
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002498out:
2499 return ret;
2500}
2501
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002502static const u16 *sh_eth_get_register_offset(int register_type)
2503{
2504 const u16 *reg_offset = NULL;
2505
2506 switch (register_type) {
2507 case SH_ETH_REG_GIGABIT:
2508 reg_offset = sh_eth_offset_gigabit;
2509 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002510 case SH_ETH_REG_FAST_RCAR:
2511 reg_offset = sh_eth_offset_fast_rcar;
2512 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002513 case SH_ETH_REG_FAST_SH4:
2514 reg_offset = sh_eth_offset_fast_sh4;
2515 break;
2516 case SH_ETH_REG_FAST_SH3_SH2:
2517 reg_offset = sh_eth_offset_fast_sh3_sh2;
2518 break;
2519 default:
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +00002520 pr_err("Unknown register type (%d)\n", register_type);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002521 break;
2522 }
2523
2524 return reg_offset;
2525}
2526
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002527static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002528 .ndo_open = sh_eth_open,
2529 .ndo_stop = sh_eth_close,
2530 .ndo_start_xmit = sh_eth_start_xmit,
2531 .ndo_get_stats = sh_eth_get_stats,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002532 .ndo_tx_timeout = sh_eth_tx_timeout,
2533 .ndo_do_ioctl = sh_eth_do_ioctl,
2534 .ndo_validate_addr = eth_validate_addr,
2535 .ndo_set_mac_address = eth_mac_addr,
2536 .ndo_change_mtu = eth_change_mtu,
2537};
2538
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002539static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2540 .ndo_open = sh_eth_open,
2541 .ndo_stop = sh_eth_close,
2542 .ndo_start_xmit = sh_eth_start_xmit,
2543 .ndo_get_stats = sh_eth_get_stats,
2544 .ndo_set_rx_mode = sh_eth_set_multicast_list,
2545 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2546 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2547 .ndo_tx_timeout = sh_eth_tx_timeout,
2548 .ndo_do_ioctl = sh_eth_do_ioctl,
2549 .ndo_validate_addr = eth_validate_addr,
2550 .ndo_set_mac_address = eth_mac_addr,
2551 .ndo_change_mtu = eth_change_mtu,
2552};
2553
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002554static int sh_eth_drv_probe(struct platform_device *pdev)
2555{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002556 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002557 struct resource *res;
2558 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002559 struct sh_eth_private *mdp = NULL;
Sergei Shtylyov564044b2013-03-21 10:39:22 +00002560 struct sh_eth_plat_data *pd = pdev->dev.platform_data;
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002561 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002562
2563 /* get base addr */
2564 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2565 if (unlikely(res == NULL)) {
2566 dev_err(&pdev->dev, "invalid resource\n");
2567 ret = -EINVAL;
2568 goto out;
2569 }
2570
2571 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2572 if (!ndev) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002573 ret = -ENOMEM;
2574 goto out;
2575 }
2576
2577 /* The sh Ether-specific entries in the device structure. */
2578 ndev->base_addr = res->start;
2579 devno = pdev->id;
2580 if (devno < 0)
2581 devno = 0;
2582
2583 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002584 ret = platform_get_irq(pdev, 0);
2585 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002586 ret = -ENODEV;
2587 goto out_release;
2588 }
roel kluincc3c0802008-09-10 19:22:44 +02002589 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002590
2591 SET_NETDEV_DEV(ndev, &pdev->dev);
2592
2593 /* Fill in the fields of the device structure with ethernet values. */
2594 ether_setup(ndev);
2595
2596 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002597 mdp->num_tx_ring = TX_RING_SIZE;
2598 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002599 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2600 if (IS_ERR(mdp->addr)) {
2601 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002602 goto out_release;
2603 }
2604
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002605 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002606 mdp->pdev = pdev;
2607 pm_runtime_enable(&pdev->dev);
2608 pm_runtime_resume(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002609
2610 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002611 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002612 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002613 /* EDMAC endian */
2614 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002615 mdp->no_ether_link = pd->no_ether_link;
2616 mdp->ether_link_active_low = pd->ether_link_active_low;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002617 mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002618
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002619 /* set cpu data */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002620 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002621 sh_eth_set_default_cpu_data(mdp->cd);
2622
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002623 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002624 if (mdp->cd->tsu)
2625 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
2626 else
2627 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002628 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002629 ndev->watchdog_timeo = TX_TIMEOUT;
2630
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002631 /* debug message level */
2632 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002633
2634 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002635 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00002636 if (!is_valid_ether_addr(ndev->dev_addr)) {
2637 dev_warn(&pdev->dev,
2638 "no valid MAC address supplied, using a random one.\n");
2639 eth_hw_addr_random(ndev);
2640 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002641
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002642 /* ioremap the TSU registers */
2643 if (mdp->cd->tsu) {
2644 struct resource *rtsu;
2645 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002646 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2647 if (IS_ERR(mdp->tsu_addr)) {
2648 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002649 goto out_release;
2650 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002651 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00002652 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002653 }
2654
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002655 /* initialize first or needed device */
2656 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002657 if (mdp->cd->chip_reset)
2658 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002659
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002660 if (mdp->cd->tsu) {
2661 /* TSU init (Init only)*/
2662 sh_eth_tsu_init(mdp);
2663 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002664 }
2665
Sergei Shtylyov37191092013-06-19 23:30:23 +04002666 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
2667
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002668 /* network device register */
2669 ret = register_netdev(ndev);
2670 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04002671 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002672
2673 /* mdio bus init */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002674 ret = sh_mdio_init(ndev, pdev->id, pd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002675 if (ret)
2676 goto out_unregister;
2677
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002678 /* print device information */
H Hartley Sweeten6cd9b492009-12-29 20:10:35 -08002679 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
2680 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002681
2682 platform_set_drvdata(pdev, ndev);
2683
2684 return ret;
2685
2686out_unregister:
2687 unregister_netdev(ndev);
2688
Sergei Shtylyov37191092013-06-19 23:30:23 +04002689out_napi_del:
2690 netif_napi_del(&mdp->napi);
2691
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002692out_release:
2693 /* net_dev free */
2694 if (ndev)
2695 free_netdev(ndev);
2696
2697out:
2698 return ret;
2699}
2700
2701static int sh_eth_drv_remove(struct platform_device *pdev)
2702{
2703 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002704 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002705
2706 sh_mdio_release(ndev);
2707 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04002708 netif_napi_del(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002709 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002710 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002711
2712 return 0;
2713}
2714
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002715#ifdef CONFIG_PM
Magnus Dammbcd51492009-10-09 00:20:04 +00002716static int sh_eth_runtime_nop(struct device *dev)
2717{
2718 /*
2719 * Runtime PM callback shared between ->runtime_suspend()
2720 * and ->runtime_resume(). Simply returns success.
2721 *
2722 * This driver re-initializes all registers after
2723 * pm_runtime_get_sync() anyway so there is no need
2724 * to save and restore registers here.
2725 */
2726 return 0;
2727}
2728
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002729static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Magnus Dammbcd51492009-10-09 00:20:04 +00002730 .runtime_suspend = sh_eth_runtime_nop,
2731 .runtime_resume = sh_eth_runtime_nop,
2732};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002733#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
2734#else
2735#define SH_ETH_PM_OPS NULL
2736#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00002737
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002738static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00002739 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00002740 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00002741 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002742 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00002743 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
2744 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00002745 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyove5c9b4c2013-06-07 13:57:12 +00002746 { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
Sergei Shtylyov589ebde2013-06-07 14:05:59 +00002747 { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002748 { }
2749};
2750MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
2751
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002752static struct platform_driver sh_eth_driver = {
2753 .probe = sh_eth_drv_probe,
2754 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002755 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002756 .driver = {
2757 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00002758 .pm = SH_ETH_PM_OPS,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002759 },
2760};
2761
Axel Lindb62f682011-11-27 16:44:17 +00002762module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002763
2764MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2765MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2766MODULE_LICENSE("GPL v2");