blob: 3dd2fd859fb0ad96df96e7f394bc477f5777fca5 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010033#include <drm/i915_powerwell.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030035/* FBC, or Frame Buffer Compression, is a technique employed to compress the
36 * framebuffer contents in-memory, aiming at reducing the required bandwidth
37 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030038 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030039 * The benefits of FBC are mostly visible with solid backgrounds and
40 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030041 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030042 * FBC-related functionality can be enabled by the means of the
43 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030044 */
45
Chris Wilson3490ea52013-01-07 10:11:40 +000046static bool intel_crtc_active(struct drm_crtc *crtc)
47{
48 /* Be paranoid as we can arrive here with only partial
49 * state retrieved from the hardware during setup.
50 */
51 return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
52}
53
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030054static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030055{
56 struct drm_i915_private *dev_priv = dev->dev_private;
57 u32 fbc_ctl;
58
59 /* Disable compression */
60 fbc_ctl = I915_READ(FBC_CONTROL);
61 if ((fbc_ctl & FBC_CTL_EN) == 0)
62 return;
63
64 fbc_ctl &= ~FBC_CTL_EN;
65 I915_WRITE(FBC_CONTROL, fbc_ctl);
66
67 /* Wait for compressing bit to clear */
68 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
69 DRM_DEBUG_KMS("FBC idle timed out\n");
70 return;
71 }
72
73 DRM_DEBUG_KMS("disabled FBC\n");
74}
75
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030076static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030077{
78 struct drm_device *dev = crtc->dev;
79 struct drm_i915_private *dev_priv = dev->dev_private;
80 struct drm_framebuffer *fb = crtc->fb;
81 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
82 struct drm_i915_gem_object *obj = intel_fb->obj;
83 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84 int cfb_pitch;
85 int plane, i;
86 u32 fbc_ctl, fbc_ctl2;
87
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -070088 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -030089 if (fb->pitches[0] < cfb_pitch)
90 cfb_pitch = fb->pitches[0];
91
92 /* FBC_CTL wants 64B units */
93 cfb_pitch = (cfb_pitch / 64) - 1;
94 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
95
96 /* Clear old tags */
97 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
98 I915_WRITE(FBC_TAG + (i * 4), 0);
99
100 /* Set it up... */
101 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
102 fbc_ctl2 |= plane;
103 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
104 I915_WRITE(FBC_FENCE_OFF, crtc->y);
105
106 /* enable it... */
107 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
108 if (IS_I945GM(dev))
109 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
110 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
111 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
112 fbc_ctl |= obj->fence_reg;
113 I915_WRITE(FBC_CONTROL, fbc_ctl);
114
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300115 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
116 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300117}
118
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300119static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300120{
121 struct drm_i915_private *dev_priv = dev->dev_private;
122
123 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
124}
125
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300126static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300127{
128 struct drm_device *dev = crtc->dev;
129 struct drm_i915_private *dev_priv = dev->dev_private;
130 struct drm_framebuffer *fb = crtc->fb;
131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
132 struct drm_i915_gem_object *obj = intel_fb->obj;
133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
135 unsigned long stall_watermark = 200;
136 u32 dpfc_ctl;
137
138 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
139 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
140 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
141
142 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
143 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
144 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
145 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
146
147 /* enable it... */
148 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
149
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300150 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300151}
152
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300153static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154{
155 struct drm_i915_private *dev_priv = dev->dev_private;
156 u32 dpfc_ctl;
157
158 /* Disable compression */
159 dpfc_ctl = I915_READ(DPFC_CONTROL);
160 if (dpfc_ctl & DPFC_CTL_EN) {
161 dpfc_ctl &= ~DPFC_CTL_EN;
162 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
163
164 DRM_DEBUG_KMS("disabled FBC\n");
165 }
166}
167
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300168static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169{
170 struct drm_i915_private *dev_priv = dev->dev_private;
171
172 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
173}
174
175static void sandybridge_blit_fbc_update(struct drm_device *dev)
176{
177 struct drm_i915_private *dev_priv = dev->dev_private;
178 u32 blt_ecoskpd;
179
180 /* Make sure blitter notifies FBC of writes */
181 gen6_gt_force_wake_get(dev_priv);
182 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
183 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
184 GEN6_BLITTER_LOCK_SHIFT;
185 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
186 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
187 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
188 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
189 GEN6_BLITTER_LOCK_SHIFT);
190 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
191 POSTING_READ(GEN6_BLITTER_ECOSKPD);
192 gen6_gt_force_wake_put(dev_priv);
193}
194
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300195static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300196{
197 struct drm_device *dev = crtc->dev;
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct drm_framebuffer *fb = crtc->fb;
200 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
201 struct drm_i915_gem_object *obj = intel_fb->obj;
202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
203 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
204 unsigned long stall_watermark = 200;
205 u32 dpfc_ctl;
206
207 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
208 dpfc_ctl &= DPFC_RESERVED;
209 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
210 /* Set persistent mode for front-buffer rendering, ala X. */
211 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
212 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
213 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
214
215 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
216 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
217 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
218 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700219 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300220 /* enable it... */
221 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
222
223 if (IS_GEN6(dev)) {
224 I915_WRITE(SNB_DPFC_CTL_SA,
225 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
226 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
227 sandybridge_blit_fbc_update(dev);
228 }
229
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300230 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300231}
232
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300233static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 u32 dpfc_ctl;
237
238 /* Disable compression */
239 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
240 if (dpfc_ctl & DPFC_CTL_EN) {
241 dpfc_ctl &= ~DPFC_CTL_EN;
242 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
243
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300244 if (IS_IVYBRIDGE(dev))
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100245 /* WaFbcDisableDpfcClockGating:ivb */
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300246 I915_WRITE(ILK_DSPCLK_GATE_D,
247 I915_READ(ILK_DSPCLK_GATE_D) &
248 ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
249
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300250 if (IS_HASWELL(dev))
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100251 /* WaFbcDisableDpfcClockGating:hsw */
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300252 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
253 I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
254 ~HSW_DPFC_GATING_DISABLE);
255
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300256 DRM_DEBUG_KMS("disabled FBC\n");
257 }
258}
259
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300260static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300261{
262 struct drm_i915_private *dev_priv = dev->dev_private;
263
264 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
265}
266
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300267static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
268{
269 struct drm_device *dev = crtc->dev;
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 struct drm_framebuffer *fb = crtc->fb;
272 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
273 struct drm_i915_gem_object *obj = intel_fb->obj;
274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
275
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700276 I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300277
278 I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
279 IVB_DPFC_CTL_FENCE_EN |
280 intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
281
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300282 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100283 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300284 I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100285 /* WaFbcDisableDpfcClockGating:ivb */
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300286 I915_WRITE(ILK_DSPCLK_GATE_D,
287 I915_READ(ILK_DSPCLK_GATE_D) |
288 ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300289 } else {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100290 /* WaFbcAsynchFlipDisableFbcQueue:hsw */
Rodrigo Vivi28554162013-05-06 19:37:37 -0300291 I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
292 HSW_BYPASS_FBC_QUEUE);
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100293 /* WaFbcDisableDpfcClockGating:hsw */
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300294 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
295 I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
296 HSW_DPFC_GATING_DISABLE);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300297 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300298
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300299 I915_WRITE(SNB_DPFC_CTL_SA,
300 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
301 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
302
303 sandybridge_blit_fbc_update(dev);
304
305 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
306}
307
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300308bool intel_fbc_enabled(struct drm_device *dev)
309{
310 struct drm_i915_private *dev_priv = dev->dev_private;
311
312 if (!dev_priv->display.fbc_enabled)
313 return false;
314
315 return dev_priv->display.fbc_enabled(dev);
316}
317
318static void intel_fbc_work_fn(struct work_struct *__work)
319{
320 struct intel_fbc_work *work =
321 container_of(to_delayed_work(__work),
322 struct intel_fbc_work, work);
323 struct drm_device *dev = work->crtc->dev;
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700327 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300328 /* Double check that we haven't switched fb without cancelling
329 * the prior work.
330 */
331 if (work->crtc->fb == work->fb) {
332 dev_priv->display.enable_fbc(work->crtc,
333 work->interval);
334
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700335 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
336 dev_priv->fbc.fb_id = work->crtc->fb->base.id;
337 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338 }
339
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700340 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300341 }
342 mutex_unlock(&dev->struct_mutex);
343
344 kfree(work);
345}
346
347static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
348{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700349 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300350 return;
351
352 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
353
354 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700355 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300356 * entirely asynchronously.
357 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700358 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300359 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700360 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300361
362 /* Mark the work as no longer wanted so that if it does
363 * wake-up (because the work was already running and waiting
364 * for our mutex), it will discover that is no longer
365 * necessary to run.
366 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368}
369
Damien Lespiaub63fb442013-06-24 16:22:01 +0100370static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300371{
372 struct intel_fbc_work *work;
373 struct drm_device *dev = crtc->dev;
374 struct drm_i915_private *dev_priv = dev->dev_private;
375
376 if (!dev_priv->display.enable_fbc)
377 return;
378
379 intel_cancel_fbc_work(dev_priv);
380
381 work = kzalloc(sizeof *work, GFP_KERNEL);
382 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300383 DRM_ERROR("Failed to allocate FBC work structure\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300384 dev_priv->display.enable_fbc(crtc, interval);
385 return;
386 }
387
388 work->crtc = crtc;
389 work->fb = crtc->fb;
390 work->interval = interval;
391 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
392
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700393 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300394
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300395 /* Delay the actual enabling to let pageflipping cease and the
396 * display to settle before starting the compression. Note that
397 * this delay also serves a second purpose: it allows for a
398 * vblank to pass after disabling the FBC before we attempt
399 * to modify the control registers.
400 *
401 * A more complicated solution would involve tracking vblanks
402 * following the termination of the page-flipping sequence
403 * and indeed performing the enable as a co-routine and not
404 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100405 *
406 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407 */
408 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
409}
410
411void intel_disable_fbc(struct drm_device *dev)
412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 intel_cancel_fbc_work(dev_priv);
416
417 if (!dev_priv->display.disable_fbc)
418 return;
419
420 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422}
423
Chris Wilson29ebf902013-07-27 17:23:55 +0100424static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
425 enum no_fbc_reason reason)
426{
427 if (dev_priv->fbc.no_fbc_reason == reason)
428 return false;
429
430 dev_priv->fbc.no_fbc_reason = reason;
431 return true;
432}
433
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300434/**
435 * intel_update_fbc - enable/disable FBC as needed
436 * @dev: the drm_device
437 *
438 * Set up the framebuffer compression hardware at mode set time. We
439 * enable it if possible:
440 * - plane A only (on pre-965)
441 * - no pixel mulitply/line duplication
442 * - no alpha buffer discard
443 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300444 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445 *
446 * We can't assume that any compression will take place (worst case),
447 * so the compressed buffer has to be the same size as the uncompressed
448 * one. It also must reside (along with the line length buffer) in
449 * stolen memory.
450 *
451 * We need to enable/disable FBC on a global basis.
452 */
453void intel_update_fbc(struct drm_device *dev)
454{
455 struct drm_i915_private *dev_priv = dev->dev_private;
456 struct drm_crtc *crtc = NULL, *tmp_crtc;
457 struct intel_crtc *intel_crtc;
458 struct drm_framebuffer *fb;
459 struct intel_framebuffer *intel_fb;
460 struct drm_i915_gem_object *obj;
Paulo Zanonif85da862013-06-04 16:53:39 -0300461 unsigned int max_hdisplay, max_vdisplay;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462
Chris Wilson29ebf902013-07-27 17:23:55 +0100463 if (!I915_HAS_FBC(dev)) {
464 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300465 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100466 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300467
Chris Wilson29ebf902013-07-27 17:23:55 +0100468 if (!i915_powersave) {
469 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
470 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300471 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100472 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473
474 /*
475 * If FBC is already on, we just have to verify that we can
476 * keep it that way...
477 * Need to disable if:
478 * - more than one pipe is active
479 * - changing FBC params (stride, fence, mode)
480 * - new fb is too large to fit in compressed buffer
481 * - going to an unsupported config (interlace, pixel multiply, etc.)
482 */
483 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000484 if (intel_crtc_active(tmp_crtc) &&
485 !to_intel_crtc(tmp_crtc)->primary_disabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300486 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100487 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
488 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300489 goto out_disable;
490 }
491 crtc = tmp_crtc;
492 }
493 }
494
495 if (!crtc || crtc->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100496 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
497 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300498 goto out_disable;
499 }
500
501 intel_crtc = to_intel_crtc(crtc);
502 fb = crtc->fb;
503 intel_fb = to_intel_framebuffer(fb);
504 obj = intel_fb->obj;
505
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100506 if (i915_enable_fbc < 0 &&
507 INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100508 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
509 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100510 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300511 }
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100512 if (!i915_enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100513 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
514 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300515 goto out_disable;
516 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
518 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100519 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
520 DRM_DEBUG_KMS("mode incompatible with compression, "
521 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300522 goto out_disable;
523 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300524
525 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
526 max_hdisplay = 4096;
527 max_vdisplay = 2048;
528 } else {
529 max_hdisplay = 2048;
530 max_vdisplay = 1536;
531 }
532 if ((crtc->mode.hdisplay > max_hdisplay) ||
533 (crtc->mode.vdisplay > max_vdisplay)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
535 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300538 if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
539 intel_crtc->plane != 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
541 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
544
545 /* The use of a CPU fence is mandatory in order to detect writes
546 * by the CPU to the scanout and trigger updates to the FBC.
547 */
548 if (obj->tiling_mode != I915_TILING_X ||
549 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100550 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
551 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552 goto out_disable;
553 }
554
555 /* If the kernel debugger is active, always disable compression */
556 if (in_dbg_master())
557 goto out_disable;
558
Chris Wilson11be49e2012-11-15 11:32:20 +0000559 if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100560 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
561 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000562 goto out_disable;
563 }
564
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300565 /* If the scanout has not changed, don't modify the FBC settings.
566 * Note that we make the fundamental assumption that the fb->obj
567 * cannot be unpinned (and have its GTT offset and fence revoked)
568 * without first being decoupled from the scanout and FBC disabled.
569 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700570 if (dev_priv->fbc.plane == intel_crtc->plane &&
571 dev_priv->fbc.fb_id == fb->base.id &&
572 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300573 return;
574
575 if (intel_fbc_enabled(dev)) {
576 /* We update FBC along two paths, after changing fb/crtc
577 * configuration (modeswitching) and after page-flipping
578 * finishes. For the latter, we know that not only did
579 * we disable the FBC at the start of the page-flip
580 * sequence, but also more than one vblank has passed.
581 *
582 * For the former case of modeswitching, it is possible
583 * to switch between two FBC valid configurations
584 * instantaneously so we do need to disable the FBC
585 * before we can modify its control registers. We also
586 * have to wait for the next vblank for that to take
587 * effect. However, since we delay enabling FBC we can
588 * assume that a vblank has passed since disabling and
589 * that we can safely alter the registers in the deferred
590 * callback.
591 *
592 * In the scenario that we go from a valid to invalid
593 * and then back to valid FBC configuration we have
594 * no strict enforcement that a vblank occurred since
595 * disabling the FBC. However, along all current pipe
596 * disabling paths we do need to wait for a vblank at
597 * some point. And we wait before enabling FBC anyway.
598 */
599 DRM_DEBUG_KMS("disabling active FBC for update\n");
600 intel_disable_fbc(dev);
601 }
602
603 intel_enable_fbc(crtc, 500);
Chris Wilson29ebf902013-07-27 17:23:55 +0100604 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300605 return;
606
607out_disable:
608 /* Multiple disables should be harmless */
609 if (intel_fbc_enabled(dev)) {
610 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
611 intel_disable_fbc(dev);
612 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000613 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300614}
615
Daniel Vetterc921aba2012-04-26 23:28:17 +0200616static void i915_pineview_get_mem_freq(struct drm_device *dev)
617{
618 drm_i915_private_t *dev_priv = dev->dev_private;
619 u32 tmp;
620
621 tmp = I915_READ(CLKCFG);
622
623 switch (tmp & CLKCFG_FSB_MASK) {
624 case CLKCFG_FSB_533:
625 dev_priv->fsb_freq = 533; /* 133*4 */
626 break;
627 case CLKCFG_FSB_800:
628 dev_priv->fsb_freq = 800; /* 200*4 */
629 break;
630 case CLKCFG_FSB_667:
631 dev_priv->fsb_freq = 667; /* 167*4 */
632 break;
633 case CLKCFG_FSB_400:
634 dev_priv->fsb_freq = 400; /* 100*4 */
635 break;
636 }
637
638 switch (tmp & CLKCFG_MEM_MASK) {
639 case CLKCFG_MEM_533:
640 dev_priv->mem_freq = 533;
641 break;
642 case CLKCFG_MEM_667:
643 dev_priv->mem_freq = 667;
644 break;
645 case CLKCFG_MEM_800:
646 dev_priv->mem_freq = 800;
647 break;
648 }
649
650 /* detect pineview DDR3 setting */
651 tmp = I915_READ(CSHRDDR3CTL);
652 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
653}
654
655static void i915_ironlake_get_mem_freq(struct drm_device *dev)
656{
657 drm_i915_private_t *dev_priv = dev->dev_private;
658 u16 ddrpll, csipll;
659
660 ddrpll = I915_READ16(DDRMPLL1);
661 csipll = I915_READ16(CSIPLL0);
662
663 switch (ddrpll & 0xff) {
664 case 0xc:
665 dev_priv->mem_freq = 800;
666 break;
667 case 0x10:
668 dev_priv->mem_freq = 1066;
669 break;
670 case 0x14:
671 dev_priv->mem_freq = 1333;
672 break;
673 case 0x18:
674 dev_priv->mem_freq = 1600;
675 break;
676 default:
677 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
678 ddrpll & 0xff);
679 dev_priv->mem_freq = 0;
680 break;
681 }
682
Daniel Vetter20e4d402012-08-08 23:35:39 +0200683 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200684
685 switch (csipll & 0x3ff) {
686 case 0x00c:
687 dev_priv->fsb_freq = 3200;
688 break;
689 case 0x00e:
690 dev_priv->fsb_freq = 3733;
691 break;
692 case 0x010:
693 dev_priv->fsb_freq = 4266;
694 break;
695 case 0x012:
696 dev_priv->fsb_freq = 4800;
697 break;
698 case 0x014:
699 dev_priv->fsb_freq = 5333;
700 break;
701 case 0x016:
702 dev_priv->fsb_freq = 5866;
703 break;
704 case 0x018:
705 dev_priv->fsb_freq = 6400;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
709 csipll & 0x3ff);
710 dev_priv->fsb_freq = 0;
711 break;
712 }
713
714 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200715 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200716 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200717 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200718 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200719 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200720 }
721}
722
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723static const struct cxsr_latency cxsr_latency_table[] = {
724 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
725 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
726 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
727 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
728 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
729
730 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
731 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
732 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
733 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
734 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
735
736 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
737 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
738 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
739 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
740 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
741
742 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
743 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
744 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
745 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
746 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
747
748 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
749 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
750 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
751 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
752 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
753
754 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
755 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
756 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
757 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
758 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
759};
760
Daniel Vetter63c62272012-04-21 23:17:55 +0200761static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 int is_ddr3,
763 int fsb,
764 int mem)
765{
766 const struct cxsr_latency *latency;
767 int i;
768
769 if (fsb == 0 || mem == 0)
770 return NULL;
771
772 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
773 latency = &cxsr_latency_table[i];
774 if (is_desktop == latency->is_desktop &&
775 is_ddr3 == latency->is_ddr3 &&
776 fsb == latency->fsb_freq && mem == latency->mem_freq)
777 return latency;
778 }
779
780 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
781
782 return NULL;
783}
784
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300785static void pineview_disable_cxsr(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300786{
787 struct drm_i915_private *dev_priv = dev->dev_private;
788
789 /* deactivate cxsr */
790 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
791}
792
793/*
794 * Latency for FIFO fetches is dependent on several factors:
795 * - memory configuration (speed, channels)
796 * - chipset
797 * - current MCH state
798 * It can be fairly high in some situations, so here we assume a fairly
799 * pessimal value. It's a tradeoff between extra memory fetches (if we
800 * set this value too high, the FIFO will fetch frequently to stay full)
801 * and power consumption (set it too low to save power and we might see
802 * FIFO underruns and display "flicker").
803 *
804 * A value of 5us seems to be a good balance; safe for very low end
805 * platforms but not overly aggressive on lower latency configs.
806 */
807static const int latency_ns = 5000;
808
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300809static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 uint32_t dsparb = I915_READ(DSPARB);
813 int size;
814
815 size = dsparb & 0x7f;
816 if (plane)
817 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
818
819 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
820 plane ? "B" : "A", size);
821
822 return size;
823}
824
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300825static int i85x_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826{
827 struct drm_i915_private *dev_priv = dev->dev_private;
828 uint32_t dsparb = I915_READ(DSPARB);
829 int size;
830
831 size = dsparb & 0x1ff;
832 if (plane)
833 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
834 size >>= 1; /* Convert to cachelines */
835
836 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
837 plane ? "B" : "A", size);
838
839 return size;
840}
841
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300842static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843{
844 struct drm_i915_private *dev_priv = dev->dev_private;
845 uint32_t dsparb = I915_READ(DSPARB);
846 int size;
847
848 size = dsparb & 0x7f;
849 size >>= 2; /* Convert to cachelines */
850
851 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
852 plane ? "B" : "A",
853 size);
854
855 return size;
856}
857
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300858static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 uint32_t dsparb = I915_READ(DSPARB);
862 int size;
863
864 size = dsparb & 0x7f;
865 size >>= 1; /* Convert to cachelines */
866
867 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
868 plane ? "B" : "A", size);
869
870 return size;
871}
872
873/* Pineview has different values for various configs */
874static const struct intel_watermark_params pineview_display_wm = {
875 PINEVIEW_DISPLAY_FIFO,
876 PINEVIEW_MAX_WM,
877 PINEVIEW_DFT_WM,
878 PINEVIEW_GUARD_WM,
879 PINEVIEW_FIFO_LINE_SIZE
880};
881static const struct intel_watermark_params pineview_display_hplloff_wm = {
882 PINEVIEW_DISPLAY_FIFO,
883 PINEVIEW_MAX_WM,
884 PINEVIEW_DFT_HPLLOFF_WM,
885 PINEVIEW_GUARD_WM,
886 PINEVIEW_FIFO_LINE_SIZE
887};
888static const struct intel_watermark_params pineview_cursor_wm = {
889 PINEVIEW_CURSOR_FIFO,
890 PINEVIEW_CURSOR_MAX_WM,
891 PINEVIEW_CURSOR_DFT_WM,
892 PINEVIEW_CURSOR_GUARD_WM,
893 PINEVIEW_FIFO_LINE_SIZE,
894};
895static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
896 PINEVIEW_CURSOR_FIFO,
897 PINEVIEW_CURSOR_MAX_WM,
898 PINEVIEW_CURSOR_DFT_WM,
899 PINEVIEW_CURSOR_GUARD_WM,
900 PINEVIEW_FIFO_LINE_SIZE
901};
902static const struct intel_watermark_params g4x_wm_info = {
903 G4X_FIFO_SIZE,
904 G4X_MAX_WM,
905 G4X_MAX_WM,
906 2,
907 G4X_FIFO_LINE_SIZE,
908};
909static const struct intel_watermark_params g4x_cursor_wm_info = {
910 I965_CURSOR_FIFO,
911 I965_CURSOR_MAX_WM,
912 I965_CURSOR_DFT_WM,
913 2,
914 G4X_FIFO_LINE_SIZE,
915};
916static const struct intel_watermark_params valleyview_wm_info = {
917 VALLEYVIEW_FIFO_SIZE,
918 VALLEYVIEW_MAX_WM,
919 VALLEYVIEW_MAX_WM,
920 2,
921 G4X_FIFO_LINE_SIZE,
922};
923static const struct intel_watermark_params valleyview_cursor_wm_info = {
924 I965_CURSOR_FIFO,
925 VALLEYVIEW_CURSOR_MAX_WM,
926 I965_CURSOR_DFT_WM,
927 2,
928 G4X_FIFO_LINE_SIZE,
929};
930static const struct intel_watermark_params i965_cursor_wm_info = {
931 I965_CURSOR_FIFO,
932 I965_CURSOR_MAX_WM,
933 I965_CURSOR_DFT_WM,
934 2,
935 I915_FIFO_LINE_SIZE,
936};
937static const struct intel_watermark_params i945_wm_info = {
938 I945_FIFO_SIZE,
939 I915_MAX_WM,
940 1,
941 2,
942 I915_FIFO_LINE_SIZE
943};
944static const struct intel_watermark_params i915_wm_info = {
945 I915_FIFO_SIZE,
946 I915_MAX_WM,
947 1,
948 2,
949 I915_FIFO_LINE_SIZE
950};
951static const struct intel_watermark_params i855_wm_info = {
952 I855GM_FIFO_SIZE,
953 I915_MAX_WM,
954 1,
955 2,
956 I830_FIFO_LINE_SIZE
957};
958static const struct intel_watermark_params i830_wm_info = {
959 I830_FIFO_SIZE,
960 I915_MAX_WM,
961 1,
962 2,
963 I830_FIFO_LINE_SIZE
964};
965
966static const struct intel_watermark_params ironlake_display_wm_info = {
967 ILK_DISPLAY_FIFO,
968 ILK_DISPLAY_MAXWM,
969 ILK_DISPLAY_DFTWM,
970 2,
971 ILK_FIFO_LINE_SIZE
972};
973static const struct intel_watermark_params ironlake_cursor_wm_info = {
974 ILK_CURSOR_FIFO,
975 ILK_CURSOR_MAXWM,
976 ILK_CURSOR_DFTWM,
977 2,
978 ILK_FIFO_LINE_SIZE
979};
980static const struct intel_watermark_params ironlake_display_srwm_info = {
981 ILK_DISPLAY_SR_FIFO,
982 ILK_DISPLAY_MAX_SRWM,
983 ILK_DISPLAY_DFT_SRWM,
984 2,
985 ILK_FIFO_LINE_SIZE
986};
987static const struct intel_watermark_params ironlake_cursor_srwm_info = {
988 ILK_CURSOR_SR_FIFO,
989 ILK_CURSOR_MAX_SRWM,
990 ILK_CURSOR_DFT_SRWM,
991 2,
992 ILK_FIFO_LINE_SIZE
993};
994
995static const struct intel_watermark_params sandybridge_display_wm_info = {
996 SNB_DISPLAY_FIFO,
997 SNB_DISPLAY_MAXWM,
998 SNB_DISPLAY_DFTWM,
999 2,
1000 SNB_FIFO_LINE_SIZE
1001};
1002static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1003 SNB_CURSOR_FIFO,
1004 SNB_CURSOR_MAXWM,
1005 SNB_CURSOR_DFTWM,
1006 2,
1007 SNB_FIFO_LINE_SIZE
1008};
1009static const struct intel_watermark_params sandybridge_display_srwm_info = {
1010 SNB_DISPLAY_SR_FIFO,
1011 SNB_DISPLAY_MAX_SRWM,
1012 SNB_DISPLAY_DFT_SRWM,
1013 2,
1014 SNB_FIFO_LINE_SIZE
1015};
1016static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1017 SNB_CURSOR_SR_FIFO,
1018 SNB_CURSOR_MAX_SRWM,
1019 SNB_CURSOR_DFT_SRWM,
1020 2,
1021 SNB_FIFO_LINE_SIZE
1022};
1023
1024
1025/**
1026 * intel_calculate_wm - calculate watermark level
1027 * @clock_in_khz: pixel clock
1028 * @wm: chip FIFO params
1029 * @pixel_size: display pixel size
1030 * @latency_ns: memory latency for the platform
1031 *
1032 * Calculate the watermark level (the level at which the display plane will
1033 * start fetching from memory again). Each chip has a different display
1034 * FIFO size and allocation, so the caller needs to figure that out and pass
1035 * in the correct intel_watermark_params structure.
1036 *
1037 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1038 * on the pixel size. When it reaches the watermark level, it'll start
1039 * fetching FIFO line sized based chunks from memory until the FIFO fills
1040 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1041 * will occur, and a display engine hang could result.
1042 */
1043static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1044 const struct intel_watermark_params *wm,
1045 int fifo_size,
1046 int pixel_size,
1047 unsigned long latency_ns)
1048{
1049 long entries_required, wm_size;
1050
1051 /*
1052 * Note: we need to make sure we don't overflow for various clock &
1053 * latency values.
1054 * clocks go from a few thousand to several hundred thousand.
1055 * latency is usually a few thousand
1056 */
1057 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1058 1000;
1059 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1060
1061 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1062
1063 wm_size = fifo_size - (entries_required + wm->guard_size);
1064
1065 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1066
1067 /* Don't promote wm_size to unsigned... */
1068 if (wm_size > (long)wm->max_wm)
1069 wm_size = wm->max_wm;
1070 if (wm_size <= 0)
1071 wm_size = wm->default_wm;
1072 return wm_size;
1073}
1074
1075static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1076{
1077 struct drm_crtc *crtc, *enabled = NULL;
1078
1079 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001080 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001081 if (enabled)
1082 return NULL;
1083 enabled = crtc;
1084 }
1085 }
1086
1087 return enabled;
1088}
1089
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001090static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001091{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001092 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 struct drm_crtc *crtc;
1095 const struct cxsr_latency *latency;
1096 u32 reg;
1097 unsigned long wm;
1098
1099 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1100 dev_priv->fsb_freq, dev_priv->mem_freq);
1101 if (!latency) {
1102 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
1103 pineview_disable_cxsr(dev);
1104 return;
1105 }
1106
1107 crtc = single_enabled_crtc(dev);
1108 if (crtc) {
1109 int clock = crtc->mode.clock;
1110 int pixel_size = crtc->fb->bits_per_pixel / 8;
1111
1112 /* Display SR */
1113 wm = intel_calculate_wm(clock, &pineview_display_wm,
1114 pineview_display_wm.fifo_size,
1115 pixel_size, latency->display_sr);
1116 reg = I915_READ(DSPFW1);
1117 reg &= ~DSPFW_SR_MASK;
1118 reg |= wm << DSPFW_SR_SHIFT;
1119 I915_WRITE(DSPFW1, reg);
1120 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1121
1122 /* cursor SR */
1123 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1124 pineview_display_wm.fifo_size,
1125 pixel_size, latency->cursor_sr);
1126 reg = I915_READ(DSPFW3);
1127 reg &= ~DSPFW_CURSOR_SR_MASK;
1128 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1129 I915_WRITE(DSPFW3, reg);
1130
1131 /* Display HPLL off SR */
1132 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1133 pineview_display_hplloff_wm.fifo_size,
1134 pixel_size, latency->display_hpll_disable);
1135 reg = I915_READ(DSPFW3);
1136 reg &= ~DSPFW_HPLL_SR_MASK;
1137 reg |= wm & DSPFW_HPLL_SR_MASK;
1138 I915_WRITE(DSPFW3, reg);
1139
1140 /* cursor HPLL off SR */
1141 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1142 pineview_display_hplloff_wm.fifo_size,
1143 pixel_size, latency->cursor_hpll_disable);
1144 reg = I915_READ(DSPFW3);
1145 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1146 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1147 I915_WRITE(DSPFW3, reg);
1148 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1149
1150 /* activate cxsr */
1151 I915_WRITE(DSPFW3,
1152 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
1153 DRM_DEBUG_KMS("Self-refresh is enabled\n");
1154 } else {
1155 pineview_disable_cxsr(dev);
1156 DRM_DEBUG_KMS("Self-refresh is disabled\n");
1157 }
1158}
1159
1160static bool g4x_compute_wm0(struct drm_device *dev,
1161 int plane,
1162 const struct intel_watermark_params *display,
1163 int display_latency_ns,
1164 const struct intel_watermark_params *cursor,
1165 int cursor_latency_ns,
1166 int *plane_wm,
1167 int *cursor_wm)
1168{
1169 struct drm_crtc *crtc;
1170 int htotal, hdisplay, clock, pixel_size;
1171 int line_time_us, line_count;
1172 int entries, tlb_miss;
1173
1174 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001175 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001176 *cursor_wm = cursor->guard_size;
1177 *plane_wm = display->guard_size;
1178 return false;
1179 }
1180
1181 htotal = crtc->mode.htotal;
1182 hdisplay = crtc->mode.hdisplay;
1183 clock = crtc->mode.clock;
1184 pixel_size = crtc->fb->bits_per_pixel / 8;
1185
1186 /* Use the small buffer method to calculate plane watermark */
1187 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1188 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1189 if (tlb_miss > 0)
1190 entries += tlb_miss;
1191 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1192 *plane_wm = entries + display->guard_size;
1193 if (*plane_wm > (int)display->max_wm)
1194 *plane_wm = display->max_wm;
1195
1196 /* Use the large buffer method to calculate cursor watermark */
1197 line_time_us = ((htotal * 1000) / clock);
1198 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
1199 entries = line_count * 64 * pixel_size;
1200 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1201 if (tlb_miss > 0)
1202 entries += tlb_miss;
1203 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1204 *cursor_wm = entries + cursor->guard_size;
1205 if (*cursor_wm > (int)cursor->max_wm)
1206 *cursor_wm = (int)cursor->max_wm;
1207
1208 return true;
1209}
1210
1211/*
1212 * Check the wm result.
1213 *
1214 * If any calculated watermark values is larger than the maximum value that
1215 * can be programmed into the associated watermark register, that watermark
1216 * must be disabled.
1217 */
1218static bool g4x_check_srwm(struct drm_device *dev,
1219 int display_wm, int cursor_wm,
1220 const struct intel_watermark_params *display,
1221 const struct intel_watermark_params *cursor)
1222{
1223 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1224 display_wm, cursor_wm);
1225
1226 if (display_wm > display->max_wm) {
1227 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1228 display_wm, display->max_wm);
1229 return false;
1230 }
1231
1232 if (cursor_wm > cursor->max_wm) {
1233 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1234 cursor_wm, cursor->max_wm);
1235 return false;
1236 }
1237
1238 if (!(display_wm || cursor_wm)) {
1239 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1240 return false;
1241 }
1242
1243 return true;
1244}
1245
1246static bool g4x_compute_srwm(struct drm_device *dev,
1247 int plane,
1248 int latency_ns,
1249 const struct intel_watermark_params *display,
1250 const struct intel_watermark_params *cursor,
1251 int *display_wm, int *cursor_wm)
1252{
1253 struct drm_crtc *crtc;
1254 int hdisplay, htotal, pixel_size, clock;
1255 unsigned long line_time_us;
1256 int line_count, line_size;
1257 int small, large;
1258 int entries;
1259
1260 if (!latency_ns) {
1261 *display_wm = *cursor_wm = 0;
1262 return false;
1263 }
1264
1265 crtc = intel_get_crtc_for_plane(dev, plane);
1266 hdisplay = crtc->mode.hdisplay;
1267 htotal = crtc->mode.htotal;
1268 clock = crtc->mode.clock;
1269 pixel_size = crtc->fb->bits_per_pixel / 8;
1270
1271 line_time_us = (htotal * 1000) / clock;
1272 line_count = (latency_ns / line_time_us + 1000) / 1000;
1273 line_size = hdisplay * pixel_size;
1274
1275 /* Use the minimum of the small and large buffer method for primary */
1276 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1277 large = line_count * line_size;
1278
1279 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1280 *display_wm = entries + display->guard_size;
1281
1282 /* calculate the self-refresh watermark for display cursor */
1283 entries = line_count * pixel_size * 64;
1284 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1285 *cursor_wm = entries + cursor->guard_size;
1286
1287 return g4x_check_srwm(dev,
1288 *display_wm, *cursor_wm,
1289 display, cursor);
1290}
1291
1292static bool vlv_compute_drain_latency(struct drm_device *dev,
1293 int plane,
1294 int *plane_prec_mult,
1295 int *plane_dl,
1296 int *cursor_prec_mult,
1297 int *cursor_dl)
1298{
1299 struct drm_crtc *crtc;
1300 int clock, pixel_size;
1301 int entries;
1302
1303 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001304 if (!intel_crtc_active(crtc))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001305 return false;
1306
1307 clock = crtc->mode.clock; /* VESA DOT Clock */
1308 pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
1309
1310 entries = (clock / 1000) * pixel_size;
1311 *plane_prec_mult = (entries > 256) ?
1312 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1313 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
1314 pixel_size);
1315
1316 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
1317 *cursor_prec_mult = (entries > 256) ?
1318 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1319 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
1320
1321 return true;
1322}
1323
1324/*
1325 * Update drain latency registers of memory arbiter
1326 *
1327 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1328 * to be programmed. Each plane has a drain latency multiplier and a drain
1329 * latency value.
1330 */
1331
1332static void vlv_update_drain_latency(struct drm_device *dev)
1333{
1334 struct drm_i915_private *dev_priv = dev->dev_private;
1335 int planea_prec, planea_dl, planeb_prec, planeb_dl;
1336 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
1337 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
1338 either 16 or 32 */
1339
1340 /* For plane A, Cursor A */
1341 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
1342 &cursor_prec_mult, &cursora_dl)) {
1343 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1344 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
1345 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1346 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
1347
1348 I915_WRITE(VLV_DDL1, cursora_prec |
1349 (cursora_dl << DDL_CURSORA_SHIFT) |
1350 planea_prec | planea_dl);
1351 }
1352
1353 /* For plane B, Cursor B */
1354 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
1355 &cursor_prec_mult, &cursorb_dl)) {
1356 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1357 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
1358 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1359 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
1360
1361 I915_WRITE(VLV_DDL2, cursorb_prec |
1362 (cursorb_dl << DDL_CURSORB_SHIFT) |
1363 planeb_prec | planeb_dl);
1364 }
1365}
1366
1367#define single_plane_enabled(mask) is_power_of_2(mask)
1368
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001369static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001370{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001371 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001372 static const int sr_latency_ns = 12000;
1373 struct drm_i915_private *dev_priv = dev->dev_private;
1374 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1375 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001376 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377 unsigned int enabled = 0;
1378
1379 vlv_update_drain_latency(dev);
1380
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001381 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001382 &valleyview_wm_info, latency_ns,
1383 &valleyview_cursor_wm_info, latency_ns,
1384 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001385 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001387 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388 &valleyview_wm_info, latency_ns,
1389 &valleyview_cursor_wm_info, latency_ns,
1390 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001391 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 if (single_plane_enabled(enabled) &&
1394 g4x_compute_srwm(dev, ffs(enabled) - 1,
1395 sr_latency_ns,
1396 &valleyview_wm_info,
1397 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001398 &plane_sr, &ignore_cursor_sr) &&
1399 g4x_compute_srwm(dev, ffs(enabled) - 1,
1400 2*sr_latency_ns,
1401 &valleyview_wm_info,
1402 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001403 &ignore_plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001405 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 I915_WRITE(FW_BLC_SELF_VLV,
1407 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001408 plane_sr = cursor_sr = 0;
1409 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410
1411 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1412 planea_wm, cursora_wm,
1413 planeb_wm, cursorb_wm,
1414 plane_sr, cursor_sr);
1415
1416 I915_WRITE(DSPFW1,
1417 (plane_sr << DSPFW_SR_SHIFT) |
1418 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1419 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1420 planea_wm);
1421 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001422 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423 (cursora_wm << DSPFW_CURSORA_SHIFT));
1424 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001425 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1426 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001427}
1428
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001429static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001431 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 static const int sr_latency_ns = 12000;
1433 struct drm_i915_private *dev_priv = dev->dev_private;
1434 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1435 int plane_sr, cursor_sr;
1436 unsigned int enabled = 0;
1437
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001438 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439 &g4x_wm_info, latency_ns,
1440 &g4x_cursor_wm_info, latency_ns,
1441 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001442 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001444 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001445 &g4x_wm_info, latency_ns,
1446 &g4x_cursor_wm_info, latency_ns,
1447 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001448 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 if (single_plane_enabled(enabled) &&
1451 g4x_compute_srwm(dev, ffs(enabled) - 1,
1452 sr_latency_ns,
1453 &g4x_wm_info,
1454 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001455 &plane_sr, &cursor_sr)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001456 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001457 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001458 I915_WRITE(FW_BLC_SELF,
1459 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001460 plane_sr = cursor_sr = 0;
1461 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462
1463 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1464 planea_wm, cursora_wm,
1465 planeb_wm, cursorb_wm,
1466 plane_sr, cursor_sr);
1467
1468 I915_WRITE(DSPFW1,
1469 (plane_sr << DSPFW_SR_SHIFT) |
1470 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1471 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1472 planea_wm);
1473 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001474 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001475 (cursora_wm << DSPFW_CURSORA_SHIFT));
1476 /* HPLL off in SR has some issues on G4x... disable it */
1477 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001478 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1480}
1481
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001482static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001484 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 struct drm_i915_private *dev_priv = dev->dev_private;
1486 struct drm_crtc *crtc;
1487 int srwm = 1;
1488 int cursor_sr = 16;
1489
1490 /* Calc sr entries for one plane configs */
1491 crtc = single_enabled_crtc(dev);
1492 if (crtc) {
1493 /* self-refresh has much higher latency */
1494 static const int sr_latency_ns = 12000;
1495 int clock = crtc->mode.clock;
1496 int htotal = crtc->mode.htotal;
1497 int hdisplay = crtc->mode.hdisplay;
1498 int pixel_size = crtc->fb->bits_per_pixel / 8;
1499 unsigned long line_time_us;
1500 int entries;
1501
1502 line_time_us = ((htotal * 1000) / clock);
1503
1504 /* Use ns/us then divide to preserve precision */
1505 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1506 pixel_size * hdisplay;
1507 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1508 srwm = I965_FIFO_SIZE - entries;
1509 if (srwm < 0)
1510 srwm = 1;
1511 srwm &= 0x1ff;
1512 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1513 entries, srwm);
1514
1515 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1516 pixel_size * 64;
1517 entries = DIV_ROUND_UP(entries,
1518 i965_cursor_wm_info.cacheline_size);
1519 cursor_sr = i965_cursor_wm_info.fifo_size -
1520 (entries + i965_cursor_wm_info.guard_size);
1521
1522 if (cursor_sr > i965_cursor_wm_info.max_wm)
1523 cursor_sr = i965_cursor_wm_info.max_wm;
1524
1525 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1526 "cursor %d\n", srwm, cursor_sr);
1527
1528 if (IS_CRESTLINE(dev))
1529 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
1530 } else {
1531 /* Turn off self refresh if both pipes are enabled */
1532 if (IS_CRESTLINE(dev))
1533 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
1534 & ~FW_BLC_SELF_EN);
1535 }
1536
1537 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1538 srwm);
1539
1540 /* 965 has limitations... */
1541 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
1542 (8 << 16) | (8 << 8) | (8 << 0));
1543 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
1544 /* update cursor SR watermark */
1545 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1546}
1547
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001548static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001550 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001551 struct drm_i915_private *dev_priv = dev->dev_private;
1552 const struct intel_watermark_params *wm_info;
1553 uint32_t fwater_lo;
1554 uint32_t fwater_hi;
1555 int cwm, srwm = 1;
1556 int fifo_size;
1557 int planea_wm, planeb_wm;
1558 struct drm_crtc *crtc, *enabled = NULL;
1559
1560 if (IS_I945GM(dev))
1561 wm_info = &i945_wm_info;
1562 else if (!IS_GEN2(dev))
1563 wm_info = &i915_wm_info;
1564 else
1565 wm_info = &i855_wm_info;
1566
1567 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1568 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001569 if (intel_crtc_active(crtc)) {
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 int cpp = crtc->fb->bits_per_pixel / 8;
1571 if (IS_GEN2(dev))
1572 cpp = 4;
1573
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001574 planea_wm = intel_calculate_wm(crtc->mode.clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001575 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576 latency_ns);
1577 enabled = crtc;
1578 } else
1579 planea_wm = fifo_size - wm_info->guard_size;
1580
1581 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1582 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001583 if (intel_crtc_active(crtc)) {
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001584 int cpp = crtc->fb->bits_per_pixel / 8;
1585 if (IS_GEN2(dev))
1586 cpp = 4;
1587
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001588 planeb_wm = intel_calculate_wm(crtc->mode.clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001589 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590 latency_ns);
1591 if (enabled == NULL)
1592 enabled = crtc;
1593 else
1594 enabled = NULL;
1595 } else
1596 planeb_wm = fifo_size - wm_info->guard_size;
1597
1598 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1599
1600 /*
1601 * Overlay gets an aggressive default since video jitter is bad.
1602 */
1603 cwm = 2;
1604
1605 /* Play safe and disable self-refresh before adjusting watermarks. */
1606 if (IS_I945G(dev) || IS_I945GM(dev))
1607 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
1608 else if (IS_I915GM(dev))
1609 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
1610
1611 /* Calc sr entries for one plane configs */
1612 if (HAS_FW_BLC(dev) && enabled) {
1613 /* self-refresh has much higher latency */
1614 static const int sr_latency_ns = 6000;
1615 int clock = enabled->mode.clock;
1616 int htotal = enabled->mode.htotal;
1617 int hdisplay = enabled->mode.hdisplay;
1618 int pixel_size = enabled->fb->bits_per_pixel / 8;
1619 unsigned long line_time_us;
1620 int entries;
1621
1622 line_time_us = (htotal * 1000) / clock;
1623
1624 /* Use ns/us then divide to preserve precision */
1625 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1626 pixel_size * hdisplay;
1627 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1628 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1629 srwm = wm_info->fifo_size - entries;
1630 if (srwm < 0)
1631 srwm = 1;
1632
1633 if (IS_I945G(dev) || IS_I945GM(dev))
1634 I915_WRITE(FW_BLC_SELF,
1635 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1636 else if (IS_I915GM(dev))
1637 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1638 }
1639
1640 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1641 planea_wm, planeb_wm, cwm, srwm);
1642
1643 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1644 fwater_hi = (cwm & 0x1f);
1645
1646 /* Set request length to 8 cachelines per fetch */
1647 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1648 fwater_hi = fwater_hi | (1 << 8);
1649
1650 I915_WRITE(FW_BLC, fwater_lo);
1651 I915_WRITE(FW_BLC2, fwater_hi);
1652
1653 if (HAS_FW_BLC(dev)) {
1654 if (enabled) {
1655 if (IS_I945G(dev) || IS_I945GM(dev))
1656 I915_WRITE(FW_BLC_SELF,
1657 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
1658 else if (IS_I915GM(dev))
1659 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
1660 DRM_DEBUG_KMS("memory self refresh enabled\n");
1661 } else
1662 DRM_DEBUG_KMS("memory self refresh disabled\n");
1663 }
1664}
1665
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001666static void i830_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001668 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 struct drm_crtc *crtc;
1671 uint32_t fwater_lo;
1672 int planea_wm;
1673
1674 crtc = single_enabled_crtc(dev);
1675 if (crtc == NULL)
1676 return;
1677
1678 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
1679 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001680 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1682 fwater_lo |= (3<<8) | planea_wm;
1683
1684 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1685
1686 I915_WRITE(FW_BLC, fwater_lo);
1687}
1688
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001689/*
1690 * Check the wm result.
1691 *
1692 * If any calculated watermark values is larger than the maximum value that
1693 * can be programmed into the associated watermark register, that watermark
1694 * must be disabled.
1695 */
1696static bool ironlake_check_srwm(struct drm_device *dev, int level,
1697 int fbc_wm, int display_wm, int cursor_wm,
1698 const struct intel_watermark_params *display,
1699 const struct intel_watermark_params *cursor)
1700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702
1703 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
1704 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
1705
1706 if (fbc_wm > SNB_FBC_MAX_SRWM) {
1707 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
1708 fbc_wm, SNB_FBC_MAX_SRWM, level);
1709
1710 /* fbc has it's own way to disable FBC WM */
1711 I915_WRITE(DISP_ARB_CTL,
1712 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
1713 return false;
Ville Syrjälä615aaa52013-04-24 21:09:10 +03001714 } else if (INTEL_INFO(dev)->gen >= 6) {
1715 /* enable FBC WM (except on ILK, where it must remain off) */
1716 I915_WRITE(DISP_ARB_CTL,
1717 I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001718 }
1719
1720 if (display_wm > display->max_wm) {
1721 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
1722 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1723 return false;
1724 }
1725
1726 if (cursor_wm > cursor->max_wm) {
1727 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
1728 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1729 return false;
1730 }
1731
1732 if (!(fbc_wm || display_wm || cursor_wm)) {
1733 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
1734 return false;
1735 }
1736
1737 return true;
1738}
1739
1740/*
1741 * Compute watermark values of WM[1-3],
1742 */
1743static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
1744 int latency_ns,
1745 const struct intel_watermark_params *display,
1746 const struct intel_watermark_params *cursor,
1747 int *fbc_wm, int *display_wm, int *cursor_wm)
1748{
1749 struct drm_crtc *crtc;
1750 unsigned long line_time_us;
1751 int hdisplay, htotal, pixel_size, clock;
1752 int line_count, line_size;
1753 int small, large;
1754 int entries;
1755
1756 if (!latency_ns) {
1757 *fbc_wm = *display_wm = *cursor_wm = 0;
1758 return false;
1759 }
1760
1761 crtc = intel_get_crtc_for_plane(dev, plane);
1762 hdisplay = crtc->mode.hdisplay;
1763 htotal = crtc->mode.htotal;
1764 clock = crtc->mode.clock;
1765 pixel_size = crtc->fb->bits_per_pixel / 8;
1766
1767 line_time_us = (htotal * 1000) / clock;
1768 line_count = (latency_ns / line_time_us + 1000) / 1000;
1769 line_size = hdisplay * pixel_size;
1770
1771 /* Use the minimum of the small and large buffer method for primary */
1772 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1773 large = line_count * line_size;
1774
1775 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1776 *display_wm = entries + display->guard_size;
1777
1778 /*
1779 * Spec says:
1780 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
1781 */
1782 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
1783
1784 /* calculate the self-refresh watermark for display cursor */
1785 entries = line_count * pixel_size * 64;
1786 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1787 *cursor_wm = entries + cursor->guard_size;
1788
1789 return ironlake_check_srwm(dev, level,
1790 *fbc_wm, *display_wm, *cursor_wm,
1791 display, cursor);
1792}
1793
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001794static void ironlake_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001795{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001796 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001797 struct drm_i915_private *dev_priv = dev->dev_private;
1798 int fbc_wm, plane_wm, cursor_wm;
1799 unsigned int enabled;
1800
1801 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001802 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001803 &ironlake_display_wm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001804 dev_priv->wm.pri_latency[0] * 100,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001805 &ironlake_cursor_wm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001806 dev_priv->wm.cur_latency[0] * 100,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001807 &plane_wm, &cursor_wm)) {
1808 I915_WRITE(WM0_PIPEA_ILK,
1809 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1810 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1811 " plane %d, " "cursor: %d\n",
1812 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001813 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001814 }
1815
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001816 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001817 &ironlake_display_wm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001818 dev_priv->wm.pri_latency[0] * 100,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001819 &ironlake_cursor_wm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001820 dev_priv->wm.cur_latency[0] * 100,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001821 &plane_wm, &cursor_wm)) {
1822 I915_WRITE(WM0_PIPEB_ILK,
1823 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1824 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1825 " plane %d, cursor: %d\n",
1826 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001827 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001828 }
1829
1830 /*
1831 * Calculate and update the self-refresh watermark only when one
1832 * display plane is used.
1833 */
1834 I915_WRITE(WM3_LP_ILK, 0);
1835 I915_WRITE(WM2_LP_ILK, 0);
1836 I915_WRITE(WM1_LP_ILK, 0);
1837
1838 if (!single_plane_enabled(enabled))
1839 return;
1840 enabled = ffs(enabled) - 1;
1841
1842 /* WM1 */
1843 if (!ironlake_compute_srwm(dev, 1, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001844 dev_priv->wm.pri_latency[1] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001845 &ironlake_display_srwm_info,
1846 &ironlake_cursor_srwm_info,
1847 &fbc_wm, &plane_wm, &cursor_wm))
1848 return;
1849
1850 I915_WRITE(WM1_LP_ILK,
1851 WM1_LP_SR_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001852 (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001853 (fbc_wm << WM1_LP_FBC_SHIFT) |
1854 (plane_wm << WM1_LP_SR_SHIFT) |
1855 cursor_wm);
1856
1857 /* WM2 */
1858 if (!ironlake_compute_srwm(dev, 2, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001859 dev_priv->wm.pri_latency[2] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001860 &ironlake_display_srwm_info,
1861 &ironlake_cursor_srwm_info,
1862 &fbc_wm, &plane_wm, &cursor_wm))
1863 return;
1864
1865 I915_WRITE(WM2_LP_ILK,
1866 WM2_LP_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001867 (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001868 (fbc_wm << WM1_LP_FBC_SHIFT) |
1869 (plane_wm << WM1_LP_SR_SHIFT) |
1870 cursor_wm);
1871
1872 /*
1873 * WM3 is unsupported on ILK, probably because we don't have latency
1874 * data for that power state
1875 */
1876}
1877
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001878static void sandybridge_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001879{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001880 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001881 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001882 int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001883 u32 val;
1884 int fbc_wm, plane_wm, cursor_wm;
1885 unsigned int enabled;
1886
1887 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001888 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001889 &sandybridge_display_wm_info, latency,
1890 &sandybridge_cursor_wm_info, latency,
1891 &plane_wm, &cursor_wm)) {
1892 val = I915_READ(WM0_PIPEA_ILK);
1893 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1894 I915_WRITE(WM0_PIPEA_ILK, val |
1895 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1896 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1897 " plane %d, " "cursor: %d\n",
1898 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001899 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001900 }
1901
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001902 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001903 &sandybridge_display_wm_info, latency,
1904 &sandybridge_cursor_wm_info, latency,
1905 &plane_wm, &cursor_wm)) {
1906 val = I915_READ(WM0_PIPEB_ILK);
1907 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1908 I915_WRITE(WM0_PIPEB_ILK, val |
1909 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1910 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1911 " plane %d, cursor: %d\n",
1912 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001913 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001914 }
1915
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001916 /*
1917 * Calculate and update the self-refresh watermark only when one
1918 * display plane is used.
1919 *
1920 * SNB support 3 levels of watermark.
1921 *
1922 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
1923 * and disabled in the descending order
1924 *
1925 */
1926 I915_WRITE(WM3_LP_ILK, 0);
1927 I915_WRITE(WM2_LP_ILK, 0);
1928 I915_WRITE(WM1_LP_ILK, 0);
1929
1930 if (!single_plane_enabled(enabled) ||
1931 dev_priv->sprite_scaling_enabled)
1932 return;
1933 enabled = ffs(enabled) - 1;
1934
1935 /* WM1 */
1936 if (!ironlake_compute_srwm(dev, 1, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001937 dev_priv->wm.pri_latency[1] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001938 &sandybridge_display_srwm_info,
1939 &sandybridge_cursor_srwm_info,
1940 &fbc_wm, &plane_wm, &cursor_wm))
1941 return;
1942
1943 I915_WRITE(WM1_LP_ILK,
1944 WM1_LP_SR_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001945 (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001946 (fbc_wm << WM1_LP_FBC_SHIFT) |
1947 (plane_wm << WM1_LP_SR_SHIFT) |
1948 cursor_wm);
1949
1950 /* WM2 */
1951 if (!ironlake_compute_srwm(dev, 2, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001952 dev_priv->wm.pri_latency[2] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001953 &sandybridge_display_srwm_info,
1954 &sandybridge_cursor_srwm_info,
1955 &fbc_wm, &plane_wm, &cursor_wm))
1956 return;
1957
1958 I915_WRITE(WM2_LP_ILK,
1959 WM2_LP_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001960 (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001961 (fbc_wm << WM1_LP_FBC_SHIFT) |
1962 (plane_wm << WM1_LP_SR_SHIFT) |
1963 cursor_wm);
1964
1965 /* WM3 */
1966 if (!ironlake_compute_srwm(dev, 3, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001967 dev_priv->wm.pri_latency[3] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001968 &sandybridge_display_srwm_info,
1969 &sandybridge_cursor_srwm_info,
1970 &fbc_wm, &plane_wm, &cursor_wm))
1971 return;
1972
1973 I915_WRITE(WM3_LP_ILK,
1974 WM3_LP_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001975 (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001976 (fbc_wm << WM1_LP_FBC_SHIFT) |
1977 (plane_wm << WM1_LP_SR_SHIFT) |
1978 cursor_wm);
1979}
1980
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001981static void ivybridge_update_wm(struct drm_crtc *crtc)
Chris Wilsonc43d0182012-12-11 12:01:42 +00001982{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001983 struct drm_device *dev = crtc->dev;
Chris Wilsonc43d0182012-12-11 12:01:42 +00001984 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03001985 int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
Chris Wilsonc43d0182012-12-11 12:01:42 +00001986 u32 val;
1987 int fbc_wm, plane_wm, cursor_wm;
1988 int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
1989 unsigned int enabled;
1990
1991 enabled = 0;
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001992 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilsonc43d0182012-12-11 12:01:42 +00001993 &sandybridge_display_wm_info, latency,
1994 &sandybridge_cursor_wm_info, latency,
1995 &plane_wm, &cursor_wm)) {
1996 val = I915_READ(WM0_PIPEA_ILK);
1997 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1998 I915_WRITE(WM0_PIPEA_ILK, val |
1999 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2000 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
2001 " plane %d, " "cursor: %d\n",
2002 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002003 enabled |= 1 << PIPE_A;
Chris Wilsonc43d0182012-12-11 12:01:42 +00002004 }
2005
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002006 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilsonc43d0182012-12-11 12:01:42 +00002007 &sandybridge_display_wm_info, latency,
2008 &sandybridge_cursor_wm_info, latency,
2009 &plane_wm, &cursor_wm)) {
2010 val = I915_READ(WM0_PIPEB_ILK);
2011 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2012 I915_WRITE(WM0_PIPEB_ILK, val |
2013 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2014 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
2015 " plane %d, cursor: %d\n",
2016 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002017 enabled |= 1 << PIPE_B;
Chris Wilsonc43d0182012-12-11 12:01:42 +00002018 }
2019
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002020 if (g4x_compute_wm0(dev, PIPE_C,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002021 &sandybridge_display_wm_info, latency,
2022 &sandybridge_cursor_wm_info, latency,
2023 &plane_wm, &cursor_wm)) {
2024 val = I915_READ(WM0_PIPEC_IVB);
2025 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2026 I915_WRITE(WM0_PIPEC_IVB, val |
2027 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2028 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
2029 " plane %d, cursor: %d\n",
2030 plane_wm, cursor_wm);
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02002031 enabled |= 1 << PIPE_C;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002032 }
2033
2034 /*
2035 * Calculate and update the self-refresh watermark only when one
2036 * display plane is used.
2037 *
2038 * SNB support 3 levels of watermark.
2039 *
2040 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
2041 * and disabled in the descending order
2042 *
2043 */
2044 I915_WRITE(WM3_LP_ILK, 0);
2045 I915_WRITE(WM2_LP_ILK, 0);
2046 I915_WRITE(WM1_LP_ILK, 0);
2047
2048 if (!single_plane_enabled(enabled) ||
2049 dev_priv->sprite_scaling_enabled)
2050 return;
2051 enabled = ffs(enabled) - 1;
2052
2053 /* WM1 */
2054 if (!ironlake_compute_srwm(dev, 1, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002055 dev_priv->wm.pri_latency[1] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002056 &sandybridge_display_srwm_info,
2057 &sandybridge_cursor_srwm_info,
2058 &fbc_wm, &plane_wm, &cursor_wm))
2059 return;
2060
2061 I915_WRITE(WM1_LP_ILK,
2062 WM1_LP_SR_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002063 (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002064 (fbc_wm << WM1_LP_FBC_SHIFT) |
2065 (plane_wm << WM1_LP_SR_SHIFT) |
2066 cursor_wm);
2067
2068 /* WM2 */
2069 if (!ironlake_compute_srwm(dev, 2, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002070 dev_priv->wm.pri_latency[2] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002071 &sandybridge_display_srwm_info,
2072 &sandybridge_cursor_srwm_info,
2073 &fbc_wm, &plane_wm, &cursor_wm))
2074 return;
2075
2076 I915_WRITE(WM2_LP_ILK,
2077 WM2_LP_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002078 (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002079 (fbc_wm << WM1_LP_FBC_SHIFT) |
2080 (plane_wm << WM1_LP_SR_SHIFT) |
2081 cursor_wm);
2082
Chris Wilsonc43d0182012-12-11 12:01:42 +00002083 /* WM3, note we have to correct the cursor latency */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002084 if (!ironlake_compute_srwm(dev, 3, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002085 dev_priv->wm.pri_latency[3] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002086 &sandybridge_display_srwm_info,
2087 &sandybridge_cursor_srwm_info,
Chris Wilsonc43d0182012-12-11 12:01:42 +00002088 &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
2089 !ironlake_compute_srwm(dev, 3, enabled,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002090 dev_priv->wm.cur_latency[3] * 500,
Chris Wilsonc43d0182012-12-11 12:01:42 +00002091 &sandybridge_display_srwm_info,
2092 &sandybridge_cursor_srwm_info,
2093 &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002094 return;
2095
2096 I915_WRITE(WM3_LP_ILK,
2097 WM3_LP_EN |
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002098 (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002099 (fbc_wm << WM1_LP_FBC_SHIFT) |
2100 (plane_wm << WM1_LP_SR_SHIFT) |
2101 cursor_wm);
2102}
2103
Ville Syrjälä36587292013-07-05 11:57:16 +03002104static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
2105 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002106{
2107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2108 uint32_t pixel_rate, pfit_size;
2109
Daniel Vetterff9a6752013-06-01 17:16:21 +02002110 pixel_rate = intel_crtc->config.adjusted_mode.clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002111
2112 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
2113 * adjust the pixel_rate here. */
2114
2115 pfit_size = intel_crtc->config.pch_pfit.size;
2116 if (pfit_size) {
2117 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
2118
2119 pipe_w = intel_crtc->config.requested_mode.hdisplay;
2120 pipe_h = intel_crtc->config.requested_mode.vdisplay;
2121 pfit_w = (pfit_size >> 16) & 0xFFFF;
2122 pfit_h = pfit_size & 0xFFFF;
2123 if (pipe_w < pfit_w)
2124 pipe_w = pfit_w;
2125 if (pipe_h < pfit_h)
2126 pipe_h = pfit_h;
2127
2128 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
2129 pfit_w * pfit_h);
2130 }
2131
2132 return pixel_rate;
2133}
2134
Ville Syrjälä37126462013-08-01 16:18:55 +03002135/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002136static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002137 uint32_t latency)
2138{
2139 uint64_t ret;
2140
Ville Syrjälä3312ba62013-08-01 16:18:53 +03002141 if (WARN(latency == 0, "Latency value missing\n"))
2142 return UINT_MAX;
2143
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002144 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
2145 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
2146
2147 return ret;
2148}
2149
Ville Syrjälä37126462013-08-01 16:18:55 +03002150/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03002151static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002152 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
2153 uint32_t latency)
2154{
2155 uint32_t ret;
2156
Ville Syrjälä3312ba62013-08-01 16:18:53 +03002157 if (WARN(latency == 0, "Latency value missing\n"))
2158 return UINT_MAX;
2159
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002160 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
2161 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
2162 ret = DIV_ROUND_UP(ret, 64) + 2;
2163 return ret;
2164}
2165
Ville Syrjälä23297042013-07-05 11:57:17 +03002166static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002167 uint8_t bytes_per_pixel)
2168{
2169 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
2170}
2171
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002172struct hsw_pipe_wm_parameters {
2173 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002174 uint32_t pipe_htotal;
2175 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002176 struct intel_plane_wm_parameters pri;
2177 struct intel_plane_wm_parameters spr;
2178 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002179};
2180
Paulo Zanonicca32e92013-05-31 11:45:06 -03002181struct hsw_wm_maximums {
2182 uint16_t pri;
2183 uint16_t spr;
2184 uint16_t cur;
2185 uint16_t fbc;
2186};
2187
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002188struct hsw_wm_values {
2189 uint32_t wm_pipe[3];
2190 uint32_t wm_lp[3];
2191 uint32_t wm_lp_spr[3];
2192 uint32_t wm_linetime[3];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002193 bool enable_fbc_wm;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002194};
2195
Ville Syrjälä240264f2013-08-07 13:29:12 +03002196/* used in computing the new watermarks state */
2197struct intel_wm_config {
2198 unsigned int num_pipes_active;
2199 bool sprites_enabled;
2200 bool sprites_scaled;
2201 bool fbc_wm_enabled;
2202};
2203
Ville Syrjälä37126462013-08-01 16:18:55 +03002204/*
2205 * For both WM_PIPE and WM_LP.
2206 * mem_value must be in 0.1us units.
2207 */
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002208static uint32_t ilk_compute_pri_wm(const struct hsw_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002209 uint32_t mem_value,
2210 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002211{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002212 uint32_t method1, method2;
2213
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002214 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002215 return 0;
2216
Ville Syrjälä23297042013-07-05 11:57:17 +03002217 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002218 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002219 mem_value);
2220
2221 if (!is_lp)
2222 return method1;
2223
Ville Syrjälä23297042013-07-05 11:57:17 +03002224 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002225 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002226 params->pri.horiz_pixels,
2227 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002228 mem_value);
2229
2230 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002231}
2232
Ville Syrjälä37126462013-08-01 16:18:55 +03002233/*
2234 * For both WM_PIPE and WM_LP.
2235 * mem_value must be in 0.1us units.
2236 */
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002237static uint32_t ilk_compute_spr_wm(const struct hsw_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002238 uint32_t mem_value)
2239{
2240 uint32_t method1, method2;
2241
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002242 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002243 return 0;
2244
Ville Syrjälä23297042013-07-05 11:57:17 +03002245 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002246 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002247 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03002248 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002249 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002250 params->spr.horiz_pixels,
2251 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002252 mem_value);
2253 return min(method1, method2);
2254}
2255
Ville Syrjälä37126462013-08-01 16:18:55 +03002256/*
2257 * For both WM_PIPE and WM_LP.
2258 * mem_value must be in 0.1us units.
2259 */
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002260static uint32_t ilk_compute_cur_wm(const struct hsw_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002261 uint32_t mem_value)
2262{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002263 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002264 return 0;
2265
Ville Syrjälä23297042013-07-05 11:57:17 +03002266 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002267 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002268 params->cur.horiz_pixels,
2269 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002270 mem_value);
2271}
2272
Paulo Zanonicca32e92013-05-31 11:45:06 -03002273/* Only for WM_LP. */
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002274static uint32_t ilk_compute_fbc_wm(const struct hsw_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002275 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002276{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002277 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002278 return 0;
2279
Ville Syrjälä23297042013-07-05 11:57:17 +03002280 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002281 params->pri.horiz_pixels,
2282 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002283}
2284
Ville Syrjälä158ae642013-08-07 13:28:19 +03002285static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2286{
2287 if (INTEL_INFO(dev)->gen >= 7)
2288 return 768;
2289 else
2290 return 512;
2291}
2292
2293/* Calculate the maximum primary/sprite plane watermark */
2294static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2295 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002296 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002297 enum intel_ddb_partitioning ddb_partitioning,
2298 bool is_sprite)
2299{
2300 unsigned int fifo_size = ilk_display_fifo_size(dev);
2301 unsigned int max;
2302
2303 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002304 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002305 return 0;
2306
2307 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002308 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002309 fifo_size /= INTEL_INFO(dev)->num_pipes;
2310
2311 /*
2312 * For some reason the non self refresh
2313 * FIFO size is only half of the self
2314 * refresh FIFO size on ILK/SNB.
2315 */
2316 if (INTEL_INFO(dev)->gen <= 6)
2317 fifo_size /= 2;
2318 }
2319
Ville Syrjälä240264f2013-08-07 13:29:12 +03002320 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002321 /* level 0 is always calculated with 1:1 split */
2322 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2323 if (is_sprite)
2324 fifo_size *= 5;
2325 fifo_size /= 6;
2326 } else {
2327 fifo_size /= 2;
2328 }
2329 }
2330
2331 /* clamp to max that the registers can hold */
2332 if (INTEL_INFO(dev)->gen >= 7)
2333 /* IVB/HSW primary/sprite plane watermarks */
2334 max = level == 0 ? 127 : 1023;
2335 else if (!is_sprite)
2336 /* ILK/SNB primary plane watermarks */
2337 max = level == 0 ? 127 : 511;
2338 else
2339 /* ILK/SNB sprite plane watermarks */
2340 max = level == 0 ? 63 : 255;
2341
2342 return min(fifo_size, max);
2343}
2344
2345/* Calculate the maximum cursor plane watermark */
2346static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002347 int level,
2348 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002349{
2350 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002351 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002352 return 64;
2353
2354 /* otherwise just report max that registers can hold */
2355 if (INTEL_INFO(dev)->gen >= 7)
2356 return level == 0 ? 63 : 255;
2357 else
2358 return level == 0 ? 31 : 63;
2359}
2360
2361/* Calculate the maximum FBC watermark */
2362static unsigned int ilk_fbc_wm_max(void)
2363{
2364 /* max that registers can hold */
2365 return 15;
2366}
2367
2368static void ilk_wm_max(struct drm_device *dev,
2369 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002370 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002371 enum intel_ddb_partitioning ddb_partitioning,
2372 struct hsw_wm_maximums *max)
2373{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002374 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2375 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2376 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002377 max->fbc = ilk_fbc_wm_max();
2378}
2379
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002380static bool ilk_check_wm(int level,
2381 const struct hsw_wm_maximums *max,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002382 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002383{
2384 bool ret;
2385
2386 /* already determined to be invalid? */
2387 if (!result->enable)
2388 return false;
2389
2390 result->enable = result->pri_val <= max->pri &&
2391 result->spr_val <= max->spr &&
2392 result->cur_val <= max->cur;
2393
2394 ret = result->enable;
2395
2396 /*
2397 * HACK until we can pre-compute everything,
2398 * and thus fail gracefully if LP0 watermarks
2399 * are exceeded...
2400 */
2401 if (level == 0 && !result->enable) {
2402 if (result->pri_val > max->pri)
2403 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2404 level, result->pri_val, max->pri);
2405 if (result->spr_val > max->spr)
2406 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2407 level, result->spr_val, max->spr);
2408 if (result->cur_val > max->cur)
2409 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2410 level, result->cur_val, max->cur);
2411
2412 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2413 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2414 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2415 result->enable = true;
2416 }
2417
2418 DRM_DEBUG_KMS("WM%d: %sabled\n", level, result->enable ? "en" : "dis");
2419
2420 return ret;
2421}
2422
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002423static void ilk_compute_wm_level(struct drm_i915_private *dev_priv,
2424 int level,
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002425 const struct hsw_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002426 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002427{
2428 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2429 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2430 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2431
2432 /* WM1+ latency values stored in 0.5us units */
2433 if (level > 0) {
2434 pri_latency *= 5;
2435 spr_latency *= 5;
2436 cur_latency *= 5;
2437 }
2438
2439 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2440 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2441 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2442 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2443 result->enable = true;
2444}
2445
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002446static bool hsw_compute_lp_wm(struct drm_i915_private *dev_priv,
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002447 int level, const struct hsw_wm_maximums *max,
2448 const struct hsw_pipe_wm_parameters *params,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002449 struct intel_wm_level *result)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002450{
2451 enum pipe pipe;
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002452 struct intel_wm_level res[3];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002453
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002454 for (pipe = PIPE_A; pipe <= PIPE_C; pipe++)
2455 ilk_compute_wm_level(dev_priv, level, &params[pipe], &res[pipe]);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002456
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002457 result->pri_val = max3(res[0].pri_val, res[1].pri_val, res[2].pri_val);
2458 result->spr_val = max3(res[0].spr_val, res[1].spr_val, res[2].spr_val);
2459 result->cur_val = max3(res[0].cur_val, res[1].cur_val, res[2].cur_val);
2460 result->fbc_val = max3(res[0].fbc_val, res[1].fbc_val, res[2].fbc_val);
2461 result->enable = true;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002462
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002463 return ilk_check_wm(level, max, result);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002464}
2465
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002466static uint32_t hsw_compute_wm_pipe(struct drm_i915_private *dev_priv,
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002467 enum pipe pipe,
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002468 const struct hsw_pipe_wm_parameters *params)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002469{
2470 uint32_t pri_val, cur_val, spr_val;
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002471 /* WM0 latency values stored in 0.1us units */
2472 uint16_t pri_latency = dev_priv->wm.pri_latency[0];
2473 uint16_t spr_latency = dev_priv->wm.spr_latency[0];
2474 uint16_t cur_latency = dev_priv->wm.cur_latency[0];
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002475
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002476 pri_val = ilk_compute_pri_wm(params, pri_latency, false);
2477 spr_val = ilk_compute_spr_wm(params, spr_latency);
2478 cur_val = ilk_compute_cur_wm(params, cur_latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002479
2480 WARN(pri_val > 127,
2481 "Primary WM error, mode not supported for pipe %c\n",
2482 pipe_name(pipe));
2483 WARN(spr_val > 127,
2484 "Sprite WM error, mode not supported for pipe %c\n",
2485 pipe_name(pipe));
2486 WARN(cur_val > 63,
2487 "Cursor WM error, mode not supported for pipe %c\n",
2488 pipe_name(pipe));
2489
2490 return (pri_val << WM0_PIPE_PLANE_SHIFT) |
2491 (spr_val << WM0_PIPE_SPRITE_SHIFT) |
2492 cur_val;
2493}
2494
2495static uint32_t
2496hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002497{
2498 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002500 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002501 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002502
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002503 if (!intel_crtc_active(crtc))
2504 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002505
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002506 /* The WM are computed with base on how long it takes to fill a single
2507 * row at the given clock rate, multiplied by 8.
2508 * */
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002509 linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
2510 ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
2511 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002512
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002513 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2514 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002515}
2516
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002517static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2518{
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520
2521 if (IS_HASWELL(dev)) {
2522 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2523
2524 wm[0] = (sskpd >> 56) & 0xFF;
2525 if (wm[0] == 0)
2526 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002527 wm[1] = (sskpd >> 4) & 0xFF;
2528 wm[2] = (sskpd >> 12) & 0xFF;
2529 wm[3] = (sskpd >> 20) & 0x1FF;
2530 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002531 } else if (INTEL_INFO(dev)->gen >= 6) {
2532 uint32_t sskpd = I915_READ(MCH_SSKPD);
2533
2534 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2535 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2536 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2537 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002538 } else if (INTEL_INFO(dev)->gen >= 5) {
2539 uint32_t mltr = I915_READ(MLTR_ILK);
2540
2541 /* ILK primary LP0 latency is 700 ns */
2542 wm[0] = 7;
2543 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2544 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002545 }
2546}
2547
Ville Syrjälä53615a52013-08-01 16:18:50 +03002548static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2549{
2550 /* ILK sprite LP0 latency is 1300 ns */
2551 if (INTEL_INFO(dev)->gen == 5)
2552 wm[0] = 13;
2553}
2554
2555static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2556{
2557 /* ILK cursor LP0 latency is 1300 ns */
2558 if (INTEL_INFO(dev)->gen == 5)
2559 wm[0] = 13;
2560
2561 /* WaDoubleCursorLP3Latency:ivb */
2562 if (IS_IVYBRIDGE(dev))
2563 wm[3] *= 2;
2564}
2565
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002566static void intel_print_wm_latency(struct drm_device *dev,
2567 const char *name,
2568 const uint16_t wm[5])
2569{
2570 int level, max_level;
2571
2572 /* how many WM levels are we expecting */
2573 if (IS_HASWELL(dev))
2574 max_level = 4;
2575 else if (INTEL_INFO(dev)->gen >= 6)
2576 max_level = 3;
2577 else
2578 max_level = 2;
2579
2580 for (level = 0; level <= max_level; level++) {
2581 unsigned int latency = wm[level];
2582
2583 if (latency == 0) {
2584 DRM_ERROR("%s WM%d latency not provided\n",
2585 name, level);
2586 continue;
2587 }
2588
2589 /* WM1+ latency values in 0.5us units */
2590 if (level > 0)
2591 latency *= 5;
2592
2593 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2594 name, level, wm[level],
2595 latency / 10, latency % 10);
2596 }
2597}
2598
Ville Syrjälä53615a52013-08-01 16:18:50 +03002599static void intel_setup_wm_latency(struct drm_device *dev)
2600{
2601 struct drm_i915_private *dev_priv = dev->dev_private;
2602
2603 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2604
2605 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2606 sizeof(dev_priv->wm.pri_latency));
2607 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2608 sizeof(dev_priv->wm.pri_latency));
2609
2610 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2611 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002612
2613 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2614 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2615 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002616}
2617
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002618static void hsw_compute_wm_parameters(struct drm_device *dev,
2619 struct hsw_pipe_wm_parameters *params,
Paulo Zanoni861f3382013-05-31 10:19:21 -03002620 struct hsw_wm_maximums *lp_max_1_2,
2621 struct hsw_wm_maximums *lp_max_5_6)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002622{
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002623 struct drm_crtc *crtc;
2624 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002625 enum pipe pipe;
Ville Syrjälä240264f2013-08-07 13:29:12 +03002626 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002627
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002628 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2630 struct hsw_pipe_wm_parameters *p;
2631
2632 pipe = intel_crtc->pipe;
2633 p = &params[pipe];
2634
2635 p->active = intel_crtc_active(crtc);
2636 if (!p->active)
2637 continue;
2638
Ville Syrjälä240264f2013-08-07 13:29:12 +03002639 config.num_pipes_active++;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002640
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002641 p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
Ville Syrjälä36587292013-07-05 11:57:16 +03002642 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002643 p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
2644 p->cur.bytes_per_pixel = 4;
2645 p->pri.horiz_pixels =
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002646 intel_crtc->config.requested_mode.hdisplay;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002647 p->cur.horiz_pixels = 64;
2648 /* TODO: for now, assume primary and cursor planes are always enabled. */
2649 p->pri.enabled = true;
2650 p->cur.enabled = true;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002651 }
2652
2653 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2654 struct intel_plane *intel_plane = to_intel_plane(plane);
2655 struct hsw_pipe_wm_parameters *p;
2656
2657 pipe = intel_plane->pipe;
2658 p = &params[pipe];
2659
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002660 p->spr = intel_plane->wm;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002661
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002662 config.sprites_enabled |= p->spr.enabled;
2663 config.sprites_scaled |= p->spr.scaled;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002664 }
Paulo Zanonicca32e92013-05-31 11:45:06 -03002665
Ville Syrjälä240264f2013-08-07 13:29:12 +03002666 ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_1_2, lp_max_1_2);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667
2668 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002669 if (INTEL_INFO(dev)->gen >= 7 && config.num_pipes_active <= 1)
2670 ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_5_6, lp_max_5_6);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002671 else
2672 *lp_max_5_6 = *lp_max_1_2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002673}
2674
2675static void hsw_compute_wm_results(struct drm_device *dev,
Ville Syrjäläac830fe2013-08-30 14:30:23 +03002676 const struct hsw_pipe_wm_parameters *params,
2677 const struct hsw_wm_maximums *lp_maximums,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002678 struct hsw_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002679{
2680 struct drm_i915_private *dev_priv = dev->dev_private;
2681 struct drm_crtc *crtc;
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002682 struct intel_wm_level lp_results[4] = {};
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002683 enum pipe pipe;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002684 int level, max_level, wm_lp;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002685
Paulo Zanonicca32e92013-05-31 11:45:06 -03002686 for (level = 1; level <= 4; level++)
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002687 if (!hsw_compute_lp_wm(dev_priv, level,
2688 lp_maximums, params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002689 &lp_results[level - 1]))
2690 break;
2691 max_level = level - 1;
2692
Ville Syrjälä5c536612013-08-09 18:02:09 +03002693 memset(results, 0, sizeof(*results));
2694
Paulo Zanonicca32e92013-05-31 11:45:06 -03002695 /* The spec says it is preferred to disable FBC WMs instead of disabling
2696 * a WM level. */
2697 results->enable_fbc_wm = true;
2698 for (level = 1; level <= max_level; level++) {
Dan Carpenter16e54062013-08-09 13:07:31 +03002699 if (lp_results[level - 1].fbc_val > lp_maximums->fbc) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002700 results->enable_fbc_wm = false;
Ville Syrjälä71fff202013-08-06 22:24:03 +03002701 lp_results[level - 1].fbc_val = 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002702 }
2703 }
2704
Paulo Zanonicca32e92013-05-31 11:45:06 -03002705 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002706 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002707
2708 level = (max_level == 4 && wm_lp > 1) ? wm_lp + 1 : wm_lp;
2709 if (level > max_level)
2710 break;
2711
2712 r = &lp_results[level - 1];
2713 results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
2714 r->fbc_val,
2715 r->pri_val,
2716 r->cur_val);
2717 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
2718 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002719
2720 for_each_pipe(pipe)
Ville Syrjälä5b77da32013-08-01 16:18:51 +03002721 results->wm_pipe[pipe] = hsw_compute_wm_pipe(dev_priv, pipe,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002722 &params[pipe]);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002723
2724 for_each_pipe(pipe) {
2725 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002726 results->wm_linetime[pipe] = hsw_compute_linetime_wm(dev, crtc);
2727 }
2728}
2729
Paulo Zanoni861f3382013-05-31 10:19:21 -03002730/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2731 * case both are at the same level. Prefer r1 in case they're the same. */
Damien Lespiauf4db9322013-06-24 22:59:50 +01002732static struct hsw_wm_values *hsw_find_best_result(struct hsw_wm_values *r1,
2733 struct hsw_wm_values *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002734{
2735 int i, val_r1 = 0, val_r2 = 0;
2736
2737 for (i = 0; i < 3; i++) {
2738 if (r1->wm_lp[i] & WM3_LP_EN)
2739 val_r1 = r1->wm_lp[i] & WM1_LP_LATENCY_MASK;
2740 if (r2->wm_lp[i] & WM3_LP_EN)
2741 val_r2 = r2->wm_lp[i] & WM1_LP_LATENCY_MASK;
2742 }
2743
2744 if (val_r1 == val_r2) {
2745 if (r2->enable_fbc_wm && !r1->enable_fbc_wm)
2746 return r2;
2747 else
2748 return r1;
2749 } else if (val_r1 > val_r2) {
2750 return r1;
2751 } else {
2752 return r2;
2753 }
2754}
2755
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002756/*
2757 * The spec says we shouldn't write when we don't need, because every write
2758 * causes WMs to be re-evaluated, expending some power.
2759 */
2760static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
2761 struct hsw_wm_values *results,
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002762 enum intel_ddb_partitioning partitioning)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002763{
2764 struct hsw_wm_values previous;
2765 uint32_t val;
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002766 enum intel_ddb_partitioning prev_partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002767 bool prev_enable_fbc_wm;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002768
2769 previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
2770 previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
2771 previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
2772 previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
2773 previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
2774 previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
2775 previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
2776 previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2777 previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2778 previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
2779 previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
2780 previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
2781
2782 prev_partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002783 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784
Paulo Zanonicca32e92013-05-31 11:45:06 -03002785 prev_enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2786
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787 if (memcmp(results->wm_pipe, previous.wm_pipe,
2788 sizeof(results->wm_pipe)) == 0 &&
2789 memcmp(results->wm_lp, previous.wm_lp,
2790 sizeof(results->wm_lp)) == 0 &&
2791 memcmp(results->wm_lp_spr, previous.wm_lp_spr,
2792 sizeof(results->wm_lp_spr)) == 0 &&
2793 memcmp(results->wm_linetime, previous.wm_linetime,
2794 sizeof(results->wm_linetime)) == 0 &&
Paulo Zanonicca32e92013-05-31 11:45:06 -03002795 partitioning == prev_partitioning &&
2796 results->enable_fbc_wm == prev_enable_fbc_wm)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 return;
2798
2799 if (previous.wm_lp[2] != 0)
2800 I915_WRITE(WM3_LP_ILK, 0);
2801 if (previous.wm_lp[1] != 0)
2802 I915_WRITE(WM2_LP_ILK, 0);
2803 if (previous.wm_lp[0] != 0)
2804 I915_WRITE(WM1_LP_ILK, 0);
2805
2806 if (previous.wm_pipe[0] != results->wm_pipe[0])
2807 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
2808 if (previous.wm_pipe[1] != results->wm_pipe[1])
2809 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
2810 if (previous.wm_pipe[2] != results->wm_pipe[2])
2811 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2812
2813 if (previous.wm_linetime[0] != results->wm_linetime[0])
2814 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
2815 if (previous.wm_linetime[1] != results->wm_linetime[1])
2816 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
2817 if (previous.wm_linetime[2] != results->wm_linetime[2])
2818 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2819
2820 if (prev_partitioning != partitioning) {
2821 val = I915_READ(WM_MISC);
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002822 if (partitioning == INTEL_DDB_PART_1_2)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002823 val &= ~WM_MISC_DATA_PARTITION_5_6;
2824 else
2825 val |= WM_MISC_DATA_PARTITION_5_6;
2826 I915_WRITE(WM_MISC, val);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002827 }
2828
Paulo Zanonicca32e92013-05-31 11:45:06 -03002829 if (prev_enable_fbc_wm != results->enable_fbc_wm) {
2830 val = I915_READ(DISP_ARB_CTL);
2831 if (results->enable_fbc_wm)
2832 val &= ~DISP_FBC_WM_DIS;
2833 else
2834 val |= DISP_FBC_WM_DIS;
2835 I915_WRITE(DISP_ARB_CTL, val);
2836 }
2837
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002838 if (previous.wm_lp_spr[0] != results->wm_lp_spr[0])
2839 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2840 if (previous.wm_lp_spr[1] != results->wm_lp_spr[1])
2841 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2842 if (previous.wm_lp_spr[2] != results->wm_lp_spr[2])
2843 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2844
2845 if (results->wm_lp[0] != 0)
2846 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
2847 if (results->wm_lp[1] != 0)
2848 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
2849 if (results->wm_lp[2] != 0)
2850 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
2851}
2852
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002853static void haswell_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002855 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002856 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002857 struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002858 struct hsw_pipe_wm_parameters params[3];
Paulo Zanoni861f3382013-05-31 10:19:21 -03002859 struct hsw_wm_values results_1_2, results_5_6, *best_results;
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002860 enum intel_ddb_partitioning partitioning;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002861
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002862 hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002863
Ville Syrjälä53615a52013-08-01 16:18:50 +03002864 hsw_compute_wm_results(dev, params,
Ville Syrjälä53615a52013-08-01 16:18:50 +03002865 &lp_max_1_2, &results_1_2);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002866 if (lp_max_1_2.pri != lp_max_5_6.pri) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03002867 hsw_compute_wm_results(dev, params,
Ville Syrjälä53615a52013-08-01 16:18:50 +03002868 &lp_max_5_6, &results_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002869 best_results = hsw_find_best_result(&results_1_2, &results_5_6);
2870 } else {
2871 best_results = &results_1_2;
2872 }
2873
2874 partitioning = (best_results == &results_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002875 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002876
2877 hsw_write_wm_values(dev_priv, best_results, partitioning);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002878}
2879
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002880static void haswell_update_sprite_wm(struct drm_plane *plane,
2881 struct drm_crtc *crtc,
Paulo Zanoni526682e2013-05-24 11:59:18 -03002882 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +03002883 bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002884{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002885 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002886
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002887 intel_plane->wm.enabled = enabled;
2888 intel_plane->wm.scaled = scaled;
2889 intel_plane->wm.horiz_pixels = sprite_width;
2890 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002891
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002892 haswell_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002893}
2894
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002895static bool
2896sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
2897 uint32_t sprite_width, int pixel_size,
2898 const struct intel_watermark_params *display,
2899 int display_latency_ns, int *sprite_wm)
2900{
2901 struct drm_crtc *crtc;
2902 int clock;
2903 int entries, tlb_miss;
2904
2905 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00002906 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002907 *sprite_wm = display->guard_size;
2908 return false;
2909 }
2910
2911 clock = crtc->mode.clock;
2912
2913 /* Use the small buffer method to calculate the sprite watermark */
2914 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
2915 tlb_miss = display->fifo_size*display->cacheline_size -
2916 sprite_width * 8;
2917 if (tlb_miss > 0)
2918 entries += tlb_miss;
2919 entries = DIV_ROUND_UP(entries, display->cacheline_size);
2920 *sprite_wm = entries + display->guard_size;
2921 if (*sprite_wm > (int)display->max_wm)
2922 *sprite_wm = display->max_wm;
2923
2924 return true;
2925}
2926
2927static bool
2928sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
2929 uint32_t sprite_width, int pixel_size,
2930 const struct intel_watermark_params *display,
2931 int latency_ns, int *sprite_wm)
2932{
2933 struct drm_crtc *crtc;
2934 unsigned long line_time_us;
2935 int clock;
2936 int line_count, line_size;
2937 int small, large;
2938 int entries;
2939
2940 if (!latency_ns) {
2941 *sprite_wm = 0;
2942 return false;
2943 }
2944
2945 crtc = intel_get_crtc_for_plane(dev, plane);
2946 clock = crtc->mode.clock;
2947 if (!clock) {
2948 *sprite_wm = 0;
2949 return false;
2950 }
2951
2952 line_time_us = (sprite_width * 1000) / clock;
2953 if (!line_time_us) {
2954 *sprite_wm = 0;
2955 return false;
2956 }
2957
2958 line_count = (latency_ns / line_time_us + 1000) / 1000;
2959 line_size = sprite_width * pixel_size;
2960
2961 /* Use the minimum of the small and large buffer method for primary */
2962 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
2963 large = line_count * line_size;
2964
2965 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
2966 *sprite_wm = entries + display->guard_size;
2967
2968 return *sprite_wm > 0x3ff ? false : true;
2969}
2970
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002971static void sandybridge_update_sprite_wm(struct drm_plane *plane,
2972 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002973 uint32_t sprite_width, int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002974 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002975{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002976 struct drm_device *dev = plane->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002977 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002978 int pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03002979 int latency = dev_priv->wm.spr_latency[0] * 100; /* In unit 0.1us */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002980 u32 val;
2981 int sprite_wm, reg;
2982 int ret;
2983
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002984 if (!enabled)
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03002985 return;
2986
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002987 switch (pipe) {
2988 case 0:
2989 reg = WM0_PIPEA_ILK;
2990 break;
2991 case 1:
2992 reg = WM0_PIPEB_ILK;
2993 break;
2994 case 2:
2995 reg = WM0_PIPEC_IVB;
2996 break;
2997 default:
2998 return; /* bad pipe */
2999 }
3000
3001 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
3002 &sandybridge_display_wm_info,
3003 latency, &sprite_wm);
3004 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003005 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
3006 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003007 return;
3008 }
3009
3010 val = I915_READ(reg);
3011 val &= ~WM0_PIPE_SPRITE_MASK;
3012 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003013 DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003014
3015
3016 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
3017 pixel_size,
3018 &sandybridge_display_srwm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03003019 dev_priv->wm.spr_latency[1] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003020 &sprite_wm);
3021 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003022 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
3023 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003024 return;
3025 }
3026 I915_WRITE(WM1S_LP_ILK, sprite_wm);
3027
3028 /* Only IVB has two more LP watermarks for sprite */
3029 if (!IS_IVYBRIDGE(dev))
3030 return;
3031
3032 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
3033 pixel_size,
3034 &sandybridge_display_srwm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03003035 dev_priv->wm.spr_latency[2] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003036 &sprite_wm);
3037 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003038 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
3039 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003040 return;
3041 }
3042 I915_WRITE(WM2S_LP_IVB, sprite_wm);
3043
3044 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
3045 pixel_size,
3046 &sandybridge_display_srwm_info,
Ville Syrjäläb0aea5d2013-08-01 16:18:54 +03003047 dev_priv->wm.spr_latency[3] * 500,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003048 &sprite_wm);
3049 if (!ret) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003050 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
3051 pipe_name(pipe));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003052 return;
3053 }
3054 I915_WRITE(WM3S_LP_IVB, sprite_wm);
3055}
3056
3057/**
3058 * intel_update_watermarks - update FIFO watermark values based on current modes
3059 *
3060 * Calculate watermark values for the various WM regs based on current mode
3061 * and plane configuration.
3062 *
3063 * There are several cases to deal with here:
3064 * - normal (i.e. non-self-refresh)
3065 * - self-refresh (SR) mode
3066 * - lines are large relative to FIFO size (buffer can hold up to 2)
3067 * - lines are small relative to FIFO size (buffer can hold more than 2
3068 * lines), so need to account for TLB latency
3069 *
3070 * The normal calculation is:
3071 * watermark = dotclock * bytes per pixel * latency
3072 * where latency is platform & configuration dependent (we assume pessimal
3073 * values here).
3074 *
3075 * The SR calculation is:
3076 * watermark = (trunc(latency/line time)+1) * surface width *
3077 * bytes per pixel
3078 * where
3079 * line time = htotal / dotclock
3080 * surface width = hdisplay for normal plane and 64 for cursor
3081 * and latency is assumed to be high, as above.
3082 *
3083 * The final value programmed to the register should always be rounded up,
3084 * and include an extra 2 entries to account for clock crossings.
3085 *
3086 * We don't use the sprite, so we can ignore that. And on Crestline we have
3087 * to set the non-SR watermarks to 8.
3088 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003089void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003090{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003091 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003092
3093 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003094 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003095}
3096
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003097void intel_update_sprite_watermarks(struct drm_plane *plane,
3098 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -03003099 uint32_t sprite_width, int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003100 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003101{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003102 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003103
3104 if (dev_priv->display.update_sprite_wm)
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003105 dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003106 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003107}
3108
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003109static struct drm_i915_gem_object *
3110intel_alloc_context_page(struct drm_device *dev)
3111{
3112 struct drm_i915_gem_object *ctx;
3113 int ret;
3114
3115 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3116
3117 ctx = i915_gem_alloc_object(dev, 4096);
3118 if (!ctx) {
3119 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3120 return NULL;
3121 }
3122
Ben Widawskyc37e2202013-07-31 16:59:58 -07003123 ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003124 if (ret) {
3125 DRM_ERROR("failed to pin power context: %d\n", ret);
3126 goto err_unref;
3127 }
3128
3129 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3130 if (ret) {
3131 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3132 goto err_unpin;
3133 }
3134
3135 return ctx;
3136
3137err_unpin:
3138 i915_gem_object_unpin(ctx);
3139err_unref:
3140 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003141 return NULL;
3142}
3143
Daniel Vetter92703882012-08-09 16:46:01 +02003144/**
3145 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003146 */
3147DEFINE_SPINLOCK(mchdev_lock);
3148
3149/* Global for IPS driver to get at the current i915 device. Protected by
3150 * mchdev_lock. */
3151static struct drm_i915_private *i915_mch_dev;
3152
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003153bool ironlake_set_drps(struct drm_device *dev, u8 val)
3154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156 u16 rgvswctl;
3157
Daniel Vetter92703882012-08-09 16:46:01 +02003158 assert_spin_locked(&mchdev_lock);
3159
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003160 rgvswctl = I915_READ16(MEMSWCTL);
3161 if (rgvswctl & MEMCTL_CMD_STS) {
3162 DRM_DEBUG("gpu busy, RCS change rejected\n");
3163 return false; /* still busy with another command */
3164 }
3165
3166 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3167 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3168 I915_WRITE16(MEMSWCTL, rgvswctl);
3169 POSTING_READ16(MEMSWCTL);
3170
3171 rgvswctl |= MEMCTL_CMD_STS;
3172 I915_WRITE16(MEMSWCTL, rgvswctl);
3173
3174 return true;
3175}
3176
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003177static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003178{
3179 struct drm_i915_private *dev_priv = dev->dev_private;
3180 u32 rgvmodectl = I915_READ(MEMMODECTL);
3181 u8 fmax, fmin, fstart, vstart;
3182
Daniel Vetter92703882012-08-09 16:46:01 +02003183 spin_lock_irq(&mchdev_lock);
3184
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003185 /* Enable temp reporting */
3186 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3187 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3188
3189 /* 100ms RC evaluation intervals */
3190 I915_WRITE(RCUPEI, 100000);
3191 I915_WRITE(RCDNEI, 100000);
3192
3193 /* Set max/min thresholds to 90ms and 80ms respectively */
3194 I915_WRITE(RCBMAXAVG, 90000);
3195 I915_WRITE(RCBMINAVG, 80000);
3196
3197 I915_WRITE(MEMIHYST, 1);
3198
3199 /* Set up min, max, and cur for interrupt handling */
3200 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3201 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3202 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3203 MEMMODE_FSTART_SHIFT;
3204
3205 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3206 PXVFREQ_PX_SHIFT;
3207
Daniel Vetter20e4d402012-08-08 23:35:39 +02003208 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3209 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003210
Daniel Vetter20e4d402012-08-08 23:35:39 +02003211 dev_priv->ips.max_delay = fstart;
3212 dev_priv->ips.min_delay = fmin;
3213 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003214
3215 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3216 fmax, fmin, fstart);
3217
3218 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3219
3220 /*
3221 * Interrupts will be enabled in ironlake_irq_postinstall
3222 */
3223
3224 I915_WRITE(VIDSTART, vstart);
3225 POSTING_READ(VIDSTART);
3226
3227 rgvmodectl |= MEMMODE_SWMODE_EN;
3228 I915_WRITE(MEMMODECTL, rgvmodectl);
3229
Daniel Vetter92703882012-08-09 16:46:01 +02003230 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003231 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003232 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003233
3234 ironlake_set_drps(dev, fstart);
3235
Daniel Vetter20e4d402012-08-08 23:35:39 +02003236 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003237 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003238 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3239 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3240 getrawmonotonic(&dev_priv->ips.last_time2);
Daniel Vetter92703882012-08-09 16:46:01 +02003241
3242 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003243}
3244
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003245static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003246{
3247 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003248 u16 rgvswctl;
3249
3250 spin_lock_irq(&mchdev_lock);
3251
3252 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003253
3254 /* Ack interrupts, disable EFC interrupt */
3255 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3256 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3257 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3258 I915_WRITE(DEIIR, DE_PCU_EVENT);
3259 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3260
3261 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003262 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003263 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003264 rgvswctl |= MEMCTL_CMD_STS;
3265 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003266 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003267
Daniel Vetter92703882012-08-09 16:46:01 +02003268 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003269}
3270
Daniel Vetteracbe9472012-07-26 11:50:05 +02003271/* There's a funny hw issue where the hw returns all 0 when reading from
3272 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3273 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3274 * all limits and the gpu stuck at whatever frequency it is at atm).
3275 */
Daniel Vetter65bccb52012-08-08 17:42:52 +02003276static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003277{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003278 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003279
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003280 limits = 0;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003281
3282 if (*val >= dev_priv->rps.max_delay)
3283 *val = dev_priv->rps.max_delay;
3284 limits |= dev_priv->rps.max_delay << 24;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003285
Daniel Vetter20b46e52012-07-26 11:16:14 +02003286 /* Only set the down limit when we've reached the lowest level to avoid
3287 * getting more interrupts, otherwise leave this clear. This prevents a
3288 * race in the hw when coming out of rc6: There's a tiny window where
3289 * the hw runs at the minimal clock before selecting the desired
3290 * frequency, if the down threshold expires in that window we will not
3291 * receive a down interrupt. */
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003292 if (*val <= dev_priv->rps.min_delay) {
3293 *val = dev_priv->rps.min_delay;
3294 limits |= dev_priv->rps.min_delay << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003295 }
3296
3297 return limits;
3298}
3299
3300void gen6_set_rps(struct drm_device *dev, u8 val)
3301{
3302 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter65bccb52012-08-08 17:42:52 +02003303 u32 limits = gen6_rps_limits(dev_priv, &val);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003304
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003305 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky79249632012-09-07 19:43:42 -07003306 WARN_ON(val > dev_priv->rps.max_delay);
3307 WARN_ON(val < dev_priv->rps.min_delay);
Daniel Vetter004777c2012-08-09 15:07:01 +02003308
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003309 if (val == dev_priv->rps.cur_delay)
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003310 return;
3311
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03003312 if (IS_HASWELL(dev))
3313 I915_WRITE(GEN6_RPNSWREQ,
3314 HSW_FREQUENCY(val));
3315 else
3316 I915_WRITE(GEN6_RPNSWREQ,
3317 GEN6_FREQUENCY(val) |
3318 GEN6_OFFSET(0) |
3319 GEN6_AGGRESSIVE_TURBO);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003320
3321 /* Make sure we continue to get interrupts
3322 * until we hit the minimum or maximum frequencies.
3323 */
3324 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
3325
Ben Widawskyd5570a72012-09-07 19:43:41 -07003326 POSTING_READ(GEN6_RPNSWREQ);
3327
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003328 dev_priv->rps.cur_delay = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003329
3330 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003331}
3332
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003333/*
3334 * Wait until the previous freq change has completed,
3335 * or the timeout elapsed, and then update our notion
3336 * of the current GPU frequency.
3337 */
3338static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
3339{
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003340 u32 pval;
3341
3342 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3343
Ville Syrjäläe8474402013-06-26 17:43:24 +03003344 if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
3345 DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003346
3347 pval >>= 8;
3348
3349 if (pval != dev_priv->rps.cur_delay)
3350 DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
3351 vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
3352 dev_priv->rps.cur_delay,
3353 vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
3354
3355 dev_priv->rps.cur_delay = pval;
3356}
3357
Jesse Barnes0a073b82013-04-17 15:54:58 -07003358void valleyview_set_rps(struct drm_device *dev, u8 val)
3359{
3360 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003361
3362 gen6_rps_limits(dev_priv, &val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003363
3364 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3365 WARN_ON(val > dev_priv->rps.max_delay);
3366 WARN_ON(val < dev_priv->rps.min_delay);
3367
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003368 vlv_update_rps_cur_delay(dev_priv);
3369
Ville Syrjälä73008b92013-06-25 19:21:01 +03003370 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Jesse Barnes0a073b82013-04-17 15:54:58 -07003371 vlv_gpu_freq(dev_priv->mem_freq,
3372 dev_priv->rps.cur_delay),
Ville Syrjälä73008b92013-06-25 19:21:01 +03003373 dev_priv->rps.cur_delay,
3374 vlv_gpu_freq(dev_priv->mem_freq, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003375
3376 if (val == dev_priv->rps.cur_delay)
3377 return;
3378
Jani Nikulaae992582013-05-22 15:36:19 +03003379 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003380
Ville Syrjälä80814ae2013-06-25 19:21:02 +03003381 dev_priv->rps.cur_delay = val;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003382
3383 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
3384}
3385
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003386static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003387{
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003390 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Ben Widawsky48484052013-05-28 19:22:27 -07003391 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003392 /* Complete PM interrupt masking here doesn't race with the rps work
3393 * item again unmasking PM interrupts because that is using a different
3394 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3395 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3396
Daniel Vetter59cdb632013-07-04 23:35:28 +02003397 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003398 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003399 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003400
Ben Widawsky48484052013-05-28 19:22:27 -07003401 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003402}
3403
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003404static void gen6_disable_rps(struct drm_device *dev)
3405{
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407
3408 I915_WRITE(GEN6_RC_CONTROL, 0);
3409 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3410
3411 gen6_disable_rps_interrupts(dev);
3412}
3413
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003414static void valleyview_disable_rps(struct drm_device *dev)
3415{
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417
3418 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003419
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003420 gen6_disable_rps_interrupts(dev);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003421
3422 if (dev_priv->vlv_pctx) {
3423 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3424 dev_priv->vlv_pctx = NULL;
3425 }
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003426}
3427
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003428int intel_enable_rc6(const struct drm_device *dev)
3429{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003430 /* No RC6 before Ironlake */
3431 if (INTEL_INFO(dev)->gen < 5)
3432 return 0;
3433
Daniel Vetter456470e2012-08-08 23:35:40 +02003434 /* Respect the kernel parameter if it is set */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003435 if (i915_enable_rc6 >= 0)
3436 return i915_enable_rc6;
3437
Chris Wilson6567d742012-11-10 10:00:06 +00003438 /* Disable RC6 on Ironlake */
3439 if (INTEL_INFO(dev)->gen == 5)
3440 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003441
Daniel Vetter456470e2012-08-08 23:35:40 +02003442 if (IS_HASWELL(dev)) {
3443 DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
3444 return INTEL_RC6_ENABLE;
3445 }
3446
3447 /* snb/ivb have more than one rc6 state. */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003448 if (INTEL_INFO(dev)->gen == 6) {
3449 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
3450 return INTEL_RC6_ENABLE;
3451 }
Daniel Vetter456470e2012-08-08 23:35:40 +02003452
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003453 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
3454 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
3455}
3456
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003457static void gen6_enable_rps_interrupts(struct drm_device *dev)
3458{
3459 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalaa9c1f902013-08-22 21:09:00 +03003460 u32 enabled_intrs;
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003461
3462 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003463 WARN_ON(dev_priv->rps.pm_iir);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03003464 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003465 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
3466 spin_unlock_irq(&dev_priv->irq_lock);
Mika Kuoppalaa9c1f902013-08-22 21:09:00 +03003467
Vinit Azadfd547d22013-08-14 13:34:33 -07003468 /* only unmask PM interrupts we need. Mask all others. */
Mika Kuoppalaa9c1f902013-08-22 21:09:00 +03003469 enabled_intrs = GEN6_PM_RPS_EVENTS;
3470
3471 /* IVB and SNB hard hangs on looping batchbuffer
3472 * if GEN6_PM_UP_EI_EXPIRED is masked.
3473 */
3474 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
3475 enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
3476
3477 I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003478}
3479
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003480static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003481{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003482 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003483 struct intel_ring_buffer *ring;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003484 u32 rp_state_cap;
3485 u32 gt_perf_status;
Ben Widawsky31643d52012-09-26 10:34:01 -07003486 u32 rc6vids, pcu_mbox, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003487 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003488 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003489 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003490
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003491 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003492
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003493 /* Here begins a magic sequence of register writes to enable
3494 * auto-downclocking.
3495 *
3496 * Perhaps there might be some value in exposing these to
3497 * userspace...
3498 */
3499 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003500
3501 /* Clear the DBG now so we don't confuse earlier errors */
3502 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3503 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3504 I915_WRITE(GTFIFODBG, gtfifodbg);
3505 }
3506
3507 gen6_gt_force_wake_get(dev_priv);
3508
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003509 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3510 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3511
Ben Widawsky31c77382013-04-05 14:29:22 -07003512 /* In units of 50MHz */
3513 dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003514 dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
3515 dev_priv->rps.cur_delay = 0;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003516
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003517 /* disable the counters and set deterministic thresholds */
3518 I915_WRITE(GEN6_RC_CONTROL, 0);
3519
3520 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3521 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3522 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3523 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3524 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3525
Chris Wilsonb4519512012-05-11 14:29:30 +01003526 for_each_ring(ring, dev_priv, i)
3527 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003528
3529 I915_WRITE(GEN6_RC_SLEEP, 0);
3530 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003531 if (INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev))
3532 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3533 else
3534 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003535 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003536 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3537
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003538 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003539 rc6_mode = intel_enable_rc6(dev_priv->dev);
3540 if (rc6_mode & INTEL_RC6_ENABLE)
3541 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3542
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003543 /* We don't use those on Haswell */
3544 if (!IS_HASWELL(dev)) {
3545 if (rc6_mode & INTEL_RC6p_ENABLE)
3546 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003547
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003548 if (rc6_mode & INTEL_RC6pp_ENABLE)
3549 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3550 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003551
3552 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003553 (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3554 (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3555 (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003556
3557 I915_WRITE(GEN6_RC_CONTROL,
3558 rc6_mask |
3559 GEN6_RC_CTL_EI_MODE(1) |
3560 GEN6_RC_CTL_HW_ENABLE);
3561
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03003562 if (IS_HASWELL(dev)) {
3563 I915_WRITE(GEN6_RPNSWREQ,
3564 HSW_FREQUENCY(10));
3565 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3566 HSW_FREQUENCY(12));
3567 } else {
3568 I915_WRITE(GEN6_RPNSWREQ,
3569 GEN6_FREQUENCY(10) |
3570 GEN6_OFFSET(0) |
3571 GEN6_AGGRESSIVE_TURBO);
3572 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3573 GEN6_FREQUENCY(12));
3574 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003575
3576 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
3577 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003578 dev_priv->rps.max_delay << 24 |
3579 dev_priv->rps.min_delay << 16);
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003580
Daniel Vetter1ee9ae32012-08-15 10:41:45 +02003581 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3582 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3583 I915_WRITE(GEN6_RP_UP_EI, 66000);
3584 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003585
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003586 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3587 I915_WRITE(GEN6_RP_CONTROL,
3588 GEN6_RP_MEDIA_TURBO |
Jesse Barnes89ba8292012-05-22 09:30:33 -07003589 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003590 GEN6_RP_MEDIA_IS_GFX |
3591 GEN6_RP_ENABLE |
3592 GEN6_RP_UP_BUSY_AVG |
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003593 (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003594
Ben Widawsky42c05262012-09-26 10:34:00 -07003595 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawsky988b36e2013-04-23 17:33:02 -07003596 if (!ret) {
Ben Widawsky42c05262012-09-26 10:34:00 -07003597 pcu_mbox = 0;
3598 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
Ben Widawskya2b3fc02013-03-19 20:19:56 -07003599 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
Ben Widawsky10e08492013-04-05 14:29:23 -07003600 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskya2b3fc02013-03-19 20:19:56 -07003601 (dev_priv->rps.max_delay & 0xff) * 50,
3602 (pcu_mbox & 0xff) * 50);
Ben Widawsky31c77382013-04-05 14:29:22 -07003603 dev_priv->rps.hw_max = pcu_mbox & 0xff;
Ben Widawsky42c05262012-09-26 10:34:00 -07003604 }
3605 } else {
3606 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003607 }
3608
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003609 gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003610
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003611 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003612
Ben Widawsky31643d52012-09-26 10:34:01 -07003613 rc6vids = 0;
3614 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3615 if (IS_GEN6(dev) && ret) {
3616 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3617 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3618 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3619 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3620 rc6vids &= 0xffff00;
3621 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3622 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3623 if (ret)
3624 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3625 }
3626
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003627 gen6_gt_force_wake_put(dev_priv);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003628}
3629
Paulo Zanonic67a4702013-08-19 13:18:09 -03003630void gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003631{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003632 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003633 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003634 unsigned int gpu_freq;
3635 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003636 int scaling_factor = 180;
3637
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003638 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003639
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003640 max_ia_freq = cpufreq_quick_get_max(0);
3641 /*
3642 * Default to measured freq if none found, PCU will ensure we don't go
3643 * over
3644 */
3645 if (!max_ia_freq)
3646 max_ia_freq = tsc_khz;
3647
3648 /* Convert from kHz to MHz */
3649 max_ia_freq /= 1000;
3650
Chris Wilson3ebecd02013-04-12 19:10:13 +01003651 min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
3652 /* convert DDR frequency from units of 133.3MHz to bandwidth */
3653 min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
3654
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003655 /*
3656 * For each potential GPU frequency, load a ring frequency we'd like
3657 * to use for memory access. We do this by specifying the IA frequency
3658 * the PCU should use as a reference to determine the ring frequency.
3659 */
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003660 for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003661 gpu_freq--) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003662 int diff = dev_priv->rps.max_delay - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003663 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003664
Chris Wilson3ebecd02013-04-12 19:10:13 +01003665 if (IS_HASWELL(dev)) {
3666 ring_freq = (gpu_freq * 5 + 3) / 4;
3667 ring_freq = max(min_ring_freq, ring_freq);
3668 /* leave ia_freq as the default, chosen by cpufreq */
3669 } else {
3670 /* On older processors, there is no separate ring
3671 * clock domain, so in order to boost the bandwidth
3672 * of the ring, we need to upclock the CPU (ia_freq).
3673 *
3674 * For GPU frequencies less than 750MHz,
3675 * just use the lowest ring freq.
3676 */
3677 if (gpu_freq < min_freq)
3678 ia_freq = 800;
3679 else
3680 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3681 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3682 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003683
Ben Widawsky42c05262012-09-26 10:34:00 -07003684 sandybridge_pcode_write(dev_priv,
3685 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003686 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3687 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3688 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003689 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003690}
3691
Jesse Barnes0a073b82013-04-17 15:54:58 -07003692int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
3693{
3694 u32 val, rp0;
3695
Jani Nikula64936252013-05-22 15:36:20 +03003696 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003697
3698 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3699 /* Clamp to max */
3700 rp0 = min_t(u32, rp0, 0xea);
3701
3702 return rp0;
3703}
3704
3705static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3706{
3707 u32 val, rpe;
3708
Jani Nikula64936252013-05-22 15:36:20 +03003709 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003710 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003711 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003712 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3713
3714 return rpe;
3715}
3716
3717int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
3718{
Jani Nikula64936252013-05-22 15:36:20 +03003719 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003720}
3721
Jesse Barnes52ceb902013-04-23 10:09:26 -07003722static void vlv_rps_timer_work(struct work_struct *work)
3723{
3724 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3725 rps.vlv_work.work);
3726
3727 /*
3728 * Timer fired, we must be idle. Drop to min voltage state.
3729 * Note: we use RPe here since it should match the
3730 * Vmin we were shooting for. That should give us better
3731 * perf when we come back out of RC6 than if we used the
3732 * min freq available.
3733 */
3734 mutex_lock(&dev_priv->rps.hw_lock);
Ville Syrjälä6dc58482013-06-25 21:38:10 +03003735 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
3736 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
Jesse Barnes52ceb902013-04-23 10:09:26 -07003737 mutex_unlock(&dev_priv->rps.hw_lock);
3738}
3739
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003740static void valleyview_setup_pctx(struct drm_device *dev)
3741{
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 struct drm_i915_gem_object *pctx;
3744 unsigned long pctx_paddr;
3745 u32 pcbr;
3746 int pctx_size = 24*1024;
3747
3748 pcbr = I915_READ(VLV_PCBR);
3749 if (pcbr) {
3750 /* BIOS set it up already, grab the pre-alloc'd space */
3751 int pcbr_offset;
3752
3753 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3754 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3755 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02003756 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003757 pctx_size);
3758 goto out;
3759 }
3760
3761 /*
3762 * From the Gunit register HAS:
3763 * The Gfx driver is expected to program this register and ensure
3764 * proper allocation within Gfx stolen memory. For example, this
3765 * register should be programmed such than the PCBR range does not
3766 * overlap with other ranges, such as the frame buffer, protected
3767 * memory, or any other relevant ranges.
3768 */
3769 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3770 if (!pctx) {
3771 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3772 return;
3773 }
3774
3775 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3776 I915_WRITE(VLV_PCBR, pctx_paddr);
3777
3778out:
3779 dev_priv->vlv_pctx = pctx;
3780}
3781
Jesse Barnes0a073b82013-04-17 15:54:58 -07003782static void valleyview_enable_rps(struct drm_device *dev)
3783{
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 struct intel_ring_buffer *ring;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003786 u32 gtfifodbg, val;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003787 int i;
3788
3789 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3790
3791 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3792 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3793 I915_WRITE(GTFIFODBG, gtfifodbg);
3794 }
3795
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003796 valleyview_setup_pctx(dev);
3797
Jesse Barnes0a073b82013-04-17 15:54:58 -07003798 gen6_gt_force_wake_get(dev_priv);
3799
3800 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3801 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3802 I915_WRITE(GEN6_RP_UP_EI, 66000);
3803 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
3804
3805 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3806
3807 I915_WRITE(GEN6_RP_CONTROL,
3808 GEN6_RP_MEDIA_TURBO |
3809 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3810 GEN6_RP_MEDIA_IS_GFX |
3811 GEN6_RP_ENABLE |
3812 GEN6_RP_UP_BUSY_AVG |
3813 GEN6_RP_DOWN_IDLE_CONT);
3814
3815 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
3816 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3817 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3818
3819 for_each_ring(ring, dev_priv, i)
3820 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3821
3822 I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
3823
3824 /* allows RC6 residency counter to work */
3825 I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
3826 I915_WRITE(GEN6_RC_CONTROL,
3827 GEN7_RC_CTL_TO_MODE);
3828
Jani Nikula64936252013-05-22 15:36:20 +03003829 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes24459662013-05-02 10:48:08 -07003830 switch ((val >> 6) & 3) {
3831 case 0:
3832 case 1:
3833 dev_priv->mem_freq = 800;
3834 break;
3835 case 2:
3836 dev_priv->mem_freq = 1066;
3837 break;
3838 case 3:
3839 dev_priv->mem_freq = 1333;
3840 break;
3841 }
Jesse Barnes0a073b82013-04-17 15:54:58 -07003842 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
3843
3844 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
3845 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
3846
Jesse Barnes0a073b82013-04-17 15:54:58 -07003847 dev_priv->rps.cur_delay = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003848 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
3849 vlv_gpu_freq(dev_priv->mem_freq,
3850 dev_priv->rps.cur_delay),
3851 dev_priv->rps.cur_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003852
3853 dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
3854 dev_priv->rps.hw_max = dev_priv->rps.max_delay;
Ville Syrjälä73008b92013-06-25 19:21:01 +03003855 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3856 vlv_gpu_freq(dev_priv->mem_freq,
3857 dev_priv->rps.max_delay),
3858 dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003859
Ville Syrjälä73008b92013-06-25 19:21:01 +03003860 dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
3861 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3862 vlv_gpu_freq(dev_priv->mem_freq,
3863 dev_priv->rps.rpe_delay),
3864 dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003865
Ville Syrjälä73008b92013-06-25 19:21:01 +03003866 dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
3867 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3868 vlv_gpu_freq(dev_priv->mem_freq,
3869 dev_priv->rps.min_delay),
3870 dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003871
Ville Syrjälä73008b92013-06-25 19:21:01 +03003872 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
3873 vlv_gpu_freq(dev_priv->mem_freq,
3874 dev_priv->rps.rpe_delay),
3875 dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003876
Jesse Barnes52ceb902013-04-23 10:09:26 -07003877 INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
3878
Ville Syrjälä73008b92013-06-25 19:21:01 +03003879 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003880
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003881 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003882
3883 gen6_gt_force_wake_put(dev_priv);
3884}
3885
Daniel Vetter930ebb42012-06-29 23:32:16 +02003886void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003887{
3888 struct drm_i915_private *dev_priv = dev->dev_private;
3889
Daniel Vetter3e373942012-11-02 19:55:04 +01003890 if (dev_priv->ips.renderctx) {
3891 i915_gem_object_unpin(dev_priv->ips.renderctx);
3892 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
3893 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003894 }
3895
Daniel Vetter3e373942012-11-02 19:55:04 +01003896 if (dev_priv->ips.pwrctx) {
3897 i915_gem_object_unpin(dev_priv->ips.pwrctx);
3898 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
3899 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003900 }
3901}
3902
Daniel Vetter930ebb42012-06-29 23:32:16 +02003903static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003904{
3905 struct drm_i915_private *dev_priv = dev->dev_private;
3906
3907 if (I915_READ(PWRCTXA)) {
3908 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
3909 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
3910 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
3911 50);
3912
3913 I915_WRITE(PWRCTXA, 0);
3914 POSTING_READ(PWRCTXA);
3915
3916 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
3917 POSTING_READ(RSTDBYCTL);
3918 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003919}
3920
3921static int ironlake_setup_rc6(struct drm_device *dev)
3922{
3923 struct drm_i915_private *dev_priv = dev->dev_private;
3924
Daniel Vetter3e373942012-11-02 19:55:04 +01003925 if (dev_priv->ips.renderctx == NULL)
3926 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
3927 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003928 return -ENOMEM;
3929
Daniel Vetter3e373942012-11-02 19:55:04 +01003930 if (dev_priv->ips.pwrctx == NULL)
3931 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
3932 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003933 ironlake_teardown_rc6(dev);
3934 return -ENOMEM;
3935 }
3936
3937 return 0;
3938}
3939
Daniel Vetter930ebb42012-06-29 23:32:16 +02003940static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003941{
3942 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6d90c952012-04-26 23:28:05 +02003943 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00003944 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003945 int ret;
3946
3947 /* rc6 disabled by default due to repeated reports of hanging during
3948 * boot and resume.
3949 */
3950 if (!intel_enable_rc6(dev))
3951 return;
3952
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003953 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3954
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003955 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003956 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003957 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003958
Chris Wilson3e960502012-11-27 16:22:54 +00003959 was_interruptible = dev_priv->mm.interruptible;
3960 dev_priv->mm.interruptible = false;
3961
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003962 /*
3963 * GPU can automatically power down the render unit if given a page
3964 * to save state.
3965 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02003966 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003967 if (ret) {
3968 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00003969 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003970 return;
3971 }
3972
Daniel Vetter6d90c952012-04-26 23:28:05 +02003973 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
3974 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003975 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02003976 MI_MM_SPACE_GTT |
3977 MI_SAVE_EXT_STATE_EN |
3978 MI_RESTORE_EXT_STATE_EN |
3979 MI_RESTORE_INHIBIT);
3980 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
3981 intel_ring_emit(ring, MI_NOOP);
3982 intel_ring_emit(ring, MI_FLUSH);
3983 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003984
3985 /*
3986 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
3987 * does an implicit flush, combined with MI_FLUSH above, it should be
3988 * safe to assume that renderctx is valid
3989 */
Chris Wilson3e960502012-11-27 16:22:54 +00003990 ret = intel_ring_idle(ring);
3991 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003992 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02003993 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003994 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003995 return;
3996 }
3997
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003998 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003999 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004000}
4001
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004002static unsigned long intel_pxfreq(u32 vidfreq)
4003{
4004 unsigned long freq;
4005 int div = (vidfreq & 0x3f0000) >> 16;
4006 int post = (vidfreq & 0x3000) >> 12;
4007 int pre = (vidfreq & 0x7);
4008
4009 if (!pre)
4010 return 0;
4011
4012 freq = ((div * 133333) / ((1<<post) * pre));
4013
4014 return freq;
4015}
4016
Daniel Vettereb48eb02012-04-26 23:28:12 +02004017static const struct cparams {
4018 u16 i;
4019 u16 t;
4020 u16 m;
4021 u16 c;
4022} cparams[] = {
4023 { 1, 1333, 301, 28664 },
4024 { 1, 1066, 294, 24460 },
4025 { 1, 800, 294, 25192 },
4026 { 0, 1333, 276, 27605 },
4027 { 0, 1066, 276, 27605 },
4028 { 0, 800, 231, 23784 },
4029};
4030
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004031static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004032{
4033 u64 total_count, diff, ret;
4034 u32 count1, count2, count3, m = 0, c = 0;
4035 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4036 int i;
4037
Daniel Vetter02d71952012-08-09 16:44:54 +02004038 assert_spin_locked(&mchdev_lock);
4039
Daniel Vetter20e4d402012-08-08 23:35:39 +02004040 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004041
4042 /* Prevent division-by-zero if we are asking too fast.
4043 * Also, we don't get interesting results if we are polling
4044 * faster than once in 10ms, so just return the saved value
4045 * in such cases.
4046 */
4047 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004048 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004049
4050 count1 = I915_READ(DMIEC);
4051 count2 = I915_READ(DDREC);
4052 count3 = I915_READ(CSIEC);
4053
4054 total_count = count1 + count2 + count3;
4055
4056 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004057 if (total_count < dev_priv->ips.last_count1) {
4058 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004059 diff += total_count;
4060 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004061 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004062 }
4063
4064 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004065 if (cparams[i].i == dev_priv->ips.c_m &&
4066 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004067 m = cparams[i].m;
4068 c = cparams[i].c;
4069 break;
4070 }
4071 }
4072
4073 diff = div_u64(diff, diff1);
4074 ret = ((m * diff) + c);
4075 ret = div_u64(ret, 10);
4076
Daniel Vetter20e4d402012-08-08 23:35:39 +02004077 dev_priv->ips.last_count1 = total_count;
4078 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004079
Daniel Vetter20e4d402012-08-08 23:35:39 +02004080 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004081
4082 return ret;
4083}
4084
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004085unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4086{
4087 unsigned long val;
4088
4089 if (dev_priv->info->gen != 5)
4090 return 0;
4091
4092 spin_lock_irq(&mchdev_lock);
4093
4094 val = __i915_chipset_val(dev_priv);
4095
4096 spin_unlock_irq(&mchdev_lock);
4097
4098 return val;
4099}
4100
Daniel Vettereb48eb02012-04-26 23:28:12 +02004101unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4102{
4103 unsigned long m, x, b;
4104 u32 tsfs;
4105
4106 tsfs = I915_READ(TSFS);
4107
4108 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4109 x = I915_READ8(TR1);
4110
4111 b = tsfs & TSFS_INTR_MASK;
4112
4113 return ((m * x) / 127) - b;
4114}
4115
4116static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4117{
4118 static const struct v_table {
4119 u16 vd; /* in .1 mil */
4120 u16 vm; /* in .1 mil */
4121 } v_table[] = {
4122 { 0, 0, },
4123 { 375, 0, },
4124 { 500, 0, },
4125 { 625, 0, },
4126 { 750, 0, },
4127 { 875, 0, },
4128 { 1000, 0, },
4129 { 1125, 0, },
4130 { 4125, 3000, },
4131 { 4125, 3000, },
4132 { 4125, 3000, },
4133 { 4125, 3000, },
4134 { 4125, 3000, },
4135 { 4125, 3000, },
4136 { 4125, 3000, },
4137 { 4125, 3000, },
4138 { 4125, 3000, },
4139 { 4125, 3000, },
4140 { 4125, 3000, },
4141 { 4125, 3000, },
4142 { 4125, 3000, },
4143 { 4125, 3000, },
4144 { 4125, 3000, },
4145 { 4125, 3000, },
4146 { 4125, 3000, },
4147 { 4125, 3000, },
4148 { 4125, 3000, },
4149 { 4125, 3000, },
4150 { 4125, 3000, },
4151 { 4125, 3000, },
4152 { 4125, 3000, },
4153 { 4125, 3000, },
4154 { 4250, 3125, },
4155 { 4375, 3250, },
4156 { 4500, 3375, },
4157 { 4625, 3500, },
4158 { 4750, 3625, },
4159 { 4875, 3750, },
4160 { 5000, 3875, },
4161 { 5125, 4000, },
4162 { 5250, 4125, },
4163 { 5375, 4250, },
4164 { 5500, 4375, },
4165 { 5625, 4500, },
4166 { 5750, 4625, },
4167 { 5875, 4750, },
4168 { 6000, 4875, },
4169 { 6125, 5000, },
4170 { 6250, 5125, },
4171 { 6375, 5250, },
4172 { 6500, 5375, },
4173 { 6625, 5500, },
4174 { 6750, 5625, },
4175 { 6875, 5750, },
4176 { 7000, 5875, },
4177 { 7125, 6000, },
4178 { 7250, 6125, },
4179 { 7375, 6250, },
4180 { 7500, 6375, },
4181 { 7625, 6500, },
4182 { 7750, 6625, },
4183 { 7875, 6750, },
4184 { 8000, 6875, },
4185 { 8125, 7000, },
4186 { 8250, 7125, },
4187 { 8375, 7250, },
4188 { 8500, 7375, },
4189 { 8625, 7500, },
4190 { 8750, 7625, },
4191 { 8875, 7750, },
4192 { 9000, 7875, },
4193 { 9125, 8000, },
4194 { 9250, 8125, },
4195 { 9375, 8250, },
4196 { 9500, 8375, },
4197 { 9625, 8500, },
4198 { 9750, 8625, },
4199 { 9875, 8750, },
4200 { 10000, 8875, },
4201 { 10125, 9000, },
4202 { 10250, 9125, },
4203 { 10375, 9250, },
4204 { 10500, 9375, },
4205 { 10625, 9500, },
4206 { 10750, 9625, },
4207 { 10875, 9750, },
4208 { 11000, 9875, },
4209 { 11125, 10000, },
4210 { 11250, 10125, },
4211 { 11375, 10250, },
4212 { 11500, 10375, },
4213 { 11625, 10500, },
4214 { 11750, 10625, },
4215 { 11875, 10750, },
4216 { 12000, 10875, },
4217 { 12125, 11000, },
4218 { 12250, 11125, },
4219 { 12375, 11250, },
4220 { 12500, 11375, },
4221 { 12625, 11500, },
4222 { 12750, 11625, },
4223 { 12875, 11750, },
4224 { 13000, 11875, },
4225 { 13125, 12000, },
4226 { 13250, 12125, },
4227 { 13375, 12250, },
4228 { 13500, 12375, },
4229 { 13625, 12500, },
4230 { 13750, 12625, },
4231 { 13875, 12750, },
4232 { 14000, 12875, },
4233 { 14125, 13000, },
4234 { 14250, 13125, },
4235 { 14375, 13250, },
4236 { 14500, 13375, },
4237 { 14625, 13500, },
4238 { 14750, 13625, },
4239 { 14875, 13750, },
4240 { 15000, 13875, },
4241 { 15125, 14000, },
4242 { 15250, 14125, },
4243 { 15375, 14250, },
4244 { 15500, 14375, },
4245 { 15625, 14500, },
4246 { 15750, 14625, },
4247 { 15875, 14750, },
4248 { 16000, 14875, },
4249 { 16125, 15000, },
4250 };
4251 if (dev_priv->info->is_mobile)
4252 return v_table[pxvid].vm;
4253 else
4254 return v_table[pxvid].vd;
4255}
4256
Daniel Vetter02d71952012-08-09 16:44:54 +02004257static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004258{
4259 struct timespec now, diff1;
4260 u64 diff;
4261 unsigned long diffms;
4262 u32 count;
4263
Daniel Vetter02d71952012-08-09 16:44:54 +02004264 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004265
4266 getrawmonotonic(&now);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004267 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004268
4269 /* Don't divide by 0 */
4270 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4271 if (!diffms)
4272 return;
4273
4274 count = I915_READ(GFXEC);
4275
Daniel Vetter20e4d402012-08-08 23:35:39 +02004276 if (count < dev_priv->ips.last_count2) {
4277 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004278 diff += count;
4279 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004280 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004281 }
4282
Daniel Vetter20e4d402012-08-08 23:35:39 +02004283 dev_priv->ips.last_count2 = count;
4284 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004285
4286 /* More magic constants... */
4287 diff = diff * 1181;
4288 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004289 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004290}
4291
Daniel Vetter02d71952012-08-09 16:44:54 +02004292void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4293{
4294 if (dev_priv->info->gen != 5)
4295 return;
4296
Daniel Vetter92703882012-08-09 16:46:01 +02004297 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004298
4299 __i915_update_gfx_val(dev_priv);
4300
Daniel Vetter92703882012-08-09 16:46:01 +02004301 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004302}
4303
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004304static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004305{
4306 unsigned long t, corr, state1, corr2, state2;
4307 u32 pxvid, ext_v;
4308
Daniel Vetter02d71952012-08-09 16:44:54 +02004309 assert_spin_locked(&mchdev_lock);
4310
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004311 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004312 pxvid = (pxvid >> 24) & 0x7f;
4313 ext_v = pvid_to_extvid(dev_priv, pxvid);
4314
4315 state1 = ext_v;
4316
4317 t = i915_mch_val(dev_priv);
4318
4319 /* Revel in the empirically derived constants */
4320
4321 /* Correction factor in 1/100000 units */
4322 if (t > 80)
4323 corr = ((t * 2349) + 135940);
4324 else if (t >= 50)
4325 corr = ((t * 964) + 29317);
4326 else /* < 50 */
4327 corr = ((t * 301) + 1004);
4328
4329 corr = corr * ((150142 * state1) / 10000 - 78642);
4330 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004331 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004332
4333 state2 = (corr2 * state1) / 10000;
4334 state2 /= 100; /* convert to mW */
4335
Daniel Vetter02d71952012-08-09 16:44:54 +02004336 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004337
Daniel Vetter20e4d402012-08-08 23:35:39 +02004338 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004339}
4340
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004341unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4342{
4343 unsigned long val;
4344
4345 if (dev_priv->info->gen != 5)
4346 return 0;
4347
4348 spin_lock_irq(&mchdev_lock);
4349
4350 val = __i915_gfx_val(dev_priv);
4351
4352 spin_unlock_irq(&mchdev_lock);
4353
4354 return val;
4355}
4356
Daniel Vettereb48eb02012-04-26 23:28:12 +02004357/**
4358 * i915_read_mch_val - return value for IPS use
4359 *
4360 * Calculate and return a value for the IPS driver to use when deciding whether
4361 * we have thermal and power headroom to increase CPU or GPU power budget.
4362 */
4363unsigned long i915_read_mch_val(void)
4364{
4365 struct drm_i915_private *dev_priv;
4366 unsigned long chipset_val, graphics_val, ret = 0;
4367
Daniel Vetter92703882012-08-09 16:46:01 +02004368 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004369 if (!i915_mch_dev)
4370 goto out_unlock;
4371 dev_priv = i915_mch_dev;
4372
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004373 chipset_val = __i915_chipset_val(dev_priv);
4374 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004375
4376 ret = chipset_val + graphics_val;
4377
4378out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004379 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004380
4381 return ret;
4382}
4383EXPORT_SYMBOL_GPL(i915_read_mch_val);
4384
4385/**
4386 * i915_gpu_raise - raise GPU frequency limit
4387 *
4388 * Raise the limit; IPS indicates we have thermal headroom.
4389 */
4390bool i915_gpu_raise(void)
4391{
4392 struct drm_i915_private *dev_priv;
4393 bool ret = true;
4394
Daniel Vetter92703882012-08-09 16:46:01 +02004395 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004396 if (!i915_mch_dev) {
4397 ret = false;
4398 goto out_unlock;
4399 }
4400 dev_priv = i915_mch_dev;
4401
Daniel Vetter20e4d402012-08-08 23:35:39 +02004402 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4403 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004404
4405out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004406 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004407
4408 return ret;
4409}
4410EXPORT_SYMBOL_GPL(i915_gpu_raise);
4411
4412/**
4413 * i915_gpu_lower - lower GPU frequency limit
4414 *
4415 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4416 * frequency maximum.
4417 */
4418bool i915_gpu_lower(void)
4419{
4420 struct drm_i915_private *dev_priv;
4421 bool ret = true;
4422
Daniel Vetter92703882012-08-09 16:46:01 +02004423 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004424 if (!i915_mch_dev) {
4425 ret = false;
4426 goto out_unlock;
4427 }
4428 dev_priv = i915_mch_dev;
4429
Daniel Vetter20e4d402012-08-08 23:35:39 +02004430 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4431 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004432
4433out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004434 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004435
4436 return ret;
4437}
4438EXPORT_SYMBOL_GPL(i915_gpu_lower);
4439
4440/**
4441 * i915_gpu_busy - indicate GPU business to IPS
4442 *
4443 * Tell the IPS driver whether or not the GPU is busy.
4444 */
4445bool i915_gpu_busy(void)
4446{
4447 struct drm_i915_private *dev_priv;
Chris Wilsonf047e392012-07-21 12:31:41 +01004448 struct intel_ring_buffer *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004449 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004450 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004451
Daniel Vetter92703882012-08-09 16:46:01 +02004452 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004453 if (!i915_mch_dev)
4454 goto out_unlock;
4455 dev_priv = i915_mch_dev;
4456
Chris Wilsonf047e392012-07-21 12:31:41 +01004457 for_each_ring(ring, dev_priv, i)
4458 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004459
4460out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004461 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004462
4463 return ret;
4464}
4465EXPORT_SYMBOL_GPL(i915_gpu_busy);
4466
4467/**
4468 * i915_gpu_turbo_disable - disable graphics turbo
4469 *
4470 * Disable graphics turbo by resetting the max frequency and setting the
4471 * current frequency to the default.
4472 */
4473bool i915_gpu_turbo_disable(void)
4474{
4475 struct drm_i915_private *dev_priv;
4476 bool ret = true;
4477
Daniel Vetter92703882012-08-09 16:46:01 +02004478 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004479 if (!i915_mch_dev) {
4480 ret = false;
4481 goto out_unlock;
4482 }
4483 dev_priv = i915_mch_dev;
4484
Daniel Vetter20e4d402012-08-08 23:35:39 +02004485 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004486
Daniel Vetter20e4d402012-08-08 23:35:39 +02004487 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004488 ret = false;
4489
4490out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004491 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004492
4493 return ret;
4494}
4495EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4496
4497/**
4498 * Tells the intel_ips driver that the i915 driver is now loaded, if
4499 * IPS got loaded first.
4500 *
4501 * This awkward dance is so that neither module has to depend on the
4502 * other in order for IPS to do the appropriate communication of
4503 * GPU turbo limits to i915.
4504 */
4505static void
4506ips_ping_for_i915_load(void)
4507{
4508 void (*link)(void);
4509
4510 link = symbol_get(ips_link_to_i915_driver);
4511 if (link) {
4512 link();
4513 symbol_put(ips_link_to_i915_driver);
4514 }
4515}
4516
4517void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4518{
Daniel Vetter02d71952012-08-09 16:44:54 +02004519 /* We only register the i915 ips part with intel-ips once everything is
4520 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004521 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004522 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004523 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004524
4525 ips_ping_for_i915_load();
4526}
4527
4528void intel_gpu_ips_teardown(void)
4529{
Daniel Vetter92703882012-08-09 16:46:01 +02004530 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004531 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004532 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004533}
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004534static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004535{
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 u32 lcfuse;
4538 u8 pxw[16];
4539 int i;
4540
4541 /* Disable to program */
4542 I915_WRITE(ECR, 0);
4543 POSTING_READ(ECR);
4544
4545 /* Program energy weights for various events */
4546 I915_WRITE(SDEW, 0x15040d00);
4547 I915_WRITE(CSIEW0, 0x007f0000);
4548 I915_WRITE(CSIEW1, 0x1e220004);
4549 I915_WRITE(CSIEW2, 0x04000004);
4550
4551 for (i = 0; i < 5; i++)
4552 I915_WRITE(PEW + (i * 4), 0);
4553 for (i = 0; i < 3; i++)
4554 I915_WRITE(DEW + (i * 4), 0);
4555
4556 /* Program P-state weights to account for frequency power adjustment */
4557 for (i = 0; i < 16; i++) {
4558 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4559 unsigned long freq = intel_pxfreq(pxvidfreq);
4560 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4561 PXVFREQ_PX_SHIFT;
4562 unsigned long val;
4563
4564 val = vid * vid;
4565 val *= (freq / 1000);
4566 val *= 255;
4567 val /= (127*127*900);
4568 if (val > 0xff)
4569 DRM_ERROR("bad pxval: %ld\n", val);
4570 pxw[i] = val;
4571 }
4572 /* Render standby states get 0 weight */
4573 pxw[14] = 0;
4574 pxw[15] = 0;
4575
4576 for (i = 0; i < 4; i++) {
4577 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4578 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4579 I915_WRITE(PXW + (i * 4), val);
4580 }
4581
4582 /* Adjust magic regs to magic values (more experimental results) */
4583 I915_WRITE(OGW0, 0);
4584 I915_WRITE(OGW1, 0);
4585 I915_WRITE(EG0, 0x00007f00);
4586 I915_WRITE(EG1, 0x0000000e);
4587 I915_WRITE(EG2, 0x000e0000);
4588 I915_WRITE(EG3, 0x68000300);
4589 I915_WRITE(EG4, 0x42000000);
4590 I915_WRITE(EG5, 0x00140031);
4591 I915_WRITE(EG6, 0);
4592 I915_WRITE(EG7, 0);
4593
4594 for (i = 0; i < 8; i++)
4595 I915_WRITE(PXWL + (i * 4), 0);
4596
4597 /* Enable PMON + select events */
4598 I915_WRITE(ECR, 0x80000019);
4599
4600 lcfuse = I915_READ(LCFUSE02);
4601
Daniel Vetter20e4d402012-08-08 23:35:39 +02004602 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004603}
4604
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004605void intel_disable_gt_powersave(struct drm_device *dev)
4606{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
Daniel Vetterfd0c0642013-04-24 11:13:35 +02004609 /* Interrupts should be disabled already to avoid re-arming. */
4610 WARN_ON(dev->irq_enabled);
4611
Daniel Vetter930ebb42012-06-29 23:32:16 +02004612 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004613 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004614 ironlake_disable_rc6(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004615 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004616 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
Jesse Barnes250848c2013-04-23 10:09:27 -07004617 cancel_work_sync(&dev_priv->rps.work);
Jesse Barnes52ceb902013-04-23 10:09:26 -07004618 if (IS_VALLEYVIEW(dev))
4619 cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004620 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004621 if (IS_VALLEYVIEW(dev))
4622 valleyview_disable_rps(dev);
4623 else
4624 gen6_disable_rps(dev);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004625 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004626 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004627}
4628
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004629static void intel_gen6_powersave_work(struct work_struct *work)
4630{
4631 struct drm_i915_private *dev_priv =
4632 container_of(work, struct drm_i915_private,
4633 rps.delayed_resume_work.work);
4634 struct drm_device *dev = dev_priv->dev;
4635
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004636 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004637
4638 if (IS_VALLEYVIEW(dev)) {
4639 valleyview_enable_rps(dev);
4640 } else {
4641 gen6_enable_rps(dev);
4642 gen6_update_ring_freq(dev);
4643 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004644 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004645}
4646
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004647void intel_enable_gt_powersave(struct drm_device *dev)
4648{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004649 struct drm_i915_private *dev_priv = dev->dev_private;
4650
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004651 if (IS_IRONLAKE_M(dev)) {
4652 ironlake_enable_drps(dev);
4653 ironlake_enable_rc6(dev);
4654 intel_init_emon(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004655 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004656 /*
4657 * PCU communication is slow and this doesn't need to be
4658 * done at any specific time, so do this out of our fast path
4659 * to make resume and init faster.
4660 */
4661 schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
4662 round_jiffies_up_relative(HZ));
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004663 }
4664}
4665
Daniel Vetter3107bd42012-10-31 22:52:31 +01004666static void ibx_init_clock_gating(struct drm_device *dev)
4667{
4668 struct drm_i915_private *dev_priv = dev->dev_private;
4669
4670 /*
4671 * On Ibex Peak and Cougar Point, we need to disable clock
4672 * gating for the panel power sequencer or it will fail to
4673 * start up when no ports are active.
4674 */
4675 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4676}
4677
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004678static void g4x_disable_trickle_feed(struct drm_device *dev)
4679{
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 int pipe;
4682
4683 for_each_pipe(pipe) {
4684 I915_WRITE(DSPCNTR(pipe),
4685 I915_READ(DSPCNTR(pipe)) |
4686 DISPPLANE_TRICKLE_FEED_DISABLE);
4687 intel_flush_display_plane(dev_priv, pipe);
4688 }
4689}
4690
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004691static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004692{
4693 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004694 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004695
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01004696 /*
4697 * Required for FBC
4698 * WaFbcDisableDpfcClockGating:ilk
4699 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004700 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
4701 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
4702 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004703
4704 I915_WRITE(PCH_3DCGDIS0,
4705 MARIUNIT_CLOCK_GATE_DISABLE |
4706 SVSMUNIT_CLOCK_GATE_DISABLE);
4707 I915_WRITE(PCH_3DCGDIS1,
4708 VFMUNIT_CLOCK_GATE_DISABLE);
4709
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004710 /*
4711 * According to the spec the following bits should be set in
4712 * order to enable memory self-refresh
4713 * The bit 22/21 of 0x42004
4714 * The bit 5 of 0x42020
4715 * The bit 15 of 0x45000
4716 */
4717 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4718 (I915_READ(ILK_DISPLAY_CHICKEN2) |
4719 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004720 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004721 I915_WRITE(DISP_ARB_CTL,
4722 (I915_READ(DISP_ARB_CTL) |
4723 DISP_FBC_WM_DIS));
4724 I915_WRITE(WM3_LP_ILK, 0);
4725 I915_WRITE(WM2_LP_ILK, 0);
4726 I915_WRITE(WM1_LP_ILK, 0);
4727
4728 /*
4729 * Based on the document from hardware guys the following bits
4730 * should be set unconditionally in order to enable FBC.
4731 * The bit 22 of 0x42000
4732 * The bit 22 of 0x42004
4733 * The bit 7,8,9 of 0x42020.
4734 */
4735 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01004736 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004737 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4738 I915_READ(ILK_DISPLAY_CHICKEN1) |
4739 ILK_FBCQ_DIS);
4740 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4741 I915_READ(ILK_DISPLAY_CHICKEN2) |
4742 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004743 }
4744
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01004745 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
4746
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004747 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4748 I915_READ(ILK_DISPLAY_CHICKEN2) |
4749 ILK_ELPIN_409_SELECT);
4750 I915_WRITE(_3D_CHICKEN2,
4751 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
4752 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02004753
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004754 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02004755 I915_WRITE(CACHE_MODE_0,
4756 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01004757
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004758 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03004759
Daniel Vetter3107bd42012-10-31 22:52:31 +01004760 ibx_init_clock_gating(dev);
4761}
4762
4763static void cpt_init_clock_gating(struct drm_device *dev)
4764{
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004767 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01004768
4769 /*
4770 * On Ibex Peak and Cougar Point, we need to disable clock
4771 * gating for the panel power sequencer or it will fail to
4772 * start up when no ports are active.
4773 */
4774 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4775 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
4776 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01004777 /* The below fixes the weird display corruption, a few pixels shifted
4778 * downward, on (only) LVDS of some HP laptops with IVY.
4779 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004780 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004781 val = I915_READ(TRANS_CHICKEN2(pipe));
4782 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
4783 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004784 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004785 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004786 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
4787 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
4788 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03004789 I915_WRITE(TRANS_CHICKEN2(pipe), val);
4790 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01004791 /* WADP0ClockGatingDisable */
4792 for_each_pipe(pipe) {
4793 I915_WRITE(TRANS_CHICKEN1(pipe),
4794 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
4795 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004796}
4797
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004798static void gen6_check_mch_setup(struct drm_device *dev)
4799{
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 uint32_t tmp;
4802
4803 tmp = I915_READ(MCH_SSKPD);
4804 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
4805 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
4806 DRM_INFO("This can cause pipe underruns and display issues.\n");
4807 DRM_INFO("Please upgrade your BIOS to fix this.\n");
4808 }
4809}
4810
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004811static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004812{
4813 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01004814 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004815
Damien Lespiau231e54f2012-10-19 17:55:41 +01004816 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004817
4818 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4819 I915_READ(ILK_DISPLAY_CHICKEN2) |
4820 ILK_ELPIN_409_SELECT);
4821
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004822 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01004823 I915_WRITE(_3D_CHICKEN,
4824 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
4825
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004826 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01004827 if (IS_SNB_GT1(dev))
4828 I915_WRITE(GEN6_GT_MODE,
4829 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
4830
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004831 I915_WRITE(WM3_LP_ILK, 0);
4832 I915_WRITE(WM2_LP_ILK, 0);
4833 I915_WRITE(WM1_LP_ILK, 0);
4834
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004835 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02004836 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004837
4838 I915_WRITE(GEN6_UCGCTL1,
4839 I915_READ(GEN6_UCGCTL1) |
4840 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
4841 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
4842
4843 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4844 * gating disable must be set. Failure to set it results in
4845 * flickering pixels due to Z write ordering failures after
4846 * some amount of runtime in the Mesa "fire" demo, and Unigine
4847 * Sanctuary and Tropics, and apparently anything else with
4848 * alpha test or pixel discard.
4849 *
4850 * According to the spec, bit 11 (RCCUNIT) must also be set,
4851 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07004852 *
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004853 * Also apply WaDisableVDSUnitClockGating:snb and
4854 * WaDisableRCPBUnitClockGating:snb.
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004855 */
4856 I915_WRITE(GEN6_UCGCTL2,
Jesse Barnes0f846f82012-06-14 11:04:47 -07004857 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004858 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4859 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4860
4861 /* Bspec says we need to always set all mask bits. */
Kenneth Graunke26b6e442012-10-07 08:51:07 -07004862 I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
4863 _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004864
4865 /*
4866 * According to the spec the following bits should be
4867 * set in order to enable memory self-refresh and fbc:
4868 * The bit21 and bit22 of 0x42000
4869 * The bit21 and bit22 of 0x42004
4870 * The bit5 and bit7 of 0x42020
4871 * The bit14 of 0x70180
4872 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01004873 *
4874 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004875 */
4876 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4877 I915_READ(ILK_DISPLAY_CHICKEN1) |
4878 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
4879 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4880 I915_READ(ILK_DISPLAY_CHICKEN2) |
4881 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01004882 I915_WRITE(ILK_DSPCLK_GATE_D,
4883 I915_READ(ILK_DSPCLK_GATE_D) |
4884 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
4885 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004886
Ville Syrjälä0e088b82013-06-07 10:47:04 +03004887 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07004888
4889 /* The default value should be 0x200 according to docs, but the two
4890 * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
4891 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
4892 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
Daniel Vetter3107bd42012-10-31 22:52:31 +01004893
4894 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01004895
4896 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004897}
4898
4899static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
4900{
4901 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
4902
4903 reg &= ~GEN7_FF_SCHED_MASK;
4904 reg |= GEN7_FF_TS_SCHED_HW;
4905 reg |= GEN7_FF_VS_SCHED_HW;
4906 reg |= GEN7_FF_DS_SCHED_HW;
4907
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08004908 if (IS_HASWELL(dev_priv->dev))
4909 reg &= ~GEN7_FF_VS_REF_CNT_FFME;
4910
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004911 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
4912}
4913
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004914static void lpt_init_clock_gating(struct drm_device *dev)
4915{
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917
4918 /*
4919 * TODO: this bit should only be enabled when really needed, then
4920 * disabled when not needed anymore in order to save power.
4921 */
4922 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
4923 I915_WRITE(SOUTH_DSPCLK_GATE_D,
4924 I915_READ(SOUTH_DSPCLK_GATE_D) |
4925 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03004926
4927 /* WADPOClockGatingDisable:hsw */
4928 I915_WRITE(_TRANSA_CHICKEN1,
4929 I915_READ(_TRANSA_CHICKEN1) |
4930 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004931}
4932
Imre Deak7d708ee2013-04-17 14:04:50 +03004933static void lpt_suspend_hw(struct drm_device *dev)
4934{
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936
4937 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
4938 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
4939
4940 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
4941 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
4942 }
4943}
4944
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004945static void haswell_init_clock_gating(struct drm_device *dev)
4946{
4947 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004948
4949 I915_WRITE(WM3_LP_ILK, 0);
4950 I915_WRITE(WM2_LP_ILK, 0);
4951 I915_WRITE(WM1_LP_ILK, 0);
4952
4953 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004954 * This implements the WaDisableRCZUnitClockGating:hsw workaround.
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004955 */
4956 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
4957
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004958 /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004959 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4960 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4961
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004962 /* WaApplyL3ControlAndL3ChickenMode:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004963 I915_WRITE(GEN7_L3CNTLREG1,
4964 GEN7_WA_FOR_GEN7_L3_CONTROL);
4965 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
4966 GEN7_WA_L3_CHICKEN_MODE);
4967
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004968 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004969 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4970 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4971 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4972
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004973 /* WaVSRefCountFullforceMissDisable:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004974 gen7_setup_fixed_func_scheduler(dev_priv);
4975
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004976 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004977 I915_WRITE(CACHE_MODE_1,
4978 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004979
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01004980 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07004981 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
4982
Paulo Zanoni90a88642013-05-03 17:23:45 -03004983 /* WaRsPkgCStateDisplayPMReq:hsw */
4984 I915_WRITE(CHICKEN_PAR1_1,
4985 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004986
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004987 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03004988}
4989
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03004990static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004991{
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07004993 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004994
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03004995 I915_WRITE(WM3_LP_ILK, 0);
4996 I915_WRITE(WM2_LP_ILK, 0);
4997 I915_WRITE(WM1_LP_ILK, 0);
4998
Damien Lespiau231e54f2012-10-19 17:55:41 +01004999 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005000
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005001 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005002 I915_WRITE(_3D_CHICKEN3,
5003 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5004
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005005 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005006 I915_WRITE(IVB_CHICKEN3,
5007 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5008 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5009
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005010 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005011 if (IS_IVB_GT1(dev))
5012 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5013 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
5014 else
5015 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
5016 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
5017
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005018 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005019 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5020 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5021
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005022 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005023 I915_WRITE(GEN7_L3CNTLREG1,
5024 GEN7_WA_FOR_GEN7_L3_CONTROL);
5025 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005026 GEN7_WA_L3_CHICKEN_MODE);
5027 if (IS_IVB_GT1(dev))
5028 I915_WRITE(GEN7_ROW_CHICKEN2,
5029 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5030 else
5031 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5032 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5033
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005034
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005035 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005036 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5037 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5038
Jesse Barnes0f846f82012-06-14 11:04:47 -07005039 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5040 * gating disable must be set. Failure to set it results in
5041 * flickering pixels due to Z write ordering failures after
5042 * some amount of runtime in the Mesa "fire" demo, and Unigine
5043 * Sanctuary and Tropics, and apparently anything else with
5044 * alpha test or pixel discard.
5045 *
5046 * According to the spec, bit 11 (RCCUNIT) must also be set,
5047 * but we didn't debug actual testcases to find it out.
5048 *
5049 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005050 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005051 */
5052 I915_WRITE(GEN6_UCGCTL2,
5053 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
5054 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5055
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005056 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005057 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5058 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5059 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5060
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005061 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005062
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005063 /* WaVSRefCountFullforceMissDisable:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005064 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005065
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005066 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005067 I915_WRITE(CACHE_MODE_1,
5068 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005069
5070 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5071 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5072 snpcr |= GEN6_MBC_SNPCR_MED;
5073 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005074
Ben Widawskyab5c6082013-04-05 13:12:41 -07005075 if (!HAS_PCH_NOP(dev))
5076 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005077
5078 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005079}
5080
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005081static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005082{
5083 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005084
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005085 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005086
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005087 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005088 I915_WRITE(_3D_CHICKEN3,
5089 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5090
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005091 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005092 I915_WRITE(IVB_CHICKEN3,
5093 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5094 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5095
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005096 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005097 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005098 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5099 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005100
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005101 /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005102 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5103 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5104
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005105 /* WaApplyL3ControlAndL3ChickenMode:vlv */
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005106 I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005107 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
5108
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005109 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005110 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5111 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5112
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005113 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005114 I915_WRITE(GEN7_ROW_CHICKEN2,
5115 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5116
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005117 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005118 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5119 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5120 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5121
Jesse Barnes0f846f82012-06-14 11:04:47 -07005122 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5123 * gating disable must be set. Failure to set it results in
5124 * flickering pixels due to Z write ordering failures after
5125 * some amount of runtime in the Mesa "fire" demo, and Unigine
5126 * Sanctuary and Tropics, and apparently anything else with
5127 * alpha test or pixel discard.
5128 *
5129 * According to the spec, bit 11 (RCCUNIT) must also be set,
5130 * but we didn't debug actual testcases to find it out.
5131 *
5132 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005133 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005134 *
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005135 * Also apply WaDisableVDSUnitClockGating:vlv and
5136 * WaDisableRCPBUnitClockGating:vlv.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005137 */
5138 I915_WRITE(GEN6_UCGCTL2,
5139 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005140 GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
Jesse Barnes0f846f82012-06-14 11:04:47 -07005141 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
5142 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5143 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5144
Jesse Barnese3f33d42012-06-14 11:04:50 -07005145 I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
5146
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005147 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005148
Daniel Vetter6b26c862012-04-24 14:04:12 +02005149 I915_WRITE(CACHE_MODE_1,
5150 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005151
5152 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005153 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005154 * Disable clock gating on th GCFG unit to prevent a delay
5155 * in the reporting of vblank events.
5156 */
Jesse Barnes4e8c84a2013-03-08 10:45:54 -08005157 I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
5158
5159 /* Conservative clock gating settings for now */
5160 I915_WRITE(0x9400, 0xffffffff);
5161 I915_WRITE(0x9404, 0xffffffff);
5162 I915_WRITE(0x9408, 0xffffffff);
5163 I915_WRITE(0x940c, 0xffffffff);
5164 I915_WRITE(0x9410, 0xffffffff);
5165 I915_WRITE(0x9414, 0xffffffff);
5166 I915_WRITE(0x9418, 0xffffffff);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005167}
5168
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005169static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005170{
5171 struct drm_i915_private *dev_priv = dev->dev_private;
5172 uint32_t dspclk_gate;
5173
5174 I915_WRITE(RENCLK_GATE_D1, 0);
5175 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5176 GS_UNIT_CLOCK_GATE_DISABLE |
5177 CL_UNIT_CLOCK_GATE_DISABLE);
5178 I915_WRITE(RAMCLK_GATE_D, 0);
5179 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5180 OVRUNIT_CLOCK_GATE_DISABLE |
5181 OVCUNIT_CLOCK_GATE_DISABLE;
5182 if (IS_GM45(dev))
5183 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5184 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005185
5186 /* WaDisableRenderCachePipelinedFlush */
5187 I915_WRITE(CACHE_MODE_0,
5188 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005189
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005190 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005191}
5192
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005193static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005194{
5195 struct drm_i915_private *dev_priv = dev->dev_private;
5196
5197 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5198 I915_WRITE(RENCLK_GATE_D2, 0);
5199 I915_WRITE(DSPCLK_GATE_D, 0);
5200 I915_WRITE(RAMCLK_GATE_D, 0);
5201 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005202 I915_WRITE(MI_ARB_STATE,
5203 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005204}
5205
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005206static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005207{
5208 struct drm_i915_private *dev_priv = dev->dev_private;
5209
5210 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5211 I965_RCC_CLOCK_GATE_DISABLE |
5212 I965_RCPB_CLOCK_GATE_DISABLE |
5213 I965_ISC_CLOCK_GATE_DISABLE |
5214 I965_FBC_CLOCK_GATE_DISABLE);
5215 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005216 I915_WRITE(MI_ARB_STATE,
5217 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005218}
5219
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005220static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005221{
5222 struct drm_i915_private *dev_priv = dev->dev_private;
5223 u32 dstate = I915_READ(D_STATE);
5224
5225 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5226 DSTATE_DOT_CLOCK_GATING;
5227 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005228
5229 if (IS_PINEVIEW(dev))
5230 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005231
5232 /* IIR "flip pending" means done if this bit is set */
5233 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005234}
5235
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005236static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005237{
5238 struct drm_i915_private *dev_priv = dev->dev_private;
5239
5240 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5241}
5242
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005243static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005244{
5245 struct drm_i915_private *dev_priv = dev->dev_private;
5246
5247 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5248}
5249
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005250void intel_init_clock_gating(struct drm_device *dev)
5251{
5252 struct drm_i915_private *dev_priv = dev->dev_private;
5253
5254 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005255}
5256
Imre Deak7d708ee2013-04-17 14:04:50 +03005257void intel_suspend_hw(struct drm_device *dev)
5258{
5259 if (HAS_PCH_LPT(dev))
5260 lpt_suspend_hw(dev);
5261}
5262
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005263/**
5264 * We should only use the power well if we explicitly asked the hardware to
5265 * enable it, so check if it's enabled and also check if we've requested it to
5266 * be enabled.
5267 */
Paulo Zanonib97186f2013-05-03 12:15:36 -03005268bool intel_display_power_enabled(struct drm_device *dev,
5269 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005270{
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272
Paulo Zanonib97186f2013-05-03 12:15:36 -03005273 if (!HAS_POWER_WELL(dev))
5274 return true;
5275
5276 switch (domain) {
5277 case POWER_DOMAIN_PIPE_A:
5278 case POWER_DOMAIN_TRANSCODER_EDP:
5279 return true;
5280 case POWER_DOMAIN_PIPE_B:
5281 case POWER_DOMAIN_PIPE_C:
5282 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
5283 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
5284 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
5285 case POWER_DOMAIN_TRANSCODER_A:
5286 case POWER_DOMAIN_TRANSCODER_B:
5287 case POWER_DOMAIN_TRANSCODER_C:
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005288 return I915_READ(HSW_PWR_WELL_DRIVER) ==
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005289 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
Paulo Zanonib97186f2013-05-03 12:15:36 -03005290 default:
5291 BUG();
5292 }
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005293}
5294
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005295static void __intel_set_power_well(struct drm_device *dev, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005296{
5297 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonifa42e232013-01-25 16:59:11 -02005298 bool is_enabled, enable_requested;
5299 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005300
Paulo Zanonifa42e232013-01-25 16:59:11 -02005301 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005302 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
5303 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005304
Paulo Zanonifa42e232013-01-25 16:59:11 -02005305 if (enable) {
5306 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005307 I915_WRITE(HSW_PWR_WELL_DRIVER,
5308 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005309
Paulo Zanonifa42e232013-01-25 16:59:11 -02005310 if (!is_enabled) {
5311 DRM_DEBUG_KMS("Enabling power well\n");
5312 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005313 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02005314 DRM_ERROR("Timeout enabling power well\n");
5315 }
5316 } else {
5317 if (enable_requested) {
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03005318 unsigned long irqflags;
5319 enum pipe p;
5320
Paulo Zanonifa42e232013-01-25 16:59:11 -02005321 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03005322 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02005323 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03005324
5325 /*
5326 * After this, the registers on the pipes that are part
5327 * of the power well will become zero, so we have to
5328 * adjust our counters according to that.
5329 *
5330 * FIXME: Should we do this in general in
5331 * drm_vblank_post_modeset?
5332 */
5333 spin_lock_irqsave(&dev->vbl_lock, irqflags);
5334 for_each_pipe(p)
5335 if (p != PIPE_A)
5336 dev->last_vblank[p] = 0;
5337 spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005338 }
5339 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02005340}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005341
Wang Xingchaoa38911a2013-05-30 22:07:11 +08005342static struct i915_power_well *hsw_pwr;
5343
5344/* Display audio driver power well request */
5345void i915_request_power_well(void)
5346{
5347 if (WARN_ON(!hsw_pwr))
5348 return;
5349
5350 spin_lock_irq(&hsw_pwr->lock);
5351 if (!hsw_pwr->count++ &&
5352 !hsw_pwr->i915_request)
5353 __intel_set_power_well(hsw_pwr->device, true);
5354 spin_unlock_irq(&hsw_pwr->lock);
5355}
5356EXPORT_SYMBOL_GPL(i915_request_power_well);
5357
5358/* Display audio driver power well release */
5359void i915_release_power_well(void)
5360{
5361 if (WARN_ON(!hsw_pwr))
5362 return;
5363
5364 spin_lock_irq(&hsw_pwr->lock);
5365 WARN_ON(!hsw_pwr->count);
5366 if (!--hsw_pwr->count &&
5367 !hsw_pwr->i915_request)
5368 __intel_set_power_well(hsw_pwr->device, false);
5369 spin_unlock_irq(&hsw_pwr->lock);
5370}
5371EXPORT_SYMBOL_GPL(i915_release_power_well);
5372
5373int i915_init_power_well(struct drm_device *dev)
5374{
5375 struct drm_i915_private *dev_priv = dev->dev_private;
5376
5377 hsw_pwr = &dev_priv->power_well;
5378
5379 hsw_pwr->device = dev;
5380 spin_lock_init(&hsw_pwr->lock);
5381 hsw_pwr->count = 0;
5382
5383 return 0;
5384}
5385
5386void i915_remove_power_well(struct drm_device *dev)
5387{
5388 hsw_pwr = NULL;
5389}
5390
5391void intel_set_power_well(struct drm_device *dev, bool enable)
5392{
5393 struct drm_i915_private *dev_priv = dev->dev_private;
5394 struct i915_power_well *power_well = &dev_priv->power_well;
5395
5396 if (!HAS_POWER_WELL(dev))
5397 return;
5398
5399 if (!i915_disable_power_well && !enable)
5400 return;
5401
5402 spin_lock_irq(&power_well->lock);
5403 power_well->i915_request = enable;
5404
5405 /* only reject "disable" power well request */
5406 if (power_well->count && !enable) {
5407 spin_unlock_irq(&power_well->lock);
5408 return;
5409 }
5410
5411 __intel_set_power_well(dev, enable);
5412 spin_unlock_irq(&power_well->lock);
5413}
5414
Paulo Zanonifa42e232013-01-25 16:59:11 -02005415/*
5416 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5417 * when not needed anymore. We have 4 registers that can request the power well
5418 * to be enabled, and it will only be disabled if none of the registers is
5419 * requesting it to be enabled.
5420 */
5421void intel_init_power_well(struct drm_device *dev)
5422{
5423 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005424
Paulo Zanoni86d52df2013-03-06 20:03:18 -03005425 if (!HAS_POWER_WELL(dev))
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005426 return;
5427
Paulo Zanonifa42e232013-01-25 16:59:11 -02005428 /* For now, we need the power well to be always enabled. */
5429 intel_set_power_well(dev, true);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005430
Paulo Zanonifa42e232013-01-25 16:59:11 -02005431 /* We're taking over the BIOS, so clear any requests made by it since
5432 * the driver is in charge now. */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005433 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
Paulo Zanonifa42e232013-01-25 16:59:11 -02005434 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03005435}
5436
Paulo Zanonic67a4702013-08-19 13:18:09 -03005437/* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
5438void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
5439{
5440 hsw_disable_package_c8(dev_priv);
5441}
5442
5443void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
5444{
5445 hsw_enable_package_c8(dev_priv);
5446}
5447
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005448/* Set up chip specific power management-related functions */
5449void intel_init_pm(struct drm_device *dev)
5450{
5451 struct drm_i915_private *dev_priv = dev->dev_private;
5452
5453 if (I915_HAS_FBC(dev)) {
5454 if (HAS_PCH_SPLIT(dev)) {
5455 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Rodrigo Vivi891348b2013-05-06 19:37:36 -03005456 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Rodrigo Viviabe959c2013-05-06 19:37:33 -03005457 dev_priv->display.enable_fbc =
5458 gen7_enable_fbc;
5459 else
5460 dev_priv->display.enable_fbc =
5461 ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005462 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5463 } else if (IS_GM45(dev)) {
5464 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5465 dev_priv->display.enable_fbc = g4x_enable_fbc;
5466 dev_priv->display.disable_fbc = g4x_disable_fbc;
5467 } else if (IS_CRESTLINE(dev)) {
5468 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5469 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5470 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5471 }
5472 /* 855GM needs testing */
5473 }
5474
Daniel Vetterc921aba2012-04-26 23:28:17 +02005475 /* For cxsr */
5476 if (IS_PINEVIEW(dev))
5477 i915_pineview_get_mem_freq(dev);
5478 else if (IS_GEN5(dev))
5479 i915_ironlake_get_mem_freq(dev);
5480
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005481 /* For FIFO watermark updates */
5482 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005483 intel_setup_wm_latency(dev);
5484
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005485 if (IS_GEN5(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005486 if (dev_priv->wm.pri_latency[1] &&
5487 dev_priv->wm.spr_latency[1] &&
5488 dev_priv->wm.cur_latency[1])
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005489 dev_priv->display.update_wm = ironlake_update_wm;
5490 else {
5491 DRM_DEBUG_KMS("Failed to get proper latency. "
5492 "Disable CxSR\n");
5493 dev_priv->display.update_wm = NULL;
5494 }
5495 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
5496 } else if (IS_GEN6(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005497 if (dev_priv->wm.pri_latency[0] &&
5498 dev_priv->wm.spr_latency[0] &&
5499 dev_priv->wm.cur_latency[0]) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005500 dev_priv->display.update_wm = sandybridge_update_wm;
5501 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5502 } else {
5503 DRM_DEBUG_KMS("Failed to read display plane latency. "
5504 "Disable CxSR\n");
5505 dev_priv->display.update_wm = NULL;
5506 }
5507 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
5508 } else if (IS_IVYBRIDGE(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005509 if (dev_priv->wm.pri_latency[0] &&
5510 dev_priv->wm.spr_latency[0] &&
5511 dev_priv->wm.cur_latency[0]) {
Chris Wilsonc43d0182012-12-11 12:01:42 +00005512 dev_priv->display.update_wm = ivybridge_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005513 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5514 } else {
5515 DRM_DEBUG_KMS("Failed to read display plane latency. "
5516 "Disable CxSR\n");
5517 dev_priv->display.update_wm = NULL;
5518 }
5519 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Eugeni Dodonov6b8a5ee2012-05-09 15:37:23 -03005520 } else if (IS_HASWELL(dev)) {
Ville Syrjälä53615a52013-08-01 16:18:50 +03005521 if (dev_priv->wm.pri_latency[0] &&
5522 dev_priv->wm.spr_latency[0] &&
5523 dev_priv->wm.cur_latency[0]) {
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005524 dev_priv->display.update_wm = haswell_update_wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -03005525 dev_priv->display.update_sprite_wm =
5526 haswell_update_sprite_wm;
Eugeni Dodonov6b8a5ee2012-05-09 15:37:23 -03005527 } else {
5528 DRM_DEBUG_KMS("Failed to read display plane latency. "
5529 "Disable CxSR\n");
5530 dev_priv->display.update_wm = NULL;
5531 }
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005532 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005533 } else
5534 dev_priv->display.update_wm = NULL;
5535 } else if (IS_VALLEYVIEW(dev)) {
5536 dev_priv->display.update_wm = valleyview_update_wm;
5537 dev_priv->display.init_clock_gating =
5538 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005539 } else if (IS_PINEVIEW(dev)) {
5540 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
5541 dev_priv->is_ddr3,
5542 dev_priv->fsb_freq,
5543 dev_priv->mem_freq)) {
5544 DRM_INFO("failed to find known CxSR latency "
5545 "(found ddr%s fsb freq %d, mem freq %d), "
5546 "disabling CxSR\n",
5547 (dev_priv->is_ddr3 == 1) ? "3" : "2",
5548 dev_priv->fsb_freq, dev_priv->mem_freq);
5549 /* Disable CxSR and never update its watermark again */
5550 pineview_disable_cxsr(dev);
5551 dev_priv->display.update_wm = NULL;
5552 } else
5553 dev_priv->display.update_wm = pineview_update_wm;
5554 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5555 } else if (IS_G4X(dev)) {
5556 dev_priv->display.update_wm = g4x_update_wm;
5557 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
5558 } else if (IS_GEN4(dev)) {
5559 dev_priv->display.update_wm = i965_update_wm;
5560 if (IS_CRESTLINE(dev))
5561 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
5562 else if (IS_BROADWATER(dev))
5563 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
5564 } else if (IS_GEN3(dev)) {
5565 dev_priv->display.update_wm = i9xx_update_wm;
5566 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5567 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5568 } else if (IS_I865G(dev)) {
5569 dev_priv->display.update_wm = i830_update_wm;
5570 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5571 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5572 } else if (IS_I85X(dev)) {
5573 dev_priv->display.update_wm = i9xx_update_wm;
5574 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
5575 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5576 } else {
5577 dev_priv->display.update_wm = i830_update_wm;
5578 dev_priv->display.init_clock_gating = i830_init_clock_gating;
5579 if (IS_845G(dev))
5580 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5581 else
5582 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5583 }
5584}
5585
Ben Widawsky42c05262012-09-26 10:34:00 -07005586int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
5587{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005588 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07005589
5590 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5591 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
5592 return -EAGAIN;
5593 }
5594
5595 I915_WRITE(GEN6_PCODE_DATA, *val);
5596 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5597
5598 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5599 500)) {
5600 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
5601 return -ETIMEDOUT;
5602 }
5603
5604 *val = I915_READ(GEN6_PCODE_DATA);
5605 I915_WRITE(GEN6_PCODE_DATA, 0);
5606
5607 return 0;
5608}
5609
5610int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
5611{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005612 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07005613
5614 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5615 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
5616 return -EAGAIN;
5617 }
5618
5619 I915_WRITE(GEN6_PCODE_DATA, val);
5620 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5621
5622 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5623 500)) {
5624 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
5625 return -ETIMEDOUT;
5626 }
5627
5628 I915_WRITE(GEN6_PCODE_DATA, 0);
5629
5630 return 0;
5631}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07005632
Jesse Barnes855ba3b2013-04-17 15:54:57 -07005633int vlv_gpu_freq(int ddr_freq, int val)
5634{
5635 int mult, base;
5636
5637 switch (ddr_freq) {
5638 case 800:
5639 mult = 20;
5640 base = 120;
5641 break;
5642 case 1066:
5643 mult = 22;
5644 base = 133;
5645 break;
5646 case 1333:
5647 mult = 21;
5648 base = 125;
5649 break;
5650 default:
5651 return -1;
5652 }
5653
5654 return ((val - 0xbd) * mult) + base;
5655}
5656
5657int vlv_freq_opcode(int ddr_freq, int val)
5658{
5659 int mult, base;
5660
5661 switch (ddr_freq) {
5662 case 800:
5663 mult = 20;
5664 base = 120;
5665 break;
5666 case 1066:
5667 mult = 22;
5668 base = 133;
5669 break;
5670 case 1333:
5671 mult = 21;
5672 base = 125;
5673 break;
5674 default:
5675 return -1;
5676 }
5677
5678 val /= mult;
5679 val -= base / mult;
5680 val += 0xbd;
5681
5682 if (val > 0xea)
5683 val = 0xea;
5684
5685 return val;
5686}
5687
Chris Wilson907b28c2013-07-19 20:36:52 +01005688void intel_pm_init(struct drm_device *dev)
5689{
5690 struct drm_i915_private *dev_priv = dev->dev_private;
5691
5692 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
5693 intel_gen6_powersave_work);
5694}
5695