blob: 1e26794febd6039b7e7922fc6183414dea52f0cb [file] [log] [blame]
Don Skidmorefe15e8e12010-11-16 19:27:16 -08001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustade48566962014-07-22 06:50:42 +00004 Copyright(c) 1999 - 2014 Intel Corporation.
Don Skidmorefe15e8e12010-11-16 19:27:16 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Don Skidmorefe15e8e12010-11-16 19:27:16 -080024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Don Skidmorefe15e8e12010-11-16 19:27:16 -080035
Jeff Kirsherb0007482013-10-01 04:33:53 -070036#define IXGBE_X540_MAX_TX_QUEUES 128
37#define IXGBE_X540_MAX_RX_QUEUES 128
38#define IXGBE_X540_RAR_ENTRIES 128
39#define IXGBE_X540_MC_TBL_SIZE 128
40#define IXGBE_X540_VFT_TBL_SIZE 128
41#define IXGBE_X540_RX_PB_SIZE 384
Don Skidmorefe15e8e12010-11-16 19:27:16 -080042
43static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw);
44static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
45static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
46static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
47static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
48static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
49
Don Skidmoreb93a2222010-11-16 19:27:17 -080050static enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080051{
52 return ixgbe_media_type_copper;
53}
54
55static s32 ixgbe_get_invariants_X540(struct ixgbe_hw *hw)
56{
57 struct ixgbe_mac_info *mac = &hw->mac;
58
59 /* Call PHY identify routine to get the phy type */
60 ixgbe_identify_phy_generic(hw);
61
62 mac->mcft_size = IXGBE_X540_MC_TBL_SIZE;
63 mac->vft_size = IXGBE_X540_VFT_TBL_SIZE;
64 mac->num_rar_entries = IXGBE_X540_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +000065 mac->rx_pb_size = IXGBE_X540_RX_PB_SIZE;
Don Skidmorefe15e8e12010-11-16 19:27:16 -080066 mac->max_rx_queues = IXGBE_X540_MAX_RX_QUEUES;
67 mac->max_tx_queues = IXGBE_X540_MAX_TX_QUEUES;
68 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
69
70 return 0;
71}
72
73/**
74 * ixgbe_setup_mac_link_X540 - Set the auto advertised capabilitires
75 * @hw: pointer to hardware structure
76 * @speed: new link speed
Don Skidmorefe15e8e12010-11-16 19:27:16 -080077 * @autoneg_wait_to_complete: true when waiting for completion is needed
78 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -080079static s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +000080 ixgbe_link_speed speed,
81 bool autoneg_wait_to_complete)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080082{
Josh Hay99b76642012-12-15 03:28:24 +000083 return hw->phy.ops.setup_link_speed(hw, speed,
Jacob Kellere7cf7452014-04-09 06:03:10 +000084 autoneg_wait_to_complete);
Don Skidmorefe15e8e12010-11-16 19:27:16 -080085}
86
87/**
88 * ixgbe_reset_hw_X540 - Perform hardware reset
89 * @hw: pointer to hardware structure
90 *
91 * Resets the hardware by resetting the transmit and receive units, masks
92 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
93 * reset.
94 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -080095static s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -080096{
Alexander Duyck8132b542011-07-15 07:29:44 +000097 s32 status;
98 u32 ctrl, i;
Don Skidmorefe15e8e12010-11-16 19:27:16 -080099
100 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000101 status = hw->mac.ops.stop_adapter(hw);
102 if (status != 0)
103 goto reset_hw_out;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800104
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000105 /* flush pending Tx transactions */
106 ixgbe_clear_tx_pending(hw);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800107
Emil Tantilova4297dc2011-02-14 08:45:13 +0000108mac_reset_top:
Emil Tantilov8c838d72011-08-16 08:04:11 +0000109 ctrl = IXGBE_CTRL_RST;
Alexander Duyck8132b542011-07-15 07:29:44 +0000110 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
111 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800112 IXGBE_WRITE_FLUSH(hw);
113
114 /* Poll for reset bit to self-clear indicating reset is complete */
115 for (i = 0; i < 10; i++) {
116 udelay(1);
117 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +0000118 if (!(ctrl & IXGBE_CTRL_RST_MASK))
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800119 break;
120 }
Alexander Duyck8132b542011-07-15 07:29:44 +0000121
122 if (ctrl & IXGBE_CTRL_RST_MASK) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800123 status = IXGBE_ERR_RESET_FAILED;
124 hw_dbg(hw, "Reset polling failed to complete.\n");
125 }
Emil Tantilov8c838d72011-08-16 08:04:11 +0000126 msleep(100);
Alexander Duyck8132b542011-07-15 07:29:44 +0000127
Emil Tantilova4297dc2011-02-14 08:45:13 +0000128 /*
129 * Double resets are required for recovery from certain error
130 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +0000131 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +0000132 */
133 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
134 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +0000135 goto mac_reset_top;
136 }
137
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800138 /* Set the Rx packet buffer size. */
139 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
140
141 /* Store the permanent mac address */
142 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
143
144 /*
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800145 * Store MAC address from RAR0, clear receive address registers, and
146 * clear the multicast table. Also reset num_rar_entries to 128,
147 * since we modify this value when programming the SAN MAC address.
148 */
Greg Rose93cb38d2011-03-01 04:37:15 +0000149 hw->mac.num_rar_entries = IXGBE_X540_MAX_TX_QUEUES;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800150 hw->mac.ops.init_rx_addrs(hw);
151
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800152 /* Store the permanent SAN mac address */
153 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
154
155 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +0000156 if (is_valid_ether_addr(hw->mac.san_addr)) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800157 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000158 hw->mac.san_addr, 0, IXGBE_RAH_AV);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800159
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +0000160 /* Save the SAN MAC RAR index */
161 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
162
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800163 /* Reserve the last RAR for the SAN MAC address */
164 hw->mac.num_rar_entries--;
165 }
166
167 /* Store the alternative WWNN/WWPN prefix */
168 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000169 &hw->mac.wwpn_prefix);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800170
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000171reset_hw_out:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800172 return status;
173}
174
175/**
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000176 * ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
177 * @hw: pointer to hardware structure
178 *
179 * Starts the hardware using the generic start_hw function
180 * and the generation start_hw function.
181 * Then performs revision-specific operations, if any.
182 **/
183static s32 ixgbe_start_hw_X540(struct ixgbe_hw *hw)
184{
185 s32 ret_val = 0;
186
187 ret_val = ixgbe_start_hw_generic(hw);
188 if (ret_val != 0)
189 goto out;
190
191 ret_val = ixgbe_start_hw_gen2(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000192out:
193 return ret_val;
194}
195
196/**
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800197 * ixgbe_get_supported_physical_layer_X540 - Returns physical layer type
198 * @hw: pointer to hardware structure
199 *
200 * Determines physical layer capabilities of the current configuration.
201 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800202static u32 ixgbe_get_supported_physical_layer_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800203{
204 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
205 u16 ext_ability = 0;
206
207 hw->phy.ops.identify(hw);
208
209 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
210 &ext_ability);
211 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
212 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
213 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
214 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
215 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
216 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
217
218 return physical_layer;
219}
220
221/**
Emil Tantilov77ed18f2011-03-03 09:24:56 +0000222 * ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
223 * @hw: pointer to hardware structure
224 *
225 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
226 * ixgbe_hw struct in order to set up EEPROM access.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800227 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800228static s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800229{
230 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
231 u32 eec;
232 u16 eeprom_size;
233
234 if (eeprom->type == ixgbe_eeprom_uninitialized) {
235 eeprom->semaphore_delay = 10;
236 eeprom->type = ixgbe_flash;
237
238 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
239 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
Jacob Kellere7cf7452014-04-09 06:03:10 +0000240 IXGBE_EEC_SIZE_SHIFT);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800241 eeprom->word_size = 1 << (eeprom_size +
Jacob Kellere7cf7452014-04-09 06:03:10 +0000242 IXGBE_EEPROM_WORD_SIZE_SHIFT);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800243
244 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
Emil Tantilov77ed18f2011-03-03 09:24:56 +0000245 eeprom->type, eeprom->word_size);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800246 }
247
248 return 0;
249}
250
251/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000252 * ixgbe_read_eerd_X540- Read EEPROM word using EERD
253 * @hw: pointer to hardware structure
254 * @offset: offset of word in the EEPROM to read
255 * @data: word read from the EEPROM
256 *
257 * Reads a 16 bit word from the EEPROM using the EERD register.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800258 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800259static s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800260{
Mark Rustade48566962014-07-22 06:50:42 +0000261 s32 status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800262
Mark Rustade48566962014-07-22 06:50:42 +0000263 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
264 return IXGBE_ERR_SWFW_SYNC;
265
266 status = ixgbe_read_eerd_generic(hw, offset, data);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800267
Emil Tantilov6d980c32011-04-13 04:56:15 +0000268 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800269 return status;
270}
271
272/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000273 * ixgbe_read_eerd_buffer_X540 - Read EEPROM word(s) using EERD
274 * @hw: pointer to hardware structure
275 * @offset: offset of word in the EEPROM to read
276 * @words: number of words
277 * @data: word(s) read from the EEPROM
278 *
279 * Reads a 16 bit word(s) from the EEPROM using the EERD register.
280 **/
281static s32 ixgbe_read_eerd_buffer_X540(struct ixgbe_hw *hw,
282 u16 offset, u16 words, u16 *data)
283{
Mark Rustade48566962014-07-22 06:50:42 +0000284 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000285
Mark Rustade48566962014-07-22 06:50:42 +0000286 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
287 return IXGBE_ERR_SWFW_SYNC;
288
289 status = ixgbe_read_eerd_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +0000290
291 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
292 return status;
293}
294
295/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000296 * ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
297 * @hw: pointer to hardware structure
298 * @offset: offset of word in the EEPROM to write
299 * @data: word write to the EEPROM
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800300 *
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000301 * Write a 16 bit word to the EEPROM using the EEWR register.
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800302 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800303static s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800304{
Mark Rustade48566962014-07-22 06:50:42 +0000305 s32 status;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800306
Mark Rustade48566962014-07-22 06:50:42 +0000307 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
308 return IXGBE_ERR_SWFW_SYNC;
309
310 status = ixgbe_write_eewr_generic(hw, offset, data);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800311
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000312 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800313 return status;
314}
315
316/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000317 * ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
318 * @hw: pointer to hardware structure
319 * @offset: offset of word in the EEPROM to write
320 * @words: number of words
321 * @data: word(s) write to the EEPROM
322 *
323 * Write a 16 bit word(s) to the EEPROM using the EEWR register.
324 **/
325static s32 ixgbe_write_eewr_buffer_X540(struct ixgbe_hw *hw,
326 u16 offset, u16 words, u16 *data)
327{
Mark Rustade48566962014-07-22 06:50:42 +0000328 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000329
Mark Rustade48566962014-07-22 06:50:42 +0000330 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
331 return IXGBE_ERR_SWFW_SYNC;
332
333 status = ixgbe_write_eewr_buffer_generic(hw, offset, words, data);
Emil Tantilov68c70052011-04-20 08:49:06 +0000334
335 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
336 return status;
337}
338
339/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000340 * ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
341 *
342 * This function does not use synchronization for EERD and EEWR. It can
343 * be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
344 *
345 * @hw: pointer to hardware structure
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800346 **/
347static u16 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
348{
349 u16 i;
350 u16 j;
351 u16 checksum = 0;
352 u16 length = 0;
353 u16 pointer = 0;
354 u16 word = 0;
355
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000356 /*
357 * Do not use hw->eeprom.ops.read because we do not want to take
358 * the synchronization semaphores here. Instead use
359 * ixgbe_read_eerd_generic
360 */
361
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800362 /* Include 0x0-0x3F in the checksum */
363 for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000364 if (ixgbe_read_eerd_generic(hw, i, &word) != 0) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800365 hw_dbg(hw, "EEPROM read failed\n");
366 break;
367 }
368 checksum += word;
369 }
370
371 /*
372 * Include all data from pointers 0x3, 0x6-0xE. This excludes the
373 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
374 */
375 for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) {
376 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
377 continue;
378
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000379 if (ixgbe_read_eerd_generic(hw, i, &pointer) != 0) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800380 hw_dbg(hw, "EEPROM read failed\n");
381 break;
382 }
383
384 /* Skip pointer section if the pointer is invalid. */
385 if (pointer == 0xFFFF || pointer == 0 ||
386 pointer >= hw->eeprom.word_size)
387 continue;
388
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000389 if (ixgbe_read_eerd_generic(hw, pointer, &length) != 0) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800390 hw_dbg(hw, "EEPROM read failed\n");
391 break;
392 }
393
394 /* Skip pointer section if length is invalid. */
395 if (length == 0xFFFF || length == 0 ||
396 (pointer + length) >= hw->eeprom.word_size)
397 continue;
398
399 for (j = pointer+1; j <= pointer+length; j++) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000400 if (ixgbe_read_eerd_generic(hw, j, &word) != 0) {
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800401 hw_dbg(hw, "EEPROM read failed\n");
402 break;
403 }
404 checksum += word;
405 }
406 }
407
408 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
409
410 return checksum;
411}
412
413/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000414 * ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
415 * @hw: pointer to hardware structure
416 * @checksum_val: calculated checksum
417 *
418 * Performs checksum calculation and validates the EEPROM checksum. If the
419 * caller does not need checksum_val, the value can be NULL.
420 **/
421static s32 ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw *hw,
422 u16 *checksum_val)
423{
424 s32 status;
425 u16 checksum;
426 u16 read_checksum = 0;
427
Mark Rustade48566962014-07-22 06:50:42 +0000428 /* Read the first word from the EEPROM. If this times out or fails, do
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000429 * not continue or we could be in for a very long wait while every
430 * EEPROM read fails
431 */
432 status = hw->eeprom.ops.read(hw, 0, &checksum);
Mark Rustade48566962014-07-22 06:50:42 +0000433 if (status) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000434 hw_dbg(hw, "EEPROM read failed\n");
Mark Rustade48566962014-07-22 06:50:42 +0000435 return status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000436 }
437
Mark Rustade48566962014-07-22 06:50:42 +0000438 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
439 return IXGBE_ERR_SWFW_SYNC;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000440
Mark Rustade48566962014-07-22 06:50:42 +0000441 checksum = hw->eeprom.ops.calc_checksum(hw);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000442
Mark Rustade48566962014-07-22 06:50:42 +0000443 /* Do not use hw->eeprom.ops.read because we do not want to take
444 * the synchronization semaphores twice here.
445 */
446 status = ixgbe_read_eerd_generic(hw, IXGBE_EEPROM_CHECKSUM,
447 &read_checksum);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000448
449 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Mark Rustade48566962014-07-22 06:50:42 +0000450
451 /* If the user cares, return the calculated checksum */
452 if (checksum_val)
453 *checksum_val = checksum;
454
455 /* Verify read and calculated checksums are the same */
456 if (read_checksum != checksum)
457 return IXGBE_ERR_EEPROM_CHECKSUM;
458
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000459 return status;
460}
461
462/**
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800463 * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
464 * @hw: pointer to hardware structure
465 *
466 * After writing EEPROM to shadow RAM using EEWR register, software calculates
467 * checksum and updates the EEPROM and instructs the hardware to update
468 * the flash.
469 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -0800470static s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800471{
472 s32 status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000473 u16 checksum;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800474
Mark Rustade48566962014-07-22 06:50:42 +0000475 /* Read the first word from the EEPROM. If this times out or fails, do
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000476 * not continue or we could be in for a very long wait while every
477 * EEPROM read fails
478 */
479 status = hw->eeprom.ops.read(hw, 0, &checksum);
Mark Rustade48566962014-07-22 06:50:42 +0000480 if (status) {
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000481 hw_dbg(hw, "EEPROM read failed\n");
Mark Rustade48566962014-07-22 06:50:42 +0000482 return status;
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000483 }
484
Mark Rustade48566962014-07-22 06:50:42 +0000485 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
486 return IXGBE_ERR_SWFW_SYNC;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800487
Mark Rustade48566962014-07-22 06:50:42 +0000488 checksum = hw->eeprom.ops.calc_checksum(hw);
489
490 /* Do not use hw->eeprom.ops.write because we do not want to
491 * take the synchronization semaphores twice here.
492 */
493 status = ixgbe_write_eewr_generic(hw, IXGBE_EEPROM_CHECKSUM, checksum);
494 if (!status)
495 status = ixgbe_update_flash_X540(hw);
496
497 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800498 return status;
499}
500
501/**
502 * ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
503 * @hw: pointer to hardware structure
504 *
505 * Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
506 * EEPROM from shadow RAM to the flash device.
507 **/
508static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
509{
510 u32 flup;
511 s32 status = IXGBE_ERR_EEPROM;
512
513 status = ixgbe_poll_flash_update_done_X540(hw);
514 if (status == IXGBE_ERR_EEPROM) {
515 hw_dbg(hw, "Flash update time out\n");
516 goto out;
517 }
518
519 flup = IXGBE_READ_REG(hw, IXGBE_EEC) | IXGBE_EEC_FLUP;
520 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
521
522 status = ixgbe_poll_flash_update_done_X540(hw);
Emil Tantilov2ea5ea52011-03-12 08:56:38 +0000523 if (status == 0)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800524 hw_dbg(hw, "Flash update complete\n");
525 else
526 hw_dbg(hw, "Flash update time out\n");
527
528 if (hw->revision_id == 0) {
529 flup = IXGBE_READ_REG(hw, IXGBE_EEC);
530
531 if (flup & IXGBE_EEC_SEC1VAL) {
532 flup |= IXGBE_EEC_FLUP;
533 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
534 }
535
536 status = ixgbe_poll_flash_update_done_X540(hw);
Emil Tantilov2ea5ea52011-03-12 08:56:38 +0000537 if (status == 0)
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800538 hw_dbg(hw, "Flash update complete\n");
539 else
540 hw_dbg(hw, "Flash update time out\n");
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800541 }
542out:
543 return status;
544}
545
546/**
547 * ixgbe_poll_flash_update_done_X540 - Poll flash update status
548 * @hw: pointer to hardware structure
549 *
550 * Polls the FLUDONE (bit 26) of the EEC Register to determine when the
551 * flash update is done.
552 **/
553static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
554{
555 u32 i;
556 u32 reg;
557 s32 status = IXGBE_ERR_EEPROM;
558
559 for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
560 reg = IXGBE_READ_REG(hw, IXGBE_EEC);
561 if (reg & IXGBE_EEC_FLUDONE) {
562 status = 0;
563 break;
564 }
565 udelay(5);
566 }
567 return status;
568}
569
570/**
571 * ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
572 * @hw: pointer to hardware structure
573 * @mask: Mask to specify which semaphore to acquire
574 *
575 * Acquires the SWFW semaphore thought the SW_FW_SYNC register for
576 * the specified function (CSR, PHY0, PHY1, NVM, Flash)
577 **/
578static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
579{
580 u32 swfw_sync;
581 u32 swmask = mask;
582 u32 fwmask = mask << 5;
583 u32 hwmask = 0;
584 u32 timeout = 200;
585 u32 i;
586
587 if (swmask == IXGBE_GSSR_EEP_SM)
588 hwmask = IXGBE_GSSR_FLASH_SM;
589
590 for (i = 0; i < timeout; i++) {
591 /*
592 * SW NVM semaphore bit is used for access to all
593 * SW_FW_SYNC bits (not just NVM)
594 */
595 if (ixgbe_get_swfw_sync_semaphore(hw))
596 return IXGBE_ERR_SWFW_SYNC;
597
598 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
599 if (!(swfw_sync & (fwmask | swmask | hwmask))) {
600 swfw_sync |= swmask;
601 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
602 ixgbe_release_swfw_sync_semaphore(hw);
603 break;
604 } else {
605 /*
606 * Firmware currently using resource (fwmask),
607 * hardware currently using resource (hwmask),
608 * or other software thread currently using
609 * resource (swmask)
610 */
611 ixgbe_release_swfw_sync_semaphore(hw);
Don Skidmore032b4322011-03-18 09:32:53 +0000612 usleep_range(5000, 10000);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800613 }
614 }
615
616 /*
617 * If the resource is not released by the FW/HW the SW can assume that
618 * the FW/HW malfunctions. In that case the SW should sets the
619 * SW bit(s) of the requested resource(s) while ignoring the
620 * corresponding FW/HW bits in the SW_FW_SYNC register.
621 */
622 if (i >= timeout) {
623 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
624 if (swfw_sync & (fwmask | hwmask)) {
625 if (ixgbe_get_swfw_sync_semaphore(hw))
626 return IXGBE_ERR_SWFW_SYNC;
627
628 swfw_sync |= swmask;
629 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
630 ixgbe_release_swfw_sync_semaphore(hw);
631 }
632 }
633
Don Skidmore032b4322011-03-18 09:32:53 +0000634 usleep_range(5000, 10000);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800635 return 0;
636}
637
638/**
639 * ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
640 * @hw: pointer to hardware structure
641 * @mask: Mask to specify which semaphore to release
642 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300643 * Releases the SWFW semaphore through the SW_FW_SYNC register
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800644 * for the specified function (CSR, PHY0, PHY1, EVM, Flash)
645 **/
646static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
647{
648 u32 swfw_sync;
649 u32 swmask = mask;
650
651 ixgbe_get_swfw_sync_semaphore(hw);
652
653 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
654 swfw_sync &= ~swmask;
655 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
656
657 ixgbe_release_swfw_sync_semaphore(hw);
Don Skidmore032b4322011-03-18 09:32:53 +0000658 usleep_range(5000, 10000);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800659}
660
661/**
Mark Rustadacb1ce22014-07-22 06:50:47 +0000662 * ixgbe_get_swfw_sync_semaphore - Get hardware semaphore
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800663 * @hw: pointer to hardware structure
664 *
665 * Sets the hardware semaphores so SW/FW can gain control of shared resources
Mark Rustadacb1ce22014-07-22 06:50:47 +0000666 */
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800667static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
668{
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800669 u32 timeout = 2000;
670 u32 i;
671 u32 swsm;
672
673 /* Get SMBI software semaphore between device drivers first */
674 for (i = 0; i < timeout; i++) {
Mark Rustadacb1ce22014-07-22 06:50:47 +0000675 /* If the SMBI bit is 0 when we read it, then the bit will be
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800676 * set and we have the semaphore
677 */
678 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
Mark Rustadacb1ce22014-07-22 06:50:47 +0000679 if (!(swsm & IXGBE_SWSM_SMBI))
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800680 break;
Mark Rustadd819fc52014-07-22 06:50:36 +0000681 usleep_range(50, 100);
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800682 }
683
Mark Rustadacb1ce22014-07-22 06:50:47 +0000684 if (i == timeout) {
685 hw_dbg(hw,
686 "Software semaphore SMBI between device drivers not granted.\n");
687 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800688 }
689
Mark Rustadacb1ce22014-07-22 06:50:47 +0000690 /* Now get the semaphore between SW/FW through the REGSMP bit */
691 for (i = 0; i < timeout; i++) {
692 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
693 if (!(swsm & IXGBE_SWFW_REGSMP))
694 return 0;
695
696 usleep_range(50, 100);
697 }
698
699 return IXGBE_ERR_EEPROM;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800700}
701
702/**
703 * ixgbe_release_nvm_semaphore - Release hardware semaphore
704 * @hw: pointer to hardware structure
705 *
706 * This function clears hardware semaphore bits.
707 **/
708static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
709{
710 u32 swsm;
711
712 /* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
713
714 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
715 swsm &= ~IXGBE_SWSM_SMBI;
716 IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
717
718 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
719 swsm &= ~IXGBE_SWFW_REGSMP;
720 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swsm);
721
722 IXGBE_WRITE_FLUSH(hw);
723}
724
Emil Tantilov98508c92011-04-08 01:24:05 +0000725/**
726 * ixgbe_blink_led_start_X540 - Blink LED based on index.
727 * @hw: pointer to hardware structure
728 * @index: led number to blink
729 *
730 * Devices that implement the version 2 interface:
731 * X540
732 **/
733static s32 ixgbe_blink_led_start_X540(struct ixgbe_hw *hw, u32 index)
734{
735 u32 macc_reg;
736 u32 ledctl_reg;
Emil Tantilov8d233632011-10-29 06:54:55 +0000737 ixgbe_link_speed speed;
738 bool link_up;
Emil Tantilov98508c92011-04-08 01:24:05 +0000739
740 /*
Emil Tantilov8d233632011-10-29 06:54:55 +0000741 * Link should be up in order for the blink bit in the LED control
742 * register to work. Force link and speed in the MAC if link is down.
743 * This will be reversed when we stop the blinking.
Emil Tantilov98508c92011-04-08 01:24:05 +0000744 */
Emil Tantilov8d233632011-10-29 06:54:55 +0000745 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches23677ce2012-02-09 11:17:23 +0000746 if (!link_up) {
Emil Tantilov8d233632011-10-29 06:54:55 +0000747 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
748 macc_reg |= IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS;
749 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
750 }
Emil Tantilov98508c92011-04-08 01:24:05 +0000751 /* Set the LED to LINK_UP + BLINK. */
752 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
753 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
754 ledctl_reg |= IXGBE_LED_BLINK(index);
755 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
756 IXGBE_WRITE_FLUSH(hw);
757
758 return 0;
759}
760
761/**
762 * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
763 * @hw: pointer to hardware structure
764 * @index: led number to stop blinking
765 *
766 * Devices that implement the version 2 interface:
767 * X540
768 **/
769static s32 ixgbe_blink_led_stop_X540(struct ixgbe_hw *hw, u32 index)
770{
771 u32 macc_reg;
772 u32 ledctl_reg;
773
774 /* Restore the LED to its default value. */
775 ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
776 ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
777 ledctl_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
778 ledctl_reg &= ~IXGBE_LED_BLINK(index);
779 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
780
781 /* Unforce link and speed in the MAC. */
782 macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
783 macc_reg &= ~(IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS);
784 IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
785 IXGBE_WRITE_FLUSH(hw);
786
787 return 0;
788}
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800789static struct ixgbe_mac_operations mac_ops_X540 = {
790 .init_hw = &ixgbe_init_hw_generic,
791 .reset_hw = &ixgbe_reset_hw_X540,
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000792 .start_hw = &ixgbe_start_hw_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800793 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
794 .get_media_type = &ixgbe_get_media_type_X540,
795 .get_supported_physical_layer =
Jacob Kellere7cf7452014-04-09 06:03:10 +0000796 &ixgbe_get_supported_physical_layer_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800797 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
798 .get_mac_addr = &ixgbe_get_mac_addr_generic,
799 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +0000800 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800801 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
802 .stop_adapter = &ixgbe_stop_adapter_generic,
803 .get_bus_info = &ixgbe_get_bus_info_generic,
804 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
805 .read_analog_reg8 = NULL,
806 .write_analog_reg8 = NULL,
807 .setup_link = &ixgbe_setup_mac_link_X540,
John Fastabend80605c652011-05-02 12:34:10 +0000808 .set_rxpba = &ixgbe_set_rxpba_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800809 .check_link = &ixgbe_check_mac_link_generic,
810 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
811 .led_on = &ixgbe_led_on_generic,
812 .led_off = &ixgbe_led_off_generic,
Emil Tantilov98508c92011-04-08 01:24:05 +0000813 .blink_led_start = &ixgbe_blink_led_start_X540,
814 .blink_led_stop = &ixgbe_blink_led_stop_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800815 .set_rar = &ixgbe_set_rar_generic,
816 .clear_rar = &ixgbe_clear_rar_generic,
817 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +0000818 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800819 .clear_vmdq = &ixgbe_clear_vmdq_generic,
820 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800821 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
822 .enable_mc = &ixgbe_enable_mc_generic,
823 .disable_mc = &ixgbe_disable_mc_generic,
824 .clear_vfta = &ixgbe_clear_vfta_generic,
825 .set_vfta = &ixgbe_set_vfta_generic,
826 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +0000827 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800828 .init_uta_tables = &ixgbe_init_uta_tables_generic,
829 .setup_sfp = NULL,
Greg Rose3377eba792010-12-07 08:16:45 +0000830 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
831 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +0000832 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
833 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +0000834 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
835 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000836 .get_thermal_sensor_data = NULL,
837 .init_thermal_sensor_thresh = NULL,
Don Skidmore429d6a32014-02-27 20:32:41 -0800838 .prot_autoc_read = &prot_autoc_read_generic,
839 .prot_autoc_write = &prot_autoc_write_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800840};
841
842static struct ixgbe_eeprom_operations eeprom_ops_X540 = {
843 .init_params = &ixgbe_init_eeprom_params_X540,
844 .read = &ixgbe_read_eerd_X540,
Emil Tantilov68c70052011-04-20 08:49:06 +0000845 .read_buffer = &ixgbe_read_eerd_buffer_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800846 .write = &ixgbe_write_eewr_X540,
Emil Tantilov68c70052011-04-20 08:49:06 +0000847 .write_buffer = &ixgbe_write_eewr_buffer_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800848 .calc_checksum = &ixgbe_calc_eeprom_checksum_X540,
Emil Tantiloveb9c3e32011-03-24 00:57:50 +0000849 .validate_checksum = &ixgbe_validate_eeprom_checksum_X540,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800850 .update_checksum = &ixgbe_update_eeprom_checksum_X540,
851};
852
853static struct ixgbe_phy_operations phy_ops_X540 = {
854 .identify = &ixgbe_identify_phy_generic,
855 .identify_sfp = &ixgbe_identify_sfp_module_generic,
856 .init = NULL,
Don Skidmoreb60c5dd2011-02-18 19:29:46 +0000857 .reset = NULL,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800858 .read_reg = &ixgbe_read_phy_reg_generic,
859 .write_reg = &ixgbe_write_phy_reg_generic,
860 .setup_link = &ixgbe_setup_phy_link_generic,
861 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
862 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
863 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +0000864 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800865 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
866 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
867 .check_overtemp = &ixgbe_tn_check_overtemp,
Emil Tantilov3e7307f2011-09-21 09:02:50 +0000868 .get_firmware_version = &ixgbe_get_phy_firmware_version_generic,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800869};
870
871struct ixgbe_info ixgbe_X540_info = {
872 .mac = ixgbe_mac_X540,
873 .get_invariants = &ixgbe_get_invariants_X540,
874 .mac_ops = &mac_ops_X540,
875 .eeprom_ops = &eeprom_ops_X540,
876 .phy_ops = &phy_ops_X540,
877 .mbx_ops = &mbx_ops_generic,
878};