blob: bf72ef809df8c60c46951a2fc937c2a38b422339 [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Bruce Allan1b41db32013-01-22 08:44:14 +000021
22#ifndef _E1000E_ICH8LAN_H_
23#define _E1000E_ICH8LAN_H_
24
25#define ICH_FLASH_GFPREG 0x0000
26#define ICH_FLASH_HSFSTS 0x0004
27#define ICH_FLASH_HSFCTL 0x0006
28#define ICH_FLASH_FADDR 0x0008
29#define ICH_FLASH_FDATA0 0x0010
30#define ICH_FLASH_PR0 0x0074
31
32/* Requires up to 10 seconds when MNG might be accessing part. */
33#define ICH_FLASH_READ_COMMAND_TIMEOUT 10000000
34#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 10000000
35#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 10000000
36#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
37#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
38
39#define ICH_CYCLE_READ 0
40#define ICH_CYCLE_WRITE 2
41#define ICH_CYCLE_ERASE 3
42
43#define FLASH_GFPREG_BASE_MASK 0x1FFF
44#define FLASH_SECTOR_ADDR_SHIFT 12
45
46#define ICH_FLASH_SEG_SIZE_256 256
47#define ICH_FLASH_SEG_SIZE_4K 4096
48#define ICH_FLASH_SEG_SIZE_8K 8192
49#define ICH_FLASH_SEG_SIZE_64K 65536
50
51#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
52/* FW established a valid mode */
53#define E1000_ICH_FWSM_FW_VALID 0x00008000
54#define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */
55#define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000
56
57#define E1000_ICH_MNG_IAMT_MODE 0x2
58
59#define E1000_FWSM_WLOCK_MAC_MASK 0x0380
60#define E1000_FWSM_WLOCK_MAC_SHIFT 7
David Ertman74f350e2014-02-22 03:15:17 +000061#define E1000_FWSM_ULP_CFG_DONE 0x00000400 /* Low power cfg done */
Bruce Allan1b41db32013-01-22 08:44:14 +000062
63/* Shared Receive Address Registers */
64#define E1000_SHRAL_PCH_LPT(_i) (0x05408 + ((_i) * 8))
65#define E1000_SHRAH_PCH_LPT(_i) (0x0540C + ((_i) * 8))
66
David Ertman74f350e2014-02-22 03:15:17 +000067#define E1000_H2ME 0x05B50 /* Host to ME */
68#define E1000_H2ME_ULP 0x00000800 /* ULP Indication Bit */
69#define E1000_H2ME_ENFORCE_SETTINGS 0x00001000 /* Enforce Settings */
70
Bruce Allan1b41db32013-01-22 08:44:14 +000071#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
72 (ID_LED_OFF1_OFF2 << 8) | \
73 (ID_LED_OFF1_ON2 << 4) | \
74 (ID_LED_DEF1_DEF2))
75
76#define E1000_ICH_NVM_SIG_WORD 0x13
77#define E1000_ICH_NVM_SIG_MASK 0xC000
78#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
79#define E1000_ICH_NVM_SIG_VALUE 0x80
80
81#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
82
David Ertman74f350e2014-02-22 03:15:17 +000083/* FEXT register bit definition */
84#define E1000_FEXT_PHY_CABLE_DISCONNECTED 0x00000004
85
Bruce Allan1b41db32013-01-22 08:44:14 +000086#define E1000_FEXTNVM_SW_CONFIG 1
87#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* different on ICH8M */
88
89#define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000
90#define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000
91
92#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
93#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
94#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
95
Bruce Allane08f6262013-02-20 03:06:34 +000096#define E1000_FEXTNVM6_REQ_PLL_CLK 0x00000100
Bruce Allane0236ad2013-06-21 09:07:13 +000097#define E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION 0x00000200
David Ertman79849eb2015-02-10 09:10:43 +000098#define E1000_FEXTNVM6_K1_OFF_ENABLE 0x80000000
99/* bit for disabling packet buffer read */
100#define E1000_FEXTNVM7_DISABLE_PB_READ 0x00040000
Bruce Allane08f6262013-02-20 03:06:34 +0000101
David Ertman74f350e2014-02-22 03:15:17 +0000102#define E1000_FEXTNVM7_DISABLE_SMB_PERST 0x00000020
Yanir Lubetkinad851fb2015-04-14 02:20:21 +0300103#define E1000_FEXTNVM7_NEED_DESCRING_FLUSH 0x00000100
104#define E1000_FEXTNVM11_DISABLE_MULR_FIX 0x00002000
105
106/* bit24: RXDCTL thresholds granularity: 0 - cache lines, 1 - descriptors */
107#define E1000_RXDCTL_THRESH_UNIT_DESC 0x01000000
David Ertman74f350e2014-02-22 03:15:17 +0000108
David Ertman79849eb2015-02-10 09:10:43 +0000109#define K1_ENTRY_LATENCY 0
110#define K1_MIN_TIME 1
111#define NVM_SIZE_MULTIPLIER 4096 /*multiplier for NVMS field */
112#define E1000_FLASH_BASE_ADDR 0xE000 /*offset of NVM access regs */
113#define E1000_CTRL_EXT_NVMVS 0x3 /*NVM valid sector */
114
Bruce Allan1b41db32013-01-22 08:44:14 +0000115#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
116
117#define E1000_ICH_RAR_ENTRIES 7
David Ertman96dee022014-03-05 07:50:46 +0000118#define E1000_PCH2_RAR_ENTRIES 5 /* RAR[0], SHRA[0-3] */
Bruce Allan1b41db32013-01-22 08:44:14 +0000119#define E1000_PCH_LPT_RAR_ENTRIES 12 /* RAR[0], SHRA[0-10] */
120
121#define PHY_PAGE_SHIFT 5
122#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
123 ((reg) & MAX_PHY_REG_ADDRESS))
124#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
125#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
126
127#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
128#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
129#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
130
131/* PHY Wakeup Registers and defines */
132#define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17)
133#define BM_RCTL PHY_REG(BM_WUC_PAGE, 0)
134#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
135#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
136#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
137#define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
138#define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
139#define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
140#define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
141#define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
142
143#define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */
144#define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */
145#define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */
146#define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */
147#define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */
148#define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */
149#define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */
150
151#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
152#define HV_MUX_DATA_CTRL PHY_REG(776, 16)
153#define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400
154#define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004
155#define HV_STATS_PAGE 778
156/* Half-duplex collision counts */
157#define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision */
158#define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17)
159#define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. */
160#define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19)
161#define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Collision */
162#define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21)
163#define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision */
164#define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
165#define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision */
166#define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26)
167#define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
168#define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28)
169#define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Tx with no CRS */
170#define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30)
171
172#define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */
173
174#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
175#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
176
177/* SMBus Control Phy Register */
178#define CV_SMB_CTRL PHY_REG(769, 23)
179#define CV_SMB_CTRL_FORCE_SMBUS 0x0001
180
David Ertman74f350e2014-02-22 03:15:17 +0000181/* I218 Ultra Low Power Configuration 1 Register */
182#define I218_ULP_CONFIG1 PHY_REG(779, 16)
183#define I218_ULP_CONFIG1_START 0x0001 /* Start auto ULP config */
184#define I218_ULP_CONFIG1_IND 0x0004 /* Pwr up from ULP indication */
185#define I218_ULP_CONFIG1_STICKY_ULP 0x0010 /* Set sticky ULP mode */
186#define I218_ULP_CONFIG1_INBAND_EXIT 0x0020 /* Inband on ULP exit */
187#define I218_ULP_CONFIG1_WOL_HOST 0x0040 /* WoL Host on ULP exit */
188#define I218_ULP_CONFIG1_RESET_TO_SMBUS 0x0100 /* Reset to SMBus mode */
189#define I218_ULP_CONFIG1_DISABLE_SMB_PERST 0x1000 /* Disable on PERST# */
190
Bruce Allan1b41db32013-01-22 08:44:14 +0000191/* SMBus Address Phy Register */
192#define HV_SMB_ADDR PHY_REG(768, 26)
193#define HV_SMB_ADDR_MASK 0x007F
194#define HV_SMB_ADDR_PEC_EN 0x0200
195#define HV_SMB_ADDR_VALID 0x0080
196#define HV_SMB_ADDR_FREQ_MASK 0x1100
197#define HV_SMB_ADDR_FREQ_LOW_SHIFT 8
198#define HV_SMB_ADDR_FREQ_HIGH_SHIFT 12
199
200/* Strapping Option Register - RO */
201#define E1000_STRAP 0x0000C
202#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
203#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
204#define E1000_STRAP_SMT_FREQ_MASK 0x00003000
205#define E1000_STRAP_SMT_FREQ_SHIFT 12
206
207/* OEM Bits Phy Register */
208#define HV_OEM_BITS PHY_REG(768, 25)
209#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
210#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
211#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
212
213/* KMRN Mode Control */
214#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
215#define HV_KMRN_MDIO_SLOW 0x0400
216
217/* KMRN FIFO Control and Status */
218#define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
219#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
220#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
221
222/* PHY Power Management Control */
223#define HV_PM_CTRL PHY_REG(770, 17)
224#define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA 0x100
David Ertman74f350e2014-02-22 03:15:17 +0000225#define HV_PM_CTRL_K1_ENABLE 0x4000
Bruce Allan1b41db32013-01-22 08:44:14 +0000226
227#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in ms */
228
Bruce Allane0236ad2013-06-21 09:07:13 +0000229/* Inband Control */
230#define I217_INBAND_CTRL PHY_REG(770, 18)
231#define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK 0x3F00
232#define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT 8
233
David Ertmanb4c1e6b2014-07-11 06:20:51 +0000234/* Low Power Idle GPIO Control */
235#define I217_LPI_GPIO_CTRL PHY_REG(772, 18)
236#define I217_LPI_GPIO_CTRL_AUTO_EN_LPI 0x0800
237
Bruce Allan1b41db32013-01-22 08:44:14 +0000238/* PHY Low Power Idle Control */
239#define I82579_LPI_CTRL PHY_REG(772, 20)
240#define I82579_LPI_CTRL_100_ENABLE 0x2000
241#define I82579_LPI_CTRL_1000_ENABLE 0x4000
242#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
243#define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
244
245/* Extended Management Interface (EMI) Registers */
246#define I82579_EMI_ADDR 0x10
247#define I82579_EMI_DATA 0x11
248#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
249#define I82579_MSE_THRESHOLD 0x084F /* 82579 Mean Square Error Threshold */
250#define I82577_MSE_THRESHOLD 0x0887 /* 82577 Mean Square Error Threshold */
251#define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */
Bruce Allan772d05c2013-03-06 09:02:36 +0000252#define I82579_RX_CONFIG 0x3412 /* Receive configuration */
David Ertman7142a552014-05-01 01:22:26 +0000253#define I82579_LPI_PLL_SHUT 0x4412 /* LPI PLL Shut Enable */
Bruce Alland495bcb2013-03-20 07:23:11 +0000254#define I82579_EEE_PCS_STATUS 0x182E /* IEEE MMD Register 3.1 >> 8 */
Bruce Allan1b41db32013-01-22 08:44:14 +0000255#define I82579_EEE_CAPABILITY 0x0410 /* IEEE MMD Register 3.20 */
256#define I82579_EEE_ADVERTISEMENT 0x040E /* IEEE MMD Register 7.60 */
257#define I82579_EEE_LP_ABILITY 0x040F /* IEEE MMD Register 7.61 */
258#define I82579_EEE_100_SUPPORTED (1 << 1) /* 100BaseTx EEE */
259#define I82579_EEE_1000_SUPPORTED (1 << 2) /* 1000BaseTx EEE */
David Ertman7142a552014-05-01 01:22:26 +0000260#define I82579_LPI_100_PLL_SHUT (1 << 2) /* 100M LPI PLL Shut Enabled */
Bruce Allan1b41db32013-01-22 08:44:14 +0000261#define I217_EEE_PCS_STATUS 0x9401 /* IEEE MMD Register 3.1 */
262#define I217_EEE_CAPABILITY 0x8000 /* IEEE MMD Register 3.20 */
263#define I217_EEE_ADVERTISEMENT 0x8001 /* IEEE MMD Register 7.60 */
264#define I217_EEE_LP_ABILITY 0x8002 /* IEEE MMD Register 7.61 */
David Ertmanfbb9ab12014-04-22 05:48:54 +0000265#define I217_RX_CONFIG 0xB20C /* Receive configuration */
Bruce Allan1b41db32013-01-22 08:44:14 +0000266
267#define E1000_EEE_RX_LPI_RCVD 0x0400 /* Tx LP idle received */
268#define E1000_EEE_TX_LPI_RCVD 0x0800 /* Rx LP idle received */
269
270/* Intel Rapid Start Technology Support */
271#define I217_PROXY_CTRL BM_PHY_REG(BM_WUC_PAGE, 70)
272#define I217_PROXY_CTRL_AUTO_DISABLE 0x0080
273#define I217_SxCTRL PHY_REG(BM_PORT_CTRL_PAGE, 28)
274#define I217_SxCTRL_ENABLE_LPI_RESET 0x1000
275#define I217_CGFREG PHY_REG(772, 29)
276#define I217_CGFREG_ENABLE_MTA_RESET 0x0002
277#define I217_MEMPWR PHY_REG(772, 26)
278#define I217_MEMPWR_DISABLE_SMB_RELEASE 0x0010
279
280/* Receive Address Initial CRC Calculation */
281#define E1000_PCH_RAICC(_n) (0x05F50 + ((_n) * 4))
282
283/* Latency Tolerance Reporting */
284#define E1000_LTRV 0x000F8
285#define E1000_LTRV_SCALE_MAX 5
286#define E1000_LTRV_SCALE_FACTOR 5
287#define E1000_LTRV_REQ_SHIFT 15
288#define E1000_LTRV_NOSNOOP_SHIFT 16
289#define E1000_LTRV_SEND (1 << 30)
290
291/* Proprietary Latency Tolerance Reporting PCI Capability */
292#define E1000_PCI_LTR_CAP_LPT 0xA8
293
Bruce Allan1b41db32013-01-22 08:44:14 +0000294void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw);
295void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
296 bool state);
297void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
298void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
299void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
300void e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
301s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
302void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
303s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
304s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
Bruce Alland495bcb2013-03-20 07:23:11 +0000305s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data);
David Ertmana03206e2014-01-24 23:07:48 +0000306s32 e1000_set_eee_pchlan(struct e1000_hw *hw);
David Ertman74f350e2014-02-22 03:15:17 +0000307s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx);
Bruce Allan1b41db32013-01-22 08:44:14 +0000308#endif /* _E1000E_ICH8LAN_H_ */