blob: d9375a3619858570d6679555a16db3d43f5f0690 [file] [log] [blame]
Christian König2483b4e2013-08-13 11:56:54 +02001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <drm/drmP.h>
25#include "radeon.h"
26#include "radeon_asic.h"
27#include "r600d.h"
28
29u32 r600_gpu_check_soft_reset(struct radeon_device *rdev);
30
31/*
32 * DMA
33 * Starting with R600, the GPU has an asynchronous
34 * DMA engine. The programming model is very similar
35 * to the 3D engine (ring buffer, IBs, etc.), but the
36 * DMA controller has it's own packet format that is
37 * different form the PM4 format used by the 3D engine.
38 * It supports copying data, writing embedded data,
39 * solid fills, and a number of other things. It also
40 * has support for tiling/detiling of buffers.
41 */
42
43/**
44 * r600_dma_get_rptr - get the current read pointer
45 *
46 * @rdev: radeon_device pointer
47 * @ring: radeon ring pointer
48 *
49 * Get the current rptr from the hardware (r6xx+).
50 */
51uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
52 struct radeon_ring *ring)
53{
Alex Deucherea31bf62013-12-09 19:44:30 -050054 u32 rptr;
55
56 if (rdev->wb.enabled)
57 rptr = rdev->wb.wb[ring->rptr_offs/4];
58 else
59 rptr = RREG32(DMA_RB_RPTR);
60
61 return (rptr & 0x3fffc) >> 2;
Christian König2483b4e2013-08-13 11:56:54 +020062}
63
64/**
65 * r600_dma_get_wptr - get the current write pointer
66 *
67 * @rdev: radeon_device pointer
68 * @ring: radeon ring pointer
69 *
70 * Get the current wptr from the hardware (r6xx+).
71 */
72uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
73 struct radeon_ring *ring)
74{
Alex Deucherea31bf62013-12-09 19:44:30 -050075 return (RREG32(DMA_RB_WPTR) & 0x3fffc) >> 2;
Christian König2483b4e2013-08-13 11:56:54 +020076}
77
78/**
79 * r600_dma_set_wptr - commit the write pointer
80 *
81 * @rdev: radeon_device pointer
82 * @ring: radeon ring pointer
83 *
84 * Write the wptr back to the hardware (r6xx+).
85 */
86void r600_dma_set_wptr(struct radeon_device *rdev,
87 struct radeon_ring *ring)
88{
Alex Deucherea31bf62013-12-09 19:44:30 -050089 WREG32(DMA_RB_WPTR, (ring->wptr << 2) & 0x3fffc);
Christian König2483b4e2013-08-13 11:56:54 +020090}
91
92/**
93 * r600_dma_stop - stop the async dma engine
94 *
95 * @rdev: radeon_device pointer
96 *
97 * Stop the async dma engine (r6xx-evergreen).
98 */
99void r600_dma_stop(struct radeon_device *rdev)
100{
101 u32 rb_cntl = RREG32(DMA_RB_CNTL);
102
Alex Deucher50efa512014-01-27 11:26:33 -0500103 if (rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX)
104 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian König2483b4e2013-08-13 11:56:54 +0200105
106 rb_cntl &= ~DMA_RB_ENABLE;
107 WREG32(DMA_RB_CNTL, rb_cntl);
108
109 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
110}
111
112/**
113 * r600_dma_resume - setup and start the async dma engine
114 *
115 * @rdev: radeon_device pointer
116 *
117 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
118 * Returns 0 for success, error for failure.
119 */
120int r600_dma_resume(struct radeon_device *rdev)
121{
122 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
123 u32 rb_cntl, dma_cntl, ib_cntl;
124 u32 rb_bufsz;
125 int r;
126
127 /* Reset dma */
128 if (rdev->family >= CHIP_RV770)
129 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
130 else
131 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
132 RREG32(SRBM_SOFT_RESET);
133 udelay(50);
134 WREG32(SRBM_SOFT_RESET, 0);
135
136 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
137 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
138
139 /* Set ring buffer size in dwords */
Dave Airlie9c725e52013-09-02 09:31:40 +1000140 rb_bufsz = order_base_2(ring->ring_size / 4);
Christian König2483b4e2013-08-13 11:56:54 +0200141 rb_cntl = rb_bufsz << 1;
142#ifdef __BIG_ENDIAN
143 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
144#endif
145 WREG32(DMA_RB_CNTL, rb_cntl);
146
147 /* Initialize the ring buffer's read and write pointers */
148 WREG32(DMA_RB_RPTR, 0);
149 WREG32(DMA_RB_WPTR, 0);
150
151 /* set the wb address whether it's enabled or not */
152 WREG32(DMA_RB_RPTR_ADDR_HI,
153 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
154 WREG32(DMA_RB_RPTR_ADDR_LO,
155 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
156
157 if (rdev->wb.enabled)
158 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
159
160 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
161
162 /* enable DMA IBs */
163 ib_cntl = DMA_IB_ENABLE;
164#ifdef __BIG_ENDIAN
165 ib_cntl |= DMA_IB_SWAP_ENABLE;
166#endif
167 WREG32(DMA_IB_CNTL, ib_cntl);
168
169 dma_cntl = RREG32(DMA_CNTL);
170 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
171 WREG32(DMA_CNTL, dma_cntl);
172
173 if (rdev->family >= CHIP_RV770)
174 WREG32(DMA_MODE, 1);
175
176 ring->wptr = 0;
177 WREG32(DMA_RB_WPTR, ring->wptr << 2);
178
Christian König2483b4e2013-08-13 11:56:54 +0200179 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
180
181 ring->ready = true;
182
183 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
184 if (r) {
185 ring->ready = false;
186 return r;
187 }
188
Alex Deucher50efa512014-01-27 11:26:33 -0500189 if (rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX)
190 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Christian König2483b4e2013-08-13 11:56:54 +0200191
192 return 0;
193}
194
195/**
196 * r600_dma_fini - tear down the async dma engine
197 *
198 * @rdev: radeon_device pointer
199 *
200 * Stop the async dma engine and free the ring (r6xx-evergreen).
201 */
202void r600_dma_fini(struct radeon_device *rdev)
203{
204 r600_dma_stop(rdev);
205 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
206}
207
208/**
209 * r600_dma_is_lockup - Check if the DMA engine is locked up
210 *
211 * @rdev: radeon_device pointer
212 * @ring: radeon_ring structure holding ring information
213 *
214 * Check if the async DMA engine is locked up.
215 * Returns true if the engine appears to be locked up, false if not.
216 */
217bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
218{
219 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
220
221 if (!(reset_mask & RADEON_RESET_DMA)) {
Christian Königff212f22014-02-18 14:52:33 +0100222 radeon_ring_lockup_update(rdev, ring);
Christian König2483b4e2013-08-13 11:56:54 +0200223 return false;
224 }
Christian König2483b4e2013-08-13 11:56:54 +0200225 return radeon_ring_test_lockup(rdev, ring);
226}
227
228
229/**
230 * r600_dma_ring_test - simple async dma engine test
231 *
232 * @rdev: radeon_device pointer
233 * @ring: radeon_ring structure holding ring information
234 *
235 * Test the DMA engine by writing using it to write an
236 * value to memory. (r6xx-SI).
237 * Returns 0 for success, error for failure.
238 */
239int r600_dma_ring_test(struct radeon_device *rdev,
240 struct radeon_ring *ring)
241{
242 unsigned i;
243 int r;
Alex Deucheradfed2b02014-10-13 13:20:02 -0400244 unsigned index;
Christian König2483b4e2013-08-13 11:56:54 +0200245 u32 tmp;
Alex Deucheradfed2b02014-10-13 13:20:02 -0400246 u64 gpu_addr;
Christian König2483b4e2013-08-13 11:56:54 +0200247
Alex Deucheradfed2b02014-10-13 13:20:02 -0400248 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
249 index = R600_WB_DMA_RING_TEST_OFFSET;
250 else
251 index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
252
253 gpu_addr = rdev->wb.gpu_addr + index;
Christian König2483b4e2013-08-13 11:56:54 +0200254
255 tmp = 0xCAFEDEAD;
Alex Deucheradfed2b02014-10-13 13:20:02 -0400256 rdev->wb.wb[index/4] = cpu_to_le32(tmp);
Christian König2483b4e2013-08-13 11:56:54 +0200257
258 r = radeon_ring_lock(rdev, ring, 4);
259 if (r) {
260 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
261 return r;
262 }
263 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
Alex Deucheradfed2b02014-10-13 13:20:02 -0400264 radeon_ring_write(ring, lower_32_bits(gpu_addr));
265 radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
Christian König2483b4e2013-08-13 11:56:54 +0200266 radeon_ring_write(ring, 0xDEADBEEF);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900267 radeon_ring_unlock_commit(rdev, ring, false);
Christian König2483b4e2013-08-13 11:56:54 +0200268
269 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucheradfed2b02014-10-13 13:20:02 -0400270 tmp = le32_to_cpu(rdev->wb.wb[index/4]);
Christian König2483b4e2013-08-13 11:56:54 +0200271 if (tmp == 0xDEADBEEF)
272 break;
273 DRM_UDELAY(1);
274 }
275
276 if (i < rdev->usec_timeout) {
277 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
278 } else {
279 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
280 ring->idx, tmp);
281 r = -EINVAL;
282 }
283 return r;
284}
285
286/**
287 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
288 *
289 * @rdev: radeon_device pointer
290 * @fence: radeon fence object
291 *
292 * Add a DMA fence packet to the ring to write
293 * the fence seq number and DMA trap packet to generate
294 * an interrupt if needed (r6xx-r7xx).
295 */
296void r600_dma_fence_ring_emit(struct radeon_device *rdev,
297 struct radeon_fence *fence)
298{
299 struct radeon_ring *ring = &rdev->ring[fence->ring];
300 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
301
302 /* write the fence */
303 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
304 radeon_ring_write(ring, addr & 0xfffffffc);
305 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
306 radeon_ring_write(ring, lower_32_bits(fence->seq));
307 /* generate an interrupt */
308 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
309}
310
311/**
312 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
313 *
314 * @rdev: radeon_device pointer
315 * @ring: radeon_ring structure holding ring information
316 * @semaphore: radeon semaphore object
317 * @emit_wait: wait or signal semaphore
318 *
319 * Add a DMA semaphore packet to the ring wait on or signal
320 * other rings (r6xx-SI).
321 */
Christian König1654b812013-11-12 12:58:05 +0100322bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
Christian König2483b4e2013-08-13 11:56:54 +0200323 struct radeon_ring *ring,
324 struct radeon_semaphore *semaphore,
325 bool emit_wait)
326{
327 u64 addr = semaphore->gpu_addr;
328 u32 s = emit_wait ? 0 : 1;
329
330 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
331 radeon_ring_write(ring, addr & 0xfffffffc);
332 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
Christian König1654b812013-11-12 12:58:05 +0100333
334 return true;
Christian König2483b4e2013-08-13 11:56:54 +0200335}
336
337/**
338 * r600_dma_ib_test - test an IB on the DMA engine
339 *
340 * @rdev: radeon_device pointer
341 * @ring: radeon_ring structure holding ring information
342 *
343 * Test a simple IB in the DMA ring (r6xx-SI).
344 * Returns 0 on success, error on failure.
345 */
346int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
347{
348 struct radeon_ib ib;
349 unsigned i;
350 int r;
351 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
352 u32 tmp = 0;
353
354 if (!ptr) {
355 DRM_ERROR("invalid vram scratch pointer\n");
356 return -EINVAL;
357 }
358
359 tmp = 0xCAFEDEAD;
360 writel(tmp, ptr);
361
362 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
363 if (r) {
364 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
365 return r;
366 }
367
368 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
369 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
370 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
371 ib.ptr[3] = 0xDEADBEEF;
372 ib.length_dw = 4;
373
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900374 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König2483b4e2013-08-13 11:56:54 +0200375 if (r) {
376 radeon_ib_free(rdev, &ib);
377 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
378 return r;
379 }
380 r = radeon_fence_wait(ib.fence, false);
381 if (r) {
382 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
383 return r;
384 }
385 for (i = 0; i < rdev->usec_timeout; i++) {
386 tmp = readl(ptr);
387 if (tmp == 0xDEADBEEF)
388 break;
389 DRM_UDELAY(1);
390 }
391 if (i < rdev->usec_timeout) {
392 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
393 } else {
394 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
395 r = -EINVAL;
396 }
397 radeon_ib_free(rdev, &ib);
398 return r;
399}
400
401/**
402 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
403 *
404 * @rdev: radeon_device pointer
405 * @ib: IB object to schedule
406 *
407 * Schedule an IB in the DMA ring (r6xx-r7xx).
408 */
409void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
410{
411 struct radeon_ring *ring = &rdev->ring[ib->ring];
412
413 if (rdev->wb.enabled) {
414 u32 next_rptr = ring->wptr + 4;
415 while ((next_rptr & 7) != 5)
416 next_rptr++;
417 next_rptr += 3;
418 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
419 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
420 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
421 radeon_ring_write(ring, next_rptr);
422 }
423
424 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
425 * Pad as necessary with NOPs.
426 */
427 while ((ring->wptr & 7) != 5)
428 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
429 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
430 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
431 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
432
433}
434
435/**
436 * r600_copy_dma - copy pages using the DMA engine
437 *
438 * @rdev: radeon_device pointer
439 * @src_offset: src GPU address
440 * @dst_offset: dst GPU address
441 * @num_gpu_pages: number of GPU pages to xfer
Christian König57d20a42014-09-04 20:01:53 +0200442 * @resv: reservation object to sync to
Christian König2483b4e2013-08-13 11:56:54 +0200443 *
444 * Copy GPU paging using the DMA engine (r6xx).
445 * Used by the radeon ttm implementation to move pages if
446 * registered as the asic copy callback.
447 */
Christian König57d20a42014-09-04 20:01:53 +0200448struct radeon_fence *r600_copy_dma(struct radeon_device *rdev,
449 uint64_t src_offset, uint64_t dst_offset,
450 unsigned num_gpu_pages,
451 struct reservation_object *resv)
Christian König2483b4e2013-08-13 11:56:54 +0200452{
453 struct radeon_semaphore *sem = NULL;
Christian König57d20a42014-09-04 20:01:53 +0200454 struct radeon_fence *fence;
Christian König2483b4e2013-08-13 11:56:54 +0200455 int ring_index = rdev->asic->copy.dma_ring_index;
456 struct radeon_ring *ring = &rdev->ring[ring_index];
457 u32 size_in_dw, cur_size_in_dw;
458 int i, num_loops;
459 int r = 0;
460
461 r = radeon_semaphore_create(rdev, &sem);
462 if (r) {
463 DRM_ERROR("radeon: moving bo (%d).\n", r);
Christian König57d20a42014-09-04 20:01:53 +0200464 return ERR_PTR(r);
Christian König2483b4e2013-08-13 11:56:54 +0200465 }
466
467 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
468 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
469 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
470 if (r) {
471 DRM_ERROR("radeon: moving bo (%d).\n", r);
472 radeon_semaphore_free(rdev, &sem, NULL);
Christian König57d20a42014-09-04 20:01:53 +0200473 return ERR_PTR(r);
Christian König2483b4e2013-08-13 11:56:54 +0200474 }
475
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200476 radeon_semaphore_sync_resv(rdev, sem, resv, false);
Christian König1654b812013-11-12 12:58:05 +0100477 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
Christian König2483b4e2013-08-13 11:56:54 +0200478
479 for (i = 0; i < num_loops; i++) {
480 cur_size_in_dw = size_in_dw;
481 if (cur_size_in_dw > 0xFFFE)
482 cur_size_in_dw = 0xFFFE;
483 size_in_dw -= cur_size_in_dw;
484 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
485 radeon_ring_write(ring, dst_offset & 0xfffffffc);
486 radeon_ring_write(ring, src_offset & 0xfffffffc);
487 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
488 (upper_32_bits(src_offset) & 0xff)));
489 src_offset += cur_size_in_dw * 4;
490 dst_offset += cur_size_in_dw * 4;
491 }
492
Christian König57d20a42014-09-04 20:01:53 +0200493 r = radeon_fence_emit(rdev, &fence, ring->idx);
Christian König2483b4e2013-08-13 11:56:54 +0200494 if (r) {
495 radeon_ring_unlock_undo(rdev, ring);
Maarten Lankhorstaa4c8b32014-04-24 13:29:14 +0200496 radeon_semaphore_free(rdev, &sem, NULL);
Christian König57d20a42014-09-04 20:01:53 +0200497 return ERR_PTR(r);
Christian König2483b4e2013-08-13 11:56:54 +0200498 }
499
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900500 radeon_ring_unlock_commit(rdev, ring, false);
Christian König57d20a42014-09-04 20:01:53 +0200501 radeon_semaphore_free(rdev, &sem, fence);
Christian König2483b4e2013-08-13 11:56:54 +0200502
Christian König57d20a42014-09-04 20:01:53 +0200503 return fence;
Christian König2483b4e2013-08-13 11:56:54 +0200504}