blob: 3043dcce125c58b5ed013f00a195ac88b05c7c9f [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/stddef.h>
34#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/slab.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020037#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/dma-mapping.h>
40#include <linux/string.h>
41#include <linux/module.h>
42#include <linux/interrupt.h>
43#include <linux/workqueue.h>
44#include <linux/ethtool.h>
45#include <linux/etherdevice.h>
46#include <linux/vmalloc.h>
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030047#include <linux/crash_dump.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020048#include <linux/qed/qed_if.h>
Yuval Mintz0a7fb112016-10-01 21:59:55 +030049#include <linux/qed/qed_ll2_if.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050
51#include "qed.h"
Yuval Mintz37bff2b2016-05-11 16:36:13 +030052#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_sp.h"
54#include "qed_dev_api.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030055#include "qed_ll2.h"
Arun Easi1e128c82017-02-15 06:28:22 -080056#include "qed_fcoe.h"
Mintz, Yuval2f2b2612017-04-06 15:58:34 +030057#include "qed_iscsi.h"
58
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
60#include "qed_hw.h"
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -040061#include "qed_selftest.h"
Arun Easi1e128c82017-02-15 06:28:22 -080062#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020063
Ram Amrani51ff1722016-10-01 21:59:57 +030064#define QED_ROCE_QPS (8192)
65#define QED_ROCE_DPIS (8)
Ram Amrani51ff1722016-10-01 21:59:57 +030066
Yuval Mintz5abd7e922016-02-24 16:52:50 +020067static char version[] =
68 "QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020069
Yuval Mintz5abd7e922016-02-24 16:52:50 +020070MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020071MODULE_LICENSE("GPL");
72MODULE_VERSION(DRV_MODULE_VERSION);
73
74#define FW_FILE_VERSION \
75 __stringify(FW_MAJOR_VERSION) "." \
76 __stringify(FW_MINOR_VERSION) "." \
77 __stringify(FW_REVISION_VERSION) "." \
78 __stringify(FW_ENGINEERING_VERSION)
79
80#define QED_FW_FILE_NAME \
81 "qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
82
Yuval Mintzd43d3f02016-02-24 16:52:48 +020083MODULE_FIRMWARE(QED_FW_FILE_NAME);
84
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020085static int __init qed_init(void)
86{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020087 pr_info("%s", version);
88
89 return 0;
90}
91
92static void __exit qed_cleanup(void)
93{
94 pr_notice("qed_cleanup called\n");
95}
96
97module_init(qed_init);
98module_exit(qed_cleanup);
99
100/* Check if the DMA controller on the machine can properly handle the DMA
101 * addressing required by the device.
102*/
103static int qed_set_coherency_mask(struct qed_dev *cdev)
104{
105 struct device *dev = &cdev->pdev->dev;
106
107 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
108 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
109 DP_NOTICE(cdev,
110 "Can't request 64-bit consistent allocations\n");
111 return -EIO;
112 }
113 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
114 DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
115 return -EIO;
116 }
117
118 return 0;
119}
120
121static void qed_free_pci(struct qed_dev *cdev)
122{
123 struct pci_dev *pdev = cdev->pdev;
124
125 if (cdev->doorbells)
126 iounmap(cdev->doorbells);
127 if (cdev->regview)
128 iounmap(cdev->regview);
129 if (atomic_read(&pdev->enable_cnt) == 1)
130 pci_release_regions(pdev);
131
132 pci_disable_device(pdev);
133}
134
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200135#define PCI_REVISION_ID_ERROR_VAL 0xff
136
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200137/* Performs PCI initializations as well as initializing PCI-related parameters
138 * in the device structrue. Returns 0 in case of success.
139 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300140static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200141{
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200142 u8 rev_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200143 int rc;
144
145 cdev->pdev = pdev;
146
147 rc = pci_enable_device(pdev);
148 if (rc) {
149 DP_NOTICE(cdev, "Cannot enable PCI device\n");
150 goto err0;
151 }
152
153 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
154 DP_NOTICE(cdev, "No memory region found in bar #0\n");
155 rc = -EIO;
156 goto err1;
157 }
158
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300159 if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200160 DP_NOTICE(cdev, "No memory region found in bar #2\n");
161 rc = -EIO;
162 goto err1;
163 }
164
165 if (atomic_read(&pdev->enable_cnt) == 1) {
166 rc = pci_request_regions(pdev, "qed");
167 if (rc) {
168 DP_NOTICE(cdev,
169 "Failed to request PCI memory resources\n");
170 goto err1;
171 }
172 pci_set_master(pdev);
173 pci_save_state(pdev);
174 }
175
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200176 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
177 if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
178 DP_NOTICE(cdev,
179 "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
180 rev_id);
181 rc = -ENODEV;
182 goto err2;
183 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200184 if (!pci_is_pcie(pdev)) {
185 DP_NOTICE(cdev, "The bus is not PCI Express\n");
186 rc = -EIO;
187 goto err2;
188 }
189
190 cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
Yuval Mintz416cdf02016-05-15 14:48:09 +0300191 if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192 DP_NOTICE(cdev, "Cannot find power management capability\n");
193
194 rc = qed_set_coherency_mask(cdev);
195 if (rc)
196 goto err2;
197
198 cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
199 cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
200 cdev->pci_params.irq = pdev->irq;
201
202 cdev->regview = pci_ioremap_bar(pdev, 0);
203 if (!cdev->regview) {
204 DP_NOTICE(cdev, "Cannot map register space, aborting\n");
205 rc = -ENOMEM;
206 goto err2;
207 }
208
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300209 if (IS_PF(cdev)) {
Dan Carpenterf82731b2016-05-17 11:09:20 +0300210 cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300211 cdev->db_size = pci_resource_len(cdev->pdev, 2);
212 cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
213 if (!cdev->doorbells) {
214 DP_NOTICE(cdev, "Cannot map doorbell space\n");
215 return -ENOMEM;
216 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200217 }
218
219 return 0;
220
221err2:
222 pci_release_regions(pdev);
223err1:
224 pci_disable_device(pdev);
225err0:
226 return rc;
227}
228
229int qed_fill_dev_info(struct qed_dev *cdev,
230 struct qed_dev_info *dev_info)
231{
Chopra, Manish19489c72017-04-24 10:00:45 -0700232 struct qed_tunnel_info *tun = &cdev->tunnel;
Manish Chopracee4d262015-10-26 11:02:28 +0200233 struct qed_ptt *ptt;
234
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200235 memset(dev_info, 0, sizeof(struct qed_dev_info));
236
Chopra, Manish19489c72017-04-24 10:00:45 -0700237 if (tun->vxlan.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
238 tun->vxlan.b_mode_enabled)
239 dev_info->vxlan_enable = true;
240
241 if (tun->l2_gre.b_mode_enabled && tun->ip_gre.b_mode_enabled &&
242 tun->l2_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
243 tun->ip_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
244 dev_info->gre_enable = true;
245
246 if (tun->l2_geneve.b_mode_enabled && tun->ip_geneve.b_mode_enabled &&
247 tun->l2_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
248 tun->ip_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
249 dev_info->geneve_enable = true;
250
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200251 dev_info->num_hwfns = cdev->num_hwfns;
252 dev_info->pci_mem_start = cdev->pci_params.mem_start;
253 dev_info->pci_mem_end = cdev->pci_params.mem_end;
254 dev_info->pci_irq = cdev->pci_params.irq;
Ram Amrani51ff1722016-10-01 21:59:57 +0300255 dev_info->rdma_supported = (cdev->hwfns[0].hw_info.personality ==
256 QED_PCI_ETH_ROCE);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500257 dev_info->is_mf_default = IS_MF_DEFAULT(&cdev->hwfns[0]);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200258 dev_info->dev_type = cdev->type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200259 ether_addr_copy(dev_info->hw_mac, cdev->hwfns[0].hw_info.hw_mac_addr);
260
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300261 if (IS_PF(cdev)) {
262 dev_info->fw_major = FW_MAJOR_VERSION;
263 dev_info->fw_minor = FW_MINOR_VERSION;
264 dev_info->fw_rev = FW_REVISION_VERSION;
265 dev_info->fw_eng = FW_ENGINEERING_VERSION;
266 dev_info->mf_mode = cdev->mf_mode;
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300267 dev_info->tx_switching = true;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200268
269 if (QED_LEADING_HWFN(cdev)->hw_info.b_wol_support ==
270 QED_WOL_SUPPORT_PME)
271 dev_info->wol_support = true;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300272 } else {
273 qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
274 &dev_info->fw_minor, &dev_info->fw_rev,
275 &dev_info->fw_eng);
276 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200277
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300278 if (IS_PF(cdev)) {
279 ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
280 if (ptt) {
281 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
282 &dev_info->mfw_rev, NULL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200283
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300284 qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
285 &dev_info->flash_size);
Manish Chopracee4d262015-10-26 11:02:28 +0200286
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300287 qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
288 }
289 } else {
290 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
291 &dev_info->mfw_rev, NULL);
Manish Chopracee4d262015-10-26 11:02:28 +0200292 }
293
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200294 dev_info->mtu = QED_LEADING_HWFN(cdev)->hw_info.mtu;
295
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200296 return 0;
297}
298
299static void qed_free_cdev(struct qed_dev *cdev)
300{
301 kfree((void *)cdev);
302}
303
304static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
305{
306 struct qed_dev *cdev;
307
308 cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
309 if (!cdev)
310 return cdev;
311
312 qed_init_struct(cdev);
313
314 return cdev;
315}
316
317/* Sets the requested power state */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300318static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200319{
320 if (!cdev)
321 return -ENODEV;
322
323 DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
324 return 0;
325}
326
327/* probing */
328static struct qed_dev *qed_probe(struct pci_dev *pdev,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300329 struct qed_probe_params *params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200330{
331 struct qed_dev *cdev;
332 int rc;
333
334 cdev = qed_alloc_cdev(pdev);
335 if (!cdev)
336 goto err0;
337
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300338 cdev->protocol = params->protocol;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200339
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300340 if (params->is_vf)
341 cdev->b_is_vf = true;
342
343 qed_init_dp(cdev, params->dp_module, params->dp_level);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200344
345 rc = qed_init_pci(cdev, pdev);
346 if (rc) {
347 DP_ERR(cdev, "init pci failed\n");
348 goto err1;
349 }
350 DP_INFO(cdev, "PCI init completed successfully\n");
351
352 rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
353 if (rc) {
354 DP_ERR(cdev, "hw prepare failed\n");
355 goto err2;
356 }
357
358 DP_INFO(cdev, "qed_probe completed successffuly\n");
359
360 return cdev;
361
362err2:
363 qed_free_pci(cdev);
364err1:
365 qed_free_cdev(cdev);
366err0:
367 return NULL;
368}
369
370static void qed_remove(struct qed_dev *cdev)
371{
372 if (!cdev)
373 return;
374
375 qed_hw_remove(cdev);
376
377 qed_free_pci(cdev);
378
379 qed_set_power_state(cdev, PCI_D3hot);
380
381 qed_free_cdev(cdev);
382}
383
384static void qed_disable_msix(struct qed_dev *cdev)
385{
386 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
387 pci_disable_msix(cdev->pdev);
388 kfree(cdev->int_params.msix_table);
389 } else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
390 pci_disable_msi(cdev->pdev);
391 }
392
393 memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
394}
395
396static int qed_enable_msix(struct qed_dev *cdev,
397 struct qed_int_params *int_params)
398{
399 int i, rc, cnt;
400
401 cnt = int_params->in.num_vectors;
402
403 for (i = 0; i < cnt; i++)
404 int_params->msix_table[i].entry = i;
405
406 rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
407 int_params->in.min_msix_cnt, cnt);
408 if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
409 (rc % cdev->num_hwfns)) {
410 pci_disable_msix(cdev->pdev);
411
412 /* If fastpath is initialized, we need at least one interrupt
413 * per hwfn [and the slow path interrupts]. New requested number
414 * should be a multiple of the number of hwfns.
415 */
416 cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
417 DP_NOTICE(cdev,
418 "Trying to enable MSI-X with less vectors (%d out of %d)\n",
419 cnt, int_params->in.num_vectors);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300420 rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
421 cnt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200422 if (!rc)
423 rc = cnt;
424 }
425
426 if (rc > 0) {
427 /* MSI-x configuration was achieved */
428 int_params->out.int_mode = QED_INT_MODE_MSIX;
429 int_params->out.num_vectors = rc;
430 rc = 0;
431 } else {
432 DP_NOTICE(cdev,
433 "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
434 cnt, rc);
435 }
436
437 return rc;
438}
439
440/* This function outputs the int mode and the number of enabled msix vector */
441static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
442{
443 struct qed_int_params *int_params = &cdev->int_params;
444 struct msix_entry *tbl;
445 int rc = 0, cnt;
446
447 switch (int_params->in.int_mode) {
448 case QED_INT_MODE_MSIX:
449 /* Allocate MSIX table */
450 cnt = int_params->in.num_vectors;
451 int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
452 if (!int_params->msix_table) {
453 rc = -ENOMEM;
454 goto out;
455 }
456
457 /* Enable MSIX */
458 rc = qed_enable_msix(cdev, int_params);
459 if (!rc)
460 goto out;
461
462 DP_NOTICE(cdev, "Failed to enable MSI-X\n");
463 kfree(int_params->msix_table);
464 if (force_mode)
465 goto out;
466 /* Fallthrough */
467
468 case QED_INT_MODE_MSI:
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300469 if (cdev->num_hwfns == 1) {
470 rc = pci_enable_msi(cdev->pdev);
471 if (!rc) {
472 int_params->out.int_mode = QED_INT_MODE_MSI;
473 goto out;
474 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200475
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300476 DP_NOTICE(cdev, "Failed to enable MSI\n");
477 if (force_mode)
478 goto out;
479 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200480 /* Fallthrough */
481
482 case QED_INT_MODE_INTA:
483 int_params->out.int_mode = QED_INT_MODE_INTA;
484 rc = 0;
485 goto out;
486 default:
487 DP_NOTICE(cdev, "Unknown int_mode value %d\n",
488 int_params->in.int_mode);
489 rc = -EINVAL;
490 }
491
492out:
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300493 if (!rc)
494 DP_INFO(cdev, "Using %s interrupts\n",
495 int_params->out.int_mode == QED_INT_MODE_INTA ?
496 "INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
497 "MSI" : "MSIX");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200498 cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
499
500 return rc;
501}
502
503static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
504 int index, void(*handler)(void *))
505{
506 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
507 int relative_idx = index / cdev->num_hwfns;
508
509 hwfn->simd_proto_handler[relative_idx].func = handler;
510 hwfn->simd_proto_handler[relative_idx].token = token;
511}
512
513static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
514{
515 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
516 int relative_idx = index / cdev->num_hwfns;
517
518 memset(&hwfn->simd_proto_handler[relative_idx], 0,
519 sizeof(struct qed_simd_fp_handler));
520}
521
522static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
523{
524 tasklet_schedule((struct tasklet_struct *)tasklet);
525 return IRQ_HANDLED;
526}
527
528static irqreturn_t qed_single_int(int irq, void *dev_instance)
529{
530 struct qed_dev *cdev = (struct qed_dev *)dev_instance;
531 struct qed_hwfn *hwfn;
532 irqreturn_t rc = IRQ_NONE;
533 u64 status;
534 int i, j;
535
536 for (i = 0; i < cdev->num_hwfns; i++) {
537 status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
538
539 if (!status)
540 continue;
541
542 hwfn = &cdev->hwfns[i];
543
544 /* Slowpath interrupt */
545 if (unlikely(status & 0x1)) {
546 tasklet_schedule(hwfn->sp_dpc);
547 status &= ~0x1;
548 rc = IRQ_HANDLED;
549 }
550
551 /* Fastpath interrupts */
552 for (j = 0; j < 64; j++) {
553 if ((0x2ULL << j) & status) {
554 hwfn->simd_proto_handler[j].func(
555 hwfn->simd_proto_handler[j].token);
556 status &= ~(0x2ULL << j);
557 rc = IRQ_HANDLED;
558 }
559 }
560
561 if (unlikely(status))
562 DP_VERBOSE(hwfn, NETIF_MSG_INTR,
563 "got an unknown interrupt status 0x%llx\n",
564 status);
565 }
566
567 return rc;
568}
569
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500570int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200571{
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500572 struct qed_dev *cdev = hwfn->cdev;
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300573 u32 int_mode;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500574 int rc = 0;
575 u8 id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200576
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300577 int_mode = cdev->int_params.out.int_mode;
578 if (int_mode == QED_INT_MODE_MSIX) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500579 id = hwfn->my_id;
580 snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
581 id, cdev->pdev->bus->number,
582 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
583 rc = request_irq(cdev->int_params.msix_table[id].vector,
584 qed_msix_sp_int, 0, hwfn->name, hwfn->sp_dpc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200585 } else {
586 unsigned long flags = 0;
587
588 snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
589 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
590 PCI_FUNC(cdev->pdev->devfn));
591
592 if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
593 flags |= IRQF_SHARED;
594
595 rc = request_irq(cdev->pdev->irq, qed_single_int,
596 flags, cdev->name, cdev);
597 }
598
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300599 if (rc)
600 DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
601 else
602 DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
603 "Requested slowpath %s\n",
604 (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
605
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200606 return rc;
607}
608
Tomer Tayar06892f22017-05-23 09:41:24 +0300609static void qed_slowpath_tasklet_flush(struct qed_hwfn *p_hwfn)
610{
611 /* Calling the disable function will make sure that any
612 * currently-running function is completed. The following call to the
613 * enable function makes this sequence a flush-like operation.
614 */
615 if (p_hwfn->b_sp_dpc_enabled) {
616 tasklet_disable(p_hwfn->sp_dpc);
617 tasklet_enable(p_hwfn->sp_dpc);
618 }
619}
620
Tomer Tayar12263372017-03-28 15:12:50 +0300621void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn)
622{
623 struct qed_dev *cdev = p_hwfn->cdev;
624 u8 id = p_hwfn->my_id;
625 u32 int_mode;
626
627 int_mode = cdev->int_params.out.int_mode;
628 if (int_mode == QED_INT_MODE_MSIX)
629 synchronize_irq(cdev->int_params.msix_table[id].vector);
630 else
631 synchronize_irq(cdev->pdev->irq);
Tomer Tayar06892f22017-05-23 09:41:24 +0300632
633 qed_slowpath_tasklet_flush(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +0300634}
635
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200636static void qed_slowpath_irq_free(struct qed_dev *cdev)
637{
638 int i;
639
640 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
641 for_each_hwfn(cdev, i) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500642 if (!cdev->hwfns[i].b_int_requested)
643 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200644 synchronize_irq(cdev->int_params.msix_table[i].vector);
645 free_irq(cdev->int_params.msix_table[i].vector,
646 cdev->hwfns[i].sp_dpc);
647 }
648 } else {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500649 if (QED_LEADING_HWFN(cdev)->b_int_requested)
650 free_irq(cdev->pdev->irq, cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200651 }
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500652 qed_int_disable_post_isr_release(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200653}
654
655static int qed_nic_stop(struct qed_dev *cdev)
656{
657 int i, rc;
658
659 rc = qed_hw_stop(cdev);
660
661 for (i = 0; i < cdev->num_hwfns; i++) {
662 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
663
664 if (p_hwfn->b_sp_dpc_enabled) {
665 tasklet_disable(p_hwfn->sp_dpc);
666 p_hwfn->b_sp_dpc_enabled = false;
667 DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
668 "Disabled sp taskelt [hwfn %d] at %p\n",
669 i, p_hwfn->sp_dpc);
670 }
671 }
672
Tomer Tayarc965db42016-09-07 16:36:24 +0300673 qed_dbg_pf_exit(cdev);
674
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200675 return rc;
676}
677
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200678static int qed_nic_setup(struct qed_dev *cdev)
679{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300680 int rc, i;
681
682 /* Determine if interface is going to require LL2 */
683 if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
684 for (i = 0; i < cdev->num_hwfns; i++) {
685 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
686
687 p_hwfn->using_ll2 = true;
688 }
689 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200690
691 rc = qed_resc_alloc(cdev);
692 if (rc)
693 return rc;
694
695 DP_INFO(cdev, "Allocated qed resources\n");
696
697 qed_resc_setup(cdev);
698
699 return rc;
700}
701
702static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
703{
704 int limit = 0;
705
706 /* Mark the fastpath as free/used */
707 cdev->int_params.fp_initialized = cnt ? true : false;
708
709 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
710 limit = cdev->num_hwfns * 63;
711 else if (cdev->int_params.fp_msix_cnt)
712 limit = cdev->int_params.fp_msix_cnt;
713
714 if (!limit)
715 return -ENOMEM;
716
717 return min_t(int, cnt, limit);
718}
719
720static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
721{
722 memset(info, 0, sizeof(struct qed_int_info));
723
724 if (!cdev->int_params.fp_initialized) {
725 DP_INFO(cdev,
726 "Protocol driver requested interrupt information, but its support is not yet configured\n");
727 return -EINVAL;
728 }
729
730 /* Need to expose only MSI-X information; Single IRQ is handled solely
731 * by qed.
732 */
733 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
734 int msix_base = cdev->int_params.fp_msix_base;
735
736 info->msix_cnt = cdev->int_params.fp_msix_cnt;
737 info->msix = &cdev->int_params.msix_table[msix_base];
738 }
739
740 return 0;
741}
742
743static int qed_slowpath_setup_int(struct qed_dev *cdev,
744 enum qed_int_mode int_mode)
745{
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200746 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz0189efb2016-10-13 22:57:02 +0300747 int num_l2_queues = 0;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200748 int rc;
749 int i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200750
Sudarsana Reddy Kalluru1d2c2022016-08-01 09:08:13 -0400751 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
752 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
753 return -EINVAL;
754 }
755
756 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200757 cdev->int_params.in.int_mode = int_mode;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200758 for_each_hwfn(cdev, i) {
759 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
760 qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
761 cdev->int_params.in.num_vectors += sb_cnt_info.sb_cnt;
762 cdev->int_params.in.num_vectors++; /* slowpath */
763 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200764
765 /* We want a minimum of one slowpath and one fastpath vector per hwfn */
766 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
767
768 rc = qed_set_int_mode(cdev, false);
769 if (rc) {
770 DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
771 return rc;
772 }
773
774 cdev->int_params.fp_msix_base = cdev->num_hwfns;
775 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
776 cdev->num_hwfns;
777
Mintz, Yuval2f782272017-04-05 21:20:11 +0300778 if (!IS_ENABLED(CONFIG_QED_RDMA) ||
779 QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH_ROCE)
Yuval Mintz0189efb2016-10-13 22:57:02 +0300780 return 0;
781
Ram Amrani51ff1722016-10-01 21:59:57 +0300782 for_each_hwfn(cdev, i)
783 num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
784
785 DP_VERBOSE(cdev, QED_MSG_RDMA,
786 "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
787 cdev->int_params.fp_msix_cnt, num_l2_queues);
788
789 if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
790 cdev->int_params.rdma_msix_cnt =
791 (cdev->int_params.fp_msix_cnt - num_l2_queues)
792 / cdev->num_hwfns;
793 cdev->int_params.rdma_msix_base =
794 cdev->int_params.fp_msix_base + num_l2_queues;
795 cdev->int_params.fp_msix_cnt = num_l2_queues;
796 } else {
797 cdev->int_params.rdma_msix_cnt = 0;
798 }
799
800 DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
801 cdev->int_params.rdma_msix_cnt,
802 cdev->int_params.rdma_msix_base);
Ram Amrani51ff1722016-10-01 21:59:57 +0300803
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200804 return 0;
805}
806
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300807static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
808{
809 int rc;
810
811 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
812 cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
813
814 qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
815 &cdev->int_params.in.num_vectors);
816 if (cdev->num_hwfns > 1) {
817 u8 vectors = 0;
818
819 qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
820 cdev->int_params.in.num_vectors += vectors;
821 }
822
823 /* We want a minimum of one fastpath vector per vf hwfn */
824 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
825
826 rc = qed_set_int_mode(cdev, true);
827 if (rc)
828 return rc;
829
830 cdev->int_params.fp_msix_base = 0;
831 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
832
833 return 0;
834}
835
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200836u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
837 u8 *input_buf, u32 max_size, u8 *unzip_buf)
838{
839 int rc;
840
841 p_hwfn->stream->next_in = input_buf;
842 p_hwfn->stream->avail_in = input_len;
843 p_hwfn->stream->next_out = unzip_buf;
844 p_hwfn->stream->avail_out = max_size;
845
846 rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
847
848 if (rc != Z_OK) {
849 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
850 rc);
851 return 0;
852 }
853
854 rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
855 zlib_inflateEnd(p_hwfn->stream);
856
857 if (rc != Z_OK && rc != Z_STREAM_END) {
858 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
859 p_hwfn->stream->msg, rc);
860 return 0;
861 }
862
863 return p_hwfn->stream->total_out / 4;
864}
865
866static int qed_alloc_stream_mem(struct qed_dev *cdev)
867{
868 int i;
869 void *workspace;
870
871 for_each_hwfn(cdev, i) {
872 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
873
874 p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
875 if (!p_hwfn->stream)
876 return -ENOMEM;
877
878 workspace = vzalloc(zlib_inflate_workspacesize());
879 if (!workspace)
880 return -ENOMEM;
881 p_hwfn->stream->workspace = workspace;
882 }
883
884 return 0;
885}
886
887static void qed_free_stream_mem(struct qed_dev *cdev)
888{
889 int i;
890
891 for_each_hwfn(cdev, i) {
892 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
893
894 if (!p_hwfn->stream)
895 return;
896
897 vfree(p_hwfn->stream->workspace);
898 kfree(p_hwfn->stream);
899 }
900}
901
902static void qed_update_pf_params(struct qed_dev *cdev,
903 struct qed_pf_params *params)
904{
905 int i;
906
Ram Amrani5c5f2602016-11-09 22:48:44 +0200907 if (IS_ENABLED(CONFIG_QED_RDMA)) {
908 params->rdma_pf_params.num_qps = QED_ROCE_QPS;
909 params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
910 /* divide by 3 the MRs to avoid MF ILT overflow */
Ram Amrani5c5f2602016-11-09 22:48:44 +0200911 params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
912 }
913
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700914 if (cdev->num_hwfns > 1 || IS_VF(cdev))
915 params->eth_pf_params.num_arfs_filters = 0;
916
Mintz, Yuvale1d32ac2017-01-01 13:57:03 +0200917 /* In case we might support RDMA, don't allow qede to be greedy
918 * with the L2 contexts. Allow for 64 queues [rx, tx, xdp] per hwfn.
919 */
920 if (QED_LEADING_HWFN(cdev)->hw_info.personality ==
921 QED_PCI_ETH_ROCE) {
922 u16 *num_cons;
923
924 num_cons = &params->eth_pf_params.num_cons;
925 *num_cons = min_t(u16, *num_cons, 192);
926 }
927
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200928 for (i = 0; i < cdev->num_hwfns; i++) {
929 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
930
931 p_hwfn->pf_params = *params;
932 }
933}
934
935static int qed_slowpath_start(struct qed_dev *cdev,
936 struct qed_slowpath_params *params)
937{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300938 struct qed_drv_load_params drv_load_params;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300939 struct qed_hw_init_params hw_init_params;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200940 struct qed_mcp_drv_version drv_version;
Chopra, Manish199684302017-04-24 10:00:44 -0700941 struct qed_tunnel_info tunn_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200942 const u8 *data = NULL;
943 struct qed_hwfn *hwfn;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300944#ifdef CONFIG_RFS_ACCEL
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200945 struct qed_ptt *p_ptt;
Mintz, Yuval07ff2ed2017-04-30 12:14:44 +0300946#endif
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300947 int rc = -EINVAL;
948
949 if (qed_iov_wq_start(cdev))
950 goto err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200951
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300952 if (IS_PF(cdev)) {
953 rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
954 &cdev->pdev->dev);
955 if (rc) {
956 DP_NOTICE(cdev,
957 "Failed to find fw file - /lib/firmware/%s\n",
958 QED_FW_FILE_NAME);
959 goto err;
960 }
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200961
Chopra, Manishd51e4af2017-04-13 04:54:44 -0700962#ifdef CONFIG_RFS_ACCEL
963 if (cdev->num_hwfns == 1) {
964 p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
965 if (p_ptt) {
966 QED_LEADING_HWFN(cdev)->p_arfs_ptt = p_ptt;
967 } else {
968 DP_NOTICE(cdev,
969 "Failed to acquire PTT for aRFS\n");
970 goto err;
971 }
972 }
973#endif
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200974 }
975
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400976 cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200977 rc = qed_nic_setup(cdev);
978 if (rc)
979 goto err;
980
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300981 if (IS_PF(cdev))
982 rc = qed_slowpath_setup_int(cdev, params->int_mode);
983 else
984 rc = qed_slowpath_vf_setup_int(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200985 if (rc)
986 goto err1;
987
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300988 if (IS_PF(cdev)) {
989 /* Allocate stream for unzipping */
990 rc = qed_alloc_stream_mem(cdev);
Joe Perches2591c282016-09-04 14:24:03 -0700991 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300992 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200993
Joe Perches8ac1ed72017-05-08 15:57:56 -0700994 /* First Dword used to differentiate between various sources */
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300995 data = cdev->firmware->data + sizeof(u32);
Tomer Tayarc965db42016-09-07 16:36:24 +0300996
997 qed_dbg_pf_init(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300998 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200999
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001000 /* Start the slowpath */
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001001 memset(&hw_init_params, 0, sizeof(hw_init_params));
Chopra, Manish199684302017-04-24 10:00:44 -07001002 memset(&tunn_info, 0, sizeof(tunn_info));
1003 tunn_info.vxlan.b_mode_enabled = true;
1004 tunn_info.l2_gre.b_mode_enabled = true;
1005 tunn_info.ip_gre.b_mode_enabled = true;
1006 tunn_info.l2_geneve.b_mode_enabled = true;
1007 tunn_info.ip_geneve.b_mode_enabled = true;
1008 tunn_info.vxlan.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1009 tunn_info.l2_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1010 tunn_info.ip_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1011 tunn_info.l2_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1012 tunn_info.ip_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001013 hw_init_params.p_tunn = &tunn_info;
1014 hw_init_params.b_hw_start = true;
1015 hw_init_params.int_mode = cdev->int_params.out.int_mode;
1016 hw_init_params.allow_npar_tx_switch = true;
1017 hw_init_params.bin_fw_data = data;
1018
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001019 memset(&drv_load_params, 0, sizeof(drv_load_params));
1020 drv_load_params.is_crash_kernel = is_kdump_kernel();
1021 drv_load_params.mfw_timeout_val = QED_LOAD_REQ_LOCK_TO_DEFAULT;
1022 drv_load_params.avoid_eng_reset = false;
1023 drv_load_params.override_force_load = QED_OVERRIDE_FORCE_LOAD_NONE;
1024 hw_init_params.p_drv_load_params = &drv_load_params;
1025
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001026 rc = qed_hw_init(cdev, &hw_init_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001027 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001028 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001029
1030 DP_INFO(cdev,
1031 "HW initialization and function start completed successfully\n");
1032
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001033 if (IS_PF(cdev)) {
1034 cdev->tunn_feature_mask = (BIT(QED_MODE_VXLAN_TUNN) |
1035 BIT(QED_MODE_L2GENEVE_TUNN) |
1036 BIT(QED_MODE_IPGENEVE_TUNN) |
1037 BIT(QED_MODE_L2GRE_TUNN) |
1038 BIT(QED_MODE_IPGRE_TUNN));
1039 }
1040
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001041 /* Allocate LL2 interface if needed */
1042 if (QED_LEADING_HWFN(cdev)->using_ll2) {
1043 rc = qed_ll2_alloc_if(cdev);
1044 if (rc)
1045 goto err3;
1046 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001047 if (IS_PF(cdev)) {
1048 hwfn = QED_LEADING_HWFN(cdev);
1049 drv_version.version = (params->drv_major << 24) |
1050 (params->drv_minor << 16) |
1051 (params->drv_rev << 8) |
1052 (params->drv_eng);
1053 strlcpy(drv_version.name, params->name,
1054 MCP_DRV_VER_STR_SIZE - 4);
1055 rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
1056 &drv_version);
1057 if (rc) {
1058 DP_NOTICE(cdev, "Failed sending drv version command\n");
1059 return rc;
1060 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001061 }
1062
Yuval Mintz8c925c42016-03-02 20:26:03 +02001063 qed_reset_vport_stats(cdev);
1064
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001065 return 0;
1066
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001067err3:
1068 qed_hw_stop(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001069err2:
Yuval Mintz8c925c42016-03-02 20:26:03 +02001070 qed_hw_timers_stop_all(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001071 if (IS_PF(cdev))
1072 qed_slowpath_irq_free(cdev);
Yuval Mintz8c925c42016-03-02 20:26:03 +02001073 qed_free_stream_mem(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001074 qed_disable_msix(cdev);
1075err1:
1076 qed_resc_free(cdev);
1077err:
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001078 if (IS_PF(cdev))
1079 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001080
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001081#ifdef CONFIG_RFS_ACCEL
1082 if (IS_PF(cdev) && (cdev->num_hwfns == 1) &&
1083 QED_LEADING_HWFN(cdev)->p_arfs_ptt)
1084 qed_ptt_release(QED_LEADING_HWFN(cdev),
1085 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1086#endif
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +02001087
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001088 qed_iov_wq_stop(cdev, false);
1089
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001090 return rc;
1091}
1092
1093static int qed_slowpath_stop(struct qed_dev *cdev)
1094{
1095 if (!cdev)
1096 return -ENODEV;
1097
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001098 qed_ll2_dealloc_if(cdev);
1099
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001100 if (IS_PF(cdev)) {
Chopra, Manishd51e4af2017-04-13 04:54:44 -07001101#ifdef CONFIG_RFS_ACCEL
1102 if (cdev->num_hwfns == 1)
1103 qed_ptt_release(QED_LEADING_HWFN(cdev),
1104 QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1105#endif
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001106 qed_free_stream_mem(cdev);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001107 if (IS_QED_ETH_IF(cdev))
1108 qed_sriov_disable(cdev, true);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001109 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001110
Mintz, Yuval5f027d72017-05-09 15:07:48 +03001111 qed_nic_stop(cdev);
1112
1113 if (IS_PF(cdev))
1114 qed_slowpath_irq_free(cdev);
1115
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001116 qed_disable_msix(cdev);
Tomer Tayar12263372017-03-28 15:12:50 +03001117
1118 qed_resc_free(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001119
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001120 qed_iov_wq_stop(cdev, true);
1121
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001122 if (IS_PF(cdev))
1123 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001124
1125 return 0;
1126}
1127
1128static void qed_set_id(struct qed_dev *cdev, char name[NAME_SIZE],
1129 char ver_str[VER_SIZE])
1130{
1131 int i;
1132
1133 memcpy(cdev->name, name, NAME_SIZE);
1134 for_each_hwfn(cdev, i)
1135 snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
1136
1137 memcpy(cdev->ver_str, ver_str, VER_SIZE);
1138 cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
1139}
1140
1141static u32 qed_sb_init(struct qed_dev *cdev,
1142 struct qed_sb_info *sb_info,
1143 void *sb_virt_addr,
1144 dma_addr_t sb_phy_addr, u16 sb_id,
1145 enum qed_sb_type type)
1146{
1147 struct qed_hwfn *p_hwfn;
Mintz, Yuval85750d72017-02-20 22:43:38 +02001148 struct qed_ptt *p_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001149 int hwfn_index;
1150 u16 rel_sb_id;
1151 u8 n_hwfns;
1152 u32 rc;
1153
1154 /* RoCE uses single engine and CMT uses two engines. When using both
1155 * we force only a single engine. Storage uses only engine 0 too.
1156 */
1157 if (type == QED_SB_TYPE_L2_QUEUE)
1158 n_hwfns = cdev->num_hwfns;
1159 else
1160 n_hwfns = 1;
1161
1162 hwfn_index = sb_id % n_hwfns;
1163 p_hwfn = &cdev->hwfns[hwfn_index];
1164 rel_sb_id = sb_id / n_hwfns;
1165
1166 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1167 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1168 hwfn_index, rel_sb_id, sb_id);
1169
Mintz, Yuval85750d72017-02-20 22:43:38 +02001170 if (IS_PF(p_hwfn->cdev)) {
1171 p_ptt = qed_ptt_acquire(p_hwfn);
1172 if (!p_ptt)
1173 return -EBUSY;
1174
1175 rc = qed_int_sb_init(p_hwfn, p_ptt, sb_info, sb_virt_addr,
1176 sb_phy_addr, rel_sb_id);
1177 qed_ptt_release(p_hwfn, p_ptt);
1178 } else {
1179 rc = qed_int_sb_init(p_hwfn, NULL, sb_info, sb_virt_addr,
1180 sb_phy_addr, rel_sb_id);
1181 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001182
1183 return rc;
1184}
1185
1186static u32 qed_sb_release(struct qed_dev *cdev,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001187 struct qed_sb_info *sb_info, u16 sb_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001188{
1189 struct qed_hwfn *p_hwfn;
1190 int hwfn_index;
1191 u16 rel_sb_id;
1192 u32 rc;
1193
1194 hwfn_index = sb_id % cdev->num_hwfns;
1195 p_hwfn = &cdev->hwfns[hwfn_index];
1196 rel_sb_id = sb_id / cdev->num_hwfns;
1197
1198 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1199 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1200 hwfn_index, rel_sb_id, sb_id);
1201
1202 rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1203
1204 return rc;
1205}
1206
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001207static bool qed_can_link_change(struct qed_dev *cdev)
1208{
1209 return true;
1210}
1211
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001212static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001213{
1214 struct qed_hwfn *hwfn;
1215 struct qed_mcp_link_params *link_params;
1216 struct qed_ptt *ptt;
1217 int rc;
1218
1219 if (!cdev)
1220 return -ENODEV;
1221
1222 /* The link should be set only once per PF */
1223 hwfn = &cdev->hwfns[0];
1224
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001225 /* When VF wants to set link, force it to read the bulletin instead.
1226 * This mimics the PF behavior, where a noitification [both immediate
1227 * and possible later] would be generated when changing properties.
1228 */
1229 if (IS_VF(cdev)) {
1230 qed_schedule_iov(hwfn, QED_IOV_WQ_VF_FORCE_LINK_QUERY_FLAG);
1231 return 0;
1232 }
1233
Yuval Mintzcc875c22015-10-26 11:02:31 +02001234 ptt = qed_ptt_acquire(hwfn);
1235 if (!ptt)
1236 return -EBUSY;
1237
1238 link_params = qed_mcp_get_link_params(hwfn);
1239 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1240 link_params->speed.autoneg = params->autoneg;
1241 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1242 link_params->speed.advertised_speeds = 0;
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001243 if ((params->adv_speeds & QED_LM_1000baseT_Half_BIT) ||
1244 (params->adv_speeds & QED_LM_1000baseT_Full_BIT))
Yuval Mintzcc875c22015-10-26 11:02:31 +02001245 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001246 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
1247 if (params->adv_speeds & QED_LM_10000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001248 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001249 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
1250 if (params->adv_speeds & QED_LM_25000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001251 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001252 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
1253 if (params->adv_speeds & QED_LM_40000baseLR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001254 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001255 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
1256 if (params->adv_speeds & QED_LM_50000baseKR2_Full_BIT)
1257 link_params->speed.advertised_speeds |=
1258 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
1259 if (params->adv_speeds & QED_LM_100000baseKR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001260 link_params->speed.advertised_speeds |=
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001261 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001262 }
1263 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1264 link_params->speed.forced_speed = params->forced_speed;
Sudarsana Reddy Kallurua43f2352016-04-22 08:41:04 +03001265 if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1266 if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1267 link_params->pause.autoneg = true;
1268 else
1269 link_params->pause.autoneg = false;
1270 if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1271 link_params->pause.forced_rx = true;
1272 else
1273 link_params->pause.forced_rx = false;
1274 if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1275 link_params->pause.forced_tx = true;
1276 else
1277 link_params->pause.forced_tx = false;
1278 }
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001279 if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1280 switch (params->loopback_mode) {
1281 case QED_LINK_LOOPBACK_INT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001282 link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001283 break;
1284 case QED_LINK_LOOPBACK_EXT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001285 link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001286 break;
1287 case QED_LINK_LOOPBACK_EXT:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001288 link_params->loopback_mode = ETH_LOOPBACK_EXT;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001289 break;
1290 case QED_LINK_LOOPBACK_MAC:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001291 link_params->loopback_mode = ETH_LOOPBACK_MAC;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001292 break;
1293 default:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001294 link_params->loopback_mode = ETH_LOOPBACK_NONE;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001295 break;
1296 }
1297 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001298
1299 rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1300
1301 qed_ptt_release(hwfn, ptt);
1302
1303 return rc;
1304}
1305
1306static int qed_get_port_type(u32 media_type)
1307{
1308 int port_type;
1309
1310 switch (media_type) {
1311 case MEDIA_SFPP_10G_FIBER:
1312 case MEDIA_SFP_1G_FIBER:
1313 case MEDIA_XFP_FIBER:
Yuval Mintzb639f192016-06-19 15:18:15 +03001314 case MEDIA_MODULE_FIBER:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001315 case MEDIA_KR:
1316 port_type = PORT_FIBRE;
1317 break;
1318 case MEDIA_DA_TWINAX:
1319 port_type = PORT_DA;
1320 break;
1321 case MEDIA_BASE_T:
1322 port_type = PORT_TP;
1323 break;
1324 case MEDIA_NOT_PRESENT:
1325 port_type = PORT_NONE;
1326 break;
1327 case MEDIA_UNSPECIFIED:
1328 default:
1329 port_type = PORT_OTHER;
1330 break;
1331 }
1332 return port_type;
1333}
1334
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001335static int qed_get_link_data(struct qed_hwfn *hwfn,
1336 struct qed_mcp_link_params *params,
1337 struct qed_mcp_link_state *link,
1338 struct qed_mcp_link_capabilities *link_caps)
1339{
1340 void *p;
1341
1342 if (!IS_PF(hwfn->cdev)) {
1343 qed_vf_get_link_params(hwfn, params);
1344 qed_vf_get_link_state(hwfn, link);
1345 qed_vf_get_link_caps(hwfn, link_caps);
1346
1347 return 0;
1348 }
1349
1350 p = qed_mcp_get_link_params(hwfn);
1351 if (!p)
1352 return -ENXIO;
1353 memcpy(params, p, sizeof(*params));
1354
1355 p = qed_mcp_get_link_state(hwfn);
1356 if (!p)
1357 return -ENXIO;
1358 memcpy(link, p, sizeof(*link));
1359
1360 p = qed_mcp_get_link_capabilities(hwfn);
1361 if (!p)
1362 return -ENXIO;
1363 memcpy(link_caps, p, sizeof(*link_caps));
1364
1365 return 0;
1366}
1367
Yuval Mintzcc875c22015-10-26 11:02:31 +02001368static void qed_fill_link(struct qed_hwfn *hwfn,
1369 struct qed_link_output *if_link)
1370{
1371 struct qed_mcp_link_params params;
1372 struct qed_mcp_link_state link;
1373 struct qed_mcp_link_capabilities link_caps;
1374 u32 media_type;
1375
1376 memset(if_link, 0, sizeof(*if_link));
1377
1378 /* Prepare source inputs */
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001379 if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
1380 dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
1381 return;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001382 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001383
1384 /* Set the link parameters to pass to protocol driver */
1385 if (link.link_up)
1386 if_link->link_up = true;
1387
1388 /* TODO - at the moment assume supported and advertised speed equal */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001389 if_link->supported_caps = QED_LM_FIBRE_BIT;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001390 if (link_caps.default_speed_autoneg)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001391 if_link->supported_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001392 if (params.pause.autoneg ||
1393 (params.pause.forced_rx && params.pause.forced_tx))
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001394 if_link->supported_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001395 if (params.pause.autoneg || params.pause.forced_rx ||
1396 params.pause.forced_tx)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001397 if_link->supported_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001398
1399 if_link->advertised_caps = if_link->supported_caps;
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07001400 if (params.speed.autoneg)
1401 if_link->advertised_caps |= QED_LM_Autoneg_BIT;
1402 else
1403 if_link->advertised_caps &= ~QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001404 if (params.speed.advertised_speeds &
1405 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001406 if_link->advertised_caps |= QED_LM_1000baseT_Half_BIT |
1407 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001408 if (params.speed.advertised_speeds &
1409 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001410 if_link->advertised_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001411 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001412 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1413 if_link->advertised_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001414 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001415 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1416 if_link->advertised_caps |= QED_LM_40000baseLR4_Full_BIT;
1417 if (params.speed.advertised_speeds &
1418 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1419 if_link->advertised_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001420 if (params.speed.advertised_speeds &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001421 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001422 if_link->advertised_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001423
1424 if (link_caps.speed_capabilities &
1425 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001426 if_link->supported_caps |= QED_LM_1000baseT_Half_BIT |
1427 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001428 if (link_caps.speed_capabilities &
1429 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001430 if_link->supported_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001431 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001432 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1433 if_link->supported_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001434 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001435 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1436 if_link->supported_caps |= QED_LM_40000baseLR4_Full_BIT;
1437 if (link_caps.speed_capabilities &
1438 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1439 if_link->supported_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001440 if (link_caps.speed_capabilities &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001441 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001442 if_link->supported_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001443
1444 if (link.link_up)
1445 if_link->speed = link.speed;
1446
1447 /* TODO - fill duplex properly */
1448 if_link->duplex = DUPLEX_FULL;
1449 qed_mcp_get_media_type(hwfn->cdev, &media_type);
1450 if_link->port = qed_get_port_type(media_type);
1451
1452 if_link->autoneg = params.speed.autoneg;
1453
1454 if (params.pause.autoneg)
1455 if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1456 if (params.pause.forced_rx)
1457 if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1458 if (params.pause.forced_tx)
1459 if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1460
1461 /* Link partner capabilities */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001462 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_HD)
1463 if_link->lp_caps |= QED_LM_1000baseT_Half_BIT;
1464 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_FD)
1465 if_link->lp_caps |= QED_LM_1000baseT_Full_BIT;
1466 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_10G)
1467 if_link->lp_caps |= QED_LM_10000baseKR_Full_BIT;
1468 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_25G)
1469 if_link->lp_caps |= QED_LM_25000baseKR_Full_BIT;
1470 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_40G)
1471 if_link->lp_caps |= QED_LM_40000baseLR4_Full_BIT;
1472 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_50G)
1473 if_link->lp_caps |= QED_LM_50000baseKR2_Full_BIT;
1474 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_100G)
1475 if_link->lp_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001476
1477 if (link.an_complete)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001478 if_link->lp_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001479
1480 if (link.partner_adv_pause)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001481 if_link->lp_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001482 if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
1483 link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001484 if_link->lp_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001485}
1486
1487static void qed_get_current_link(struct qed_dev *cdev,
1488 struct qed_link_output *if_link)
1489{
Yuval Mintz36558c32016-05-11 16:36:17 +03001490 int i;
1491
Yuval Mintzcc875c22015-10-26 11:02:31 +02001492 qed_fill_link(&cdev->hwfns[0], if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001493
1494 for_each_hwfn(cdev, i)
1495 qed_inform_vf_link_state(&cdev->hwfns[i]);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001496}
1497
1498void qed_link_update(struct qed_hwfn *hwfn)
1499{
1500 void *cookie = hwfn->cdev->ops_cookie;
1501 struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
1502 struct qed_link_output if_link;
1503
1504 qed_fill_link(hwfn, &if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001505 qed_inform_vf_link_state(hwfn);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001506
1507 if (IS_LEAD_HWFN(hwfn) && cookie)
1508 op->link_update(cookie, &if_link);
1509}
1510
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001511static int qed_drain(struct qed_dev *cdev)
1512{
1513 struct qed_hwfn *hwfn;
1514 struct qed_ptt *ptt;
1515 int i, rc;
1516
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001517 if (IS_VF(cdev))
1518 return 0;
1519
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001520 for_each_hwfn(cdev, i) {
1521 hwfn = &cdev->hwfns[i];
1522 ptt = qed_ptt_acquire(hwfn);
1523 if (!ptt) {
1524 DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
1525 return -EBUSY;
1526 }
1527 rc = qed_mcp_drain(hwfn, ptt);
1528 if (rc)
1529 return rc;
1530 qed_ptt_release(hwfn, ptt);
1531 }
1532
1533 return 0;
1534}
1535
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001536static void qed_get_coalesce(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal)
1537{
1538 *rx_coal = cdev->rx_coalesce_usecs;
1539 *tx_coal = cdev->tx_coalesce_usecs;
1540}
1541
1542static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07001543 u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001544{
1545 struct qed_hwfn *hwfn;
1546 struct qed_ptt *ptt;
1547 int hwfn_index;
1548 int status = 0;
1549
1550 hwfn_index = qid % cdev->num_hwfns;
1551 hwfn = &cdev->hwfns[hwfn_index];
1552 ptt = qed_ptt_acquire(hwfn);
1553 if (!ptt)
1554 return -EAGAIN;
1555
1556 status = qed_set_rxq_coalesce(hwfn, ptt, rx_coal,
1557 qid / cdev->num_hwfns, sb_id);
1558 if (status)
1559 goto out;
1560 status = qed_set_txq_coalesce(hwfn, ptt, tx_coal,
1561 qid / cdev->num_hwfns, sb_id);
1562out:
1563 qed_ptt_release(hwfn, ptt);
1564
1565 return status;
1566}
1567
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001568static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
1569{
1570 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1571 struct qed_ptt *ptt;
1572 int status = 0;
1573
1574 ptt = qed_ptt_acquire(hwfn);
1575 if (!ptt)
1576 return -EAGAIN;
1577
1578 status = qed_mcp_set_led(hwfn, ptt, mode);
1579
1580 qed_ptt_release(hwfn, ptt);
1581
1582 return status;
1583}
1584
Mintz, Yuval14d39642016-10-31 07:14:23 +02001585static int qed_update_wol(struct qed_dev *cdev, bool enabled)
1586{
1587 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1588 struct qed_ptt *ptt;
1589 int rc = 0;
1590
1591 if (IS_VF(cdev))
1592 return 0;
1593
1594 ptt = qed_ptt_acquire(hwfn);
1595 if (!ptt)
1596 return -EAGAIN;
1597
1598 rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
1599 : QED_OV_WOL_DISABLED);
1600 if (rc)
1601 goto out;
1602 rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1603
1604out:
1605 qed_ptt_release(hwfn, ptt);
1606 return rc;
1607}
1608
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001609static int qed_update_drv_state(struct qed_dev *cdev, bool active)
1610{
1611 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1612 struct qed_ptt *ptt;
1613 int status = 0;
1614
1615 if (IS_VF(cdev))
1616 return 0;
1617
1618 ptt = qed_ptt_acquire(hwfn);
1619 if (!ptt)
1620 return -EAGAIN;
1621
1622 status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
1623 QED_OV_DRIVER_STATE_ACTIVE :
1624 QED_OV_DRIVER_STATE_DISABLED);
1625
1626 qed_ptt_release(hwfn, ptt);
1627
1628 return status;
1629}
1630
1631static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
1632{
1633 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1634 struct qed_ptt *ptt;
1635 int status = 0;
1636
1637 if (IS_VF(cdev))
1638 return 0;
1639
1640 ptt = qed_ptt_acquire(hwfn);
1641 if (!ptt)
1642 return -EAGAIN;
1643
1644 status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
1645 if (status)
1646 goto out;
1647
1648 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1649
1650out:
1651 qed_ptt_release(hwfn, ptt);
1652 return status;
1653}
1654
1655static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
1656{
1657 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1658 struct qed_ptt *ptt;
1659 int status = 0;
1660
1661 if (IS_VF(cdev))
1662 return 0;
1663
1664 ptt = qed_ptt_acquire(hwfn);
1665 if (!ptt)
1666 return -EAGAIN;
1667
1668 status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
1669 if (status)
1670 goto out;
1671
1672 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1673
1674out:
1675 qed_ptt_release(hwfn, ptt);
1676 return status;
1677}
1678
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001679static struct qed_selftest_ops qed_selftest_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001680 .selftest_memory = &qed_selftest_memory,
1681 .selftest_interrupt = &qed_selftest_interrupt,
1682 .selftest_register = &qed_selftest_register,
1683 .selftest_clock = &qed_selftest_clock,
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001684 .selftest_nvram = &qed_selftest_nvram,
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001685};
1686
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001687const struct qed_common_ops qed_common_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001688 .selftest = &qed_selftest_ops_pass,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001689 .probe = &qed_probe,
1690 .remove = &qed_remove,
1691 .set_power_state = &qed_set_power_state,
1692 .set_id = &qed_set_id,
1693 .update_pf_params = &qed_update_pf_params,
1694 .slowpath_start = &qed_slowpath_start,
1695 .slowpath_stop = &qed_slowpath_stop,
1696 .set_fp_int = &qed_set_int_fp,
1697 .get_fp_int = &qed_get_int_fp,
1698 .sb_init = &qed_sb_init,
1699 .sb_release = &qed_sb_release,
1700 .simd_handler_config = &qed_simd_handler_config,
1701 .simd_handler_clean = &qed_simd_handler_clean,
Arun Easi1e128c82017-02-15 06:28:22 -08001702 .dbg_grc = &qed_dbg_grc,
1703 .dbg_grc_size = &qed_dbg_grc_size,
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001704 .can_link_change = &qed_can_link_change,
Yuval Mintzcc875c22015-10-26 11:02:31 +02001705 .set_link = &qed_set_link,
1706 .get_link = &qed_get_current_link,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001707 .drain = &qed_drain,
1708 .update_msglvl = &qed_init_dp,
Tomer Tayare0971c82016-09-07 16:36:25 +03001709 .dbg_all_data = &qed_dbg_all_data,
1710 .dbg_all_data_size = &qed_dbg_all_data_size,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001711 .chain_alloc = &qed_chain_alloc,
1712 .chain_free = &qed_chain_free,
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001713 .get_coalesce = &qed_get_coalesce,
1714 .set_coalesce = &qed_set_coalesce,
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001715 .set_led = &qed_set_led,
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001716 .update_drv_state = &qed_update_drv_state,
1717 .update_mac = &qed_update_mac,
1718 .update_mtu = &qed_update_mtu,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001719 .update_wol = &qed_update_wol,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001720};
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001721
1722void qed_get_protocol_stats(struct qed_dev *cdev,
1723 enum qed_mcp_protocol_type type,
1724 union qed_mcp_protocol_stats *stats)
1725{
1726 struct qed_eth_stats eth_stats;
1727
1728 memset(stats, 0, sizeof(*stats));
1729
1730 switch (type) {
1731 case QED_MCP_LAN_STATS:
1732 qed_get_vport_stats(cdev, &eth_stats);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001733 stats->lan_stats.ucast_rx_pkts =
1734 eth_stats.common.rx_ucast_pkts;
1735 stats->lan_stats.ucast_tx_pkts =
1736 eth_stats.common.tx_ucast_pkts;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001737 stats->lan_stats.fcs_err = -1;
1738 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001739 case QED_MCP_FCOE_STATS:
1740 qed_get_protocol_stats_fcoe(cdev, &stats->fcoe_stats);
1741 break;
Mintz, Yuval2f2b2612017-04-06 15:58:34 +03001742 case QED_MCP_ISCSI_STATS:
1743 qed_get_protocol_stats_iscsi(cdev, &stats->iscsi_stats);
1744 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001745 default:
1746 DP_ERR(cdev, "Invalid protocol type = %d\n", type);
1747 return;
1748 }
1749}