blob: 4843c3ff7166495a4deac82300df472f8e42210f [file] [log] [blame]
Kim Phillips1b9a93e2006-08-29 18:13:31 -05001/*
2 * MPC8349E MDS Device Tree Source
3 *
4 * Copyright 2005, 2006 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Paul Gortmakereedd62e2008-01-25 01:22:09 -050012/dts-v1/;
13
Kim Phillips1b9a93e2006-08-29 18:13:31 -050014/ {
15 model = "MPC8349EMDS";
Kumar Galad71a1dc2007-02-16 09:57:22 -060016 compatible = "MPC8349EMDS", "MPC834xMDS", "MPC83xxMDS";
Kim Phillips1b9a93e2006-08-29 18:13:31 -050017 #address-cells = <1>;
18 #size-cells = <1>;
19
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 pci1 = &pci1;
27 };
28
Kim Phillips1b9a93e2006-08-29 18:13:31 -050029 cpus {
Kim Phillips1b9a93e2006-08-29 18:13:31 -050030 #address-cells = <1>;
31 #size-cells = <0>;
32
33 PowerPC,8349@0 {
34 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050035 reg = <0x0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050036 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050040 timebase-frequency = <0>; // from bootloader
41 bus-frequency = <0>; // from bootloader
42 clock-frequency = <0>; // from bootloader
Kim Phillips1b9a93e2006-08-29 18:13:31 -050043 };
44 };
45
46 memory {
47 device_type = "memory";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050048 reg = <0x00000000 0x10000000>; // 256MB at 0
Kim Phillips1b9a93e2006-08-29 18:13:31 -050049 };
50
Li Yangea5b7a62007-02-07 13:51:09 +080051 bcsr@e2400000 {
Anton Vorontsovfd657ef2008-10-18 04:23:52 +040052 compatible = "fsl,mpc8349mds-bcsr";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050053 reg = <0xe2400000 0x8000>;
Li Yangea5b7a62007-02-07 13:51:09 +080054 };
55
Kim Phillips1b9a93e2006-08-29 18:13:31 -050056 soc8349@e0000000 {
57 #address-cells = <1>;
58 #size-cells = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050059 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050060 compatible = "simple-bus";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050061 ranges = <0x0 0xe0000000 0x00100000>;
62 reg = <0xe0000000 0x00000200>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050063 bus-frequency = <0>;
64
65 wdt@200 {
66 device_type = "watchdog";
67 compatible = "mpc83xx_wdt";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050068 reg = <0x200 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050069 };
70
71 i2c@3000 {
Kim Phillips27f498072007-11-08 13:37:06 -060072 #address-cells = <1>;
73 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060074 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050075 compatible = "fsl-i2c";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050076 reg = <0x3000 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050077 interrupts = <14 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050078 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050079 dfsrr;
Kim Phillips27f498072007-11-08 13:37:06 -060080
81 rtc@68 {
82 compatible = "dallas,ds1374";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050083 reg = <0x68>;
Kim Phillips27f498072007-11-08 13:37:06 -060084 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -050085 };
86
87 i2c@3100 {
Kim Phillips27f498072007-11-08 13:37:06 -060088 #address-cells = <1>;
89 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060090 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050091 compatible = "fsl-i2c";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050092 reg = <0x3100 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050093 interrupts = <15 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050094 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050095 dfsrr;
96 };
97
98 spi@7000 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +030099 cell-index = <0>;
100 compatible = "fsl,spi";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500101 reg = <0x7000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500102 interrupts = <16 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500103 interrupt-parent = <&ipic>;
Peter Korsgaard33799e32007-10-03 17:44:58 +0200104 mode = "cpu";
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500105 };
106
Kumar Galadee80552008-06-27 13:45:19 -0500107 dma@82a8 {
108 #address-cells = <1>;
109 #size-cells = <1>;
110 compatible = "fsl,mpc8349-dma", "fsl,elo-dma";
111 reg = <0x82a8 4>;
112 ranges = <0 0x8100 0x1a8>;
113 interrupt-parent = <&ipic>;
114 interrupts = <71 8>;
115 cell-index = <0>;
116 dma-channel@0 {
117 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
118 reg = <0 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500119 cell-index = <0>;
Kumar Galadee80552008-06-27 13:45:19 -0500120 interrupt-parent = <&ipic>;
121 interrupts = <71 8>;
122 };
123 dma-channel@80 {
124 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
125 reg = <0x80 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500126 cell-index = <1>;
Kumar Galadee80552008-06-27 13:45:19 -0500127 interrupt-parent = <&ipic>;
128 interrupts = <71 8>;
129 };
130 dma-channel@100 {
131 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
132 reg = <0x100 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500133 cell-index = <2>;
Kumar Galadee80552008-06-27 13:45:19 -0500134 interrupt-parent = <&ipic>;
135 interrupts = <71 8>;
136 };
137 dma-channel@180 {
138 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
139 reg = <0x180 0x28>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500140 cell-index = <3>;
Kumar Galadee80552008-06-27 13:45:19 -0500141 interrupt-parent = <&ipic>;
142 interrupts = <71 8>;
143 };
144 };
145
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500146 /* phy type (ULPI or SERIAL) are only types supported for MPH */
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500147 /* port = 0 or 1 */
148 usb@22000 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500149 compatible = "fsl-usb2-mph";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500150 reg = <0x22000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500151 #address-cells = <1>;
152 #size-cells = <0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500153 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500154 interrupts = <39 0x8>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500155 phy_type = "ulpi";
Peter Korsgaardb7d66c82009-06-09 13:43:32 +0200156 port0;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500157 };
158 /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
159 usb@23000 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500160 compatible = "fsl-usb2-dr";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500161 reg = <0x23000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500162 #address-cells = <1>;
163 #size-cells = <0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500164 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500165 interrupts = <38 0x8>;
Li Yangea5b7a62007-02-07 13:51:09 +0800166 dr_mode = "otg";
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500167 phy_type = "ulpi";
168 };
169
Kumar Galae77b28e2007-12-12 00:28:35 -0600170 enet0: ethernet@24000 {
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300171 #address-cells = <1>;
172 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600173 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500174 device_type = "network";
175 model = "TSEC";
176 compatible = "gianfar";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500177 reg = <0x24000 0x1000>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300178 ranges = <0x0 0x24000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500179 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500180 interrupts = <32 0x8 33 0x8 34 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500181 interrupt-parent = <&ipic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800182 tbi-handle = <&tbi0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500183 phy-handle = <&phy0>;
Grant Likelyad25a4c2007-08-31 06:26:24 +1000184 linux,network-index = <0>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300185
186 mdio@520 {
187 #address-cells = <1>;
188 #size-cells = <0>;
189 compatible = "fsl,gianfar-mdio";
190 reg = <0x520 0x20>;
191
192 phy0: ethernet-phy@0 {
193 interrupt-parent = <&ipic>;
194 interrupts = <17 0x8>;
195 reg = <0x0>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300196 };
197
198 phy1: ethernet-phy@1 {
199 interrupt-parent = <&ipic>;
200 interrupts = <18 0x8>;
201 reg = <0x1>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300202 };
203
204 tbi0: tbi-phy@11 {
205 reg = <0x11>;
206 device_type = "tbi-phy";
207 };
208 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500209 };
210
Kumar Galae77b28e2007-12-12 00:28:35 -0600211 enet1: ethernet@25000 {
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300212 #address-cells = <1>;
213 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600214 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500215 device_type = "network";
216 model = "TSEC";
217 compatible = "gianfar";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500218 reg = <0x25000 0x1000>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300219 ranges = <0x0 0x25000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500220 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500221 interrupts = <35 0x8 36 0x8 37 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500222 interrupt-parent = <&ipic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800223 tbi-handle = <&tbi1>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500224 phy-handle = <&phy1>;
Grant Likelyad25a4c2007-08-31 06:26:24 +1000225 linux,network-index = <1>;
Anton Vorontsov70b3adb2009-03-19 21:01:45 +0300226
227 mdio@520 {
228 #address-cells = <1>;
229 #size-cells = <0>;
230 compatible = "fsl,gianfar-tbi";
231 reg = <0x520 0x20>;
232
233 tbi1: tbi-phy@11 {
234 reg = <0x11>;
235 device_type = "tbi-phy";
236 };
237 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500238 };
239
Kumar Galaea082fa2007-12-12 01:46:12 -0600240 serial0: serial@4500 {
241 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500242 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600243 compatible = "fsl,ns16550", "ns16550";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500244 reg = <0x4500 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500245 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500246 interrupts = <9 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500247 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500248 };
249
Kumar Galaea082fa2007-12-12 01:46:12 -0600250 serial1: serial@4600 {
251 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500252 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600253 compatible = "fsl,ns16550", "ns16550";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500254 reg = <0x4600 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500255 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500256 interrupts = <10 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500257 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500258 };
259
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500260 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500261 compatible = "fsl,sec2.0";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500262 reg = <0x30000 0x10000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500263 interrupts = <11 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500264 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500265 fsl,num-channels = <4>;
266 fsl,channel-fifo-len = <24>;
267 fsl,exec-units-mask = <0x7e>;
268 fsl,descriptor-types-mask = <0x01010ebf>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500269 };
270
271 /* IPIC
272 * interrupts cell = <intr #, sense>
273 * sense values match linux IORESOURCE_IRQ_* defines:
274 * sense == 8: Level, low assertion
275 * sense == 2: Edge, high-to-low change
276 */
Kumar Galad71a1dc2007-02-16 09:57:22 -0600277 ipic: pic@700 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500278 interrupt-controller;
279 #address-cells = <0>;
280 #interrupt-cells = <2>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500281 reg = <0x700 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500282 device_type = "ipic";
283 };
284 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500285
Kumar Galaea082fa2007-12-12 01:46:12 -0600286 pci0: pci@e0008500 {
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500287 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500288 interrupt-map = <
289
290 /* IDSEL 0x11 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500291 0x8800 0x0 0x0 0x1 &ipic 20 0x8
292 0x8800 0x0 0x0 0x2 &ipic 21 0x8
293 0x8800 0x0 0x0 0x3 &ipic 22 0x8
294 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500295
296 /* IDSEL 0x12 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500297 0x9000 0x0 0x0 0x1 &ipic 22 0x8
298 0x9000 0x0 0x0 0x2 &ipic 23 0x8
299 0x9000 0x0 0x0 0x3 &ipic 20 0x8
300 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500301
302 /* IDSEL 0x13 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500303 0x9800 0x0 0x0 0x1 &ipic 23 0x8
304 0x9800 0x0 0x0 0x2 &ipic 20 0x8
305 0x9800 0x0 0x0 0x3 &ipic 21 0x8
306 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500307
308 /* IDSEL 0x15 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500309 0xa800 0x0 0x0 0x1 &ipic 20 0x8
310 0xa800 0x0 0x0 0x2 &ipic 21 0x8
311 0xa800 0x0 0x0 0x3 &ipic 22 0x8
312 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500313
314 /* IDSEL 0x16 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500315 0xb000 0x0 0x0 0x1 &ipic 23 0x8
316 0xb000 0x0 0x0 0x2 &ipic 20 0x8
317 0xb000 0x0 0x0 0x3 &ipic 21 0x8
318 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500319
320 /* IDSEL 0x17 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500321 0xb800 0x0 0x0 0x1 &ipic 22 0x8
322 0xb800 0x0 0x0 0x2 &ipic 23 0x8
323 0xb800 0x0 0x0 0x3 &ipic 20 0x8
324 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500325
326 /* IDSEL 0x18 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500327 0xc000 0x0 0x0 0x1 &ipic 21 0x8
328 0xc000 0x0 0x0 0x2 &ipic 22 0x8
329 0xc000 0x0 0x0 0x3 &ipic 23 0x8
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500330 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500331 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500332 interrupts = <66 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500333 bus-range = <0 0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500334 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
335 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
336 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
337 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500338 #interrupt-cells = <1>;
339 #size-cells = <2>;
340 #address-cells = <3>;
John Rigby5b70a092008-10-07 13:00:18 -0600341 reg = <0xe0008500 0x100 /* internal registers */
342 0xe0008300 0x8>; /* config space access registers */
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500343 compatible = "fsl,mpc8349-pci";
344 device_type = "pci";
345 };
346
Kumar Galaea082fa2007-12-12 01:46:12 -0600347 pci1: pci@e0008600 {
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500348 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500349 interrupt-map = <
350
351 /* IDSEL 0x11 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500352 0x8800 0x0 0x0 0x1 &ipic 20 0x8
353 0x8800 0x0 0x0 0x2 &ipic 21 0x8
354 0x8800 0x0 0x0 0x3 &ipic 22 0x8
355 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500356
357 /* IDSEL 0x12 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500358 0x9000 0x0 0x0 0x1 &ipic 22 0x8
359 0x9000 0x0 0x0 0x2 &ipic 23 0x8
360 0x9000 0x0 0x0 0x3 &ipic 20 0x8
361 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500362
363 /* IDSEL 0x13 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500364 0x9800 0x0 0x0 0x1 &ipic 23 0x8
365 0x9800 0x0 0x0 0x2 &ipic 20 0x8
366 0x9800 0x0 0x0 0x3 &ipic 21 0x8
367 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500368
369 /* IDSEL 0x15 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500370 0xa800 0x0 0x0 0x1 &ipic 20 0x8
371 0xa800 0x0 0x0 0x2 &ipic 21 0x8
372 0xa800 0x0 0x0 0x3 &ipic 22 0x8
373 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500374
375 /* IDSEL 0x16 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500376 0xb000 0x0 0x0 0x1 &ipic 23 0x8
377 0xb000 0x0 0x0 0x2 &ipic 20 0x8
378 0xb000 0x0 0x0 0x3 &ipic 21 0x8
379 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500380
381 /* IDSEL 0x17 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500382 0xb800 0x0 0x0 0x1 &ipic 22 0x8
383 0xb800 0x0 0x0 0x2 &ipic 23 0x8
384 0xb800 0x0 0x0 0x3 &ipic 20 0x8
385 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500386
387 /* IDSEL 0x18 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500388 0xc000 0x0 0x0 0x1 &ipic 21 0x8
389 0xc000 0x0 0x0 0x2 &ipic 22 0x8
390 0xc000 0x0 0x0 0x3 &ipic 23 0x8
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500391 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500392 interrupt-parent = <&ipic>;
Kim Phillipsb277b022008-01-31 12:56:58 -0600393 interrupts = <67 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500394 bus-range = <0 0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500395 ranges = <0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
396 0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
397 0x01000000 0x0 0x00000000 0xe2100000 0x0 0x00100000>;
398 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500399 #interrupt-cells = <1>;
400 #size-cells = <2>;
401 #address-cells = <3>;
John Rigby5b70a092008-10-07 13:00:18 -0600402 reg = <0xe0008600 0x100 /* internal registers */
403 0xe0008380 0x8>; /* config space access registers */
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500404 compatible = "fsl,mpc8349-pci";
405 device_type = "pci";
406 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500407};