blob: e065321ce8ed9666748695a01d63d1e9e38c323c [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Vasu Dev36fac582013-11-28 06:39:31 +000027#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000031
Shannon Nelson3126dcb2013-12-21 05:44:47 +000032#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -040041#define I40E_ITR_RX_DEF I40E_ITR_20K
42#define I40E_ITR_TX_DEF I40E_ITR_20K
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
44#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
45#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
46#define I40E_DEFAULT_IRQ_WORK 256
47#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
48#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
49#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040050/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
51 * the value of the rate limit is non-zero
52 */
53#define INTRL_ENA BIT(6)
54#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
55#define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
56#define I40E_INTRL_8K 125 /* 8000 ints/sec */
57#define I40E_INTRL_62K 16 /* 62500 ints/sec */
58#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000059
60#define I40E_QUEUE_END_OF_LIST 0x7FF
61
Jesse Brandeburg03195772013-11-20 10:03:09 +000062/* this enum matches hardware bits and is meant to be used by DYN_CTLN
63 * registers and QINT registers or more generally anywhere in the manual
64 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
65 * register but instead is a special value meaning "don't update" ITR0/1/2.
66 */
67enum i40e_dyn_idx_t {
68 I40E_IDX_ITR0 = 0,
69 I40E_IDX_ITR1 = 1,
70 I40E_IDX_ITR2 = 2,
71 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
72};
73
74/* these are indexes into ITRN registers */
75#define I40E_RX_ITR I40E_IDX_ITR0
76#define I40E_TX_ITR I40E_IDX_ITR1
77#define I40E_PE_ITR I40E_IDX_ITR2
78
Mitch Williams12dc4fe2013-11-28 06:39:32 +000079/* Supported RSS offloads */
80#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040081 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
82 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
83 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
84 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
85 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
86 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
87 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
88 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
89 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
90 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
91 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Mitch Williams12dc4fe2013-11-28 06:39:32 +000092
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040093#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburg9c70d7c2015-08-13 18:54:31 -070094 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400100
101#define i40e_pf_get_default_rss_hena(pf) \
102 (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
103 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
104
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700105/* Supported Rx Buffer Sizes (a multiple of 128) */
106#define I40E_RXBUFFER_256 256
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000107#define I40E_RXBUFFER_2048 2048
108#define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
109#define I40E_RXBUFFER_4096 4096
110#define I40E_RXBUFFER_8192 8192
111#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
112
113/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
114 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
115 * this adds up to 512 bytes of extra data meaning the smallest allocation
116 * we could have is 1K.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700117 * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
118 * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000119 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700120#define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
121#define i40e_rx_desc i40e_32byte_rx_desc
122
123/**
124 * i40e_test_staterr - tests bits in Rx descriptor status and error fields
125 * @rx_desc: pointer to receive descriptor (in le64 format)
126 * @stat_err_bits: value to mask
127 *
128 * This function does some fast chicanery in order to return the
129 * value of the mask which is really only used for boolean tests.
130 * The status_error_len doesn't need to be shifted because it begins
131 * at offset zero.
132 */
133static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
134 const u64 stat_err_bits)
135{
136 return !!(rx_desc->wb.qword1.status_error_len &
137 cpu_to_le64(stat_err_bits));
138}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000139
140/* How many Rx Buffers do we bundle into one write to the hardware ? */
141#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000142#define I40E_RX_INCREMENT(r, i) \
143 do { \
144 (i)++; \
145 if ((i) == (r)->count) \
146 i = 0; \
147 r->next_to_clean = i; \
148 } while (0)
149
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000150#define I40E_RX_NEXT_DESC(r, i, n) \
151 do { \
152 (i)++; \
153 if ((i) == (r)->count) \
154 i = 0; \
155 (n) = I40E_RX_DESC((r), (i)); \
156 } while (0)
157
158#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
159 do { \
160 I40E_RX_NEXT_DESC((r), (i), (n)); \
161 prefetch((n)); \
162 } while (0)
163
Anjali Singhai71da6192015-02-21 06:42:35 +0000164#define I40E_MAX_BUFFER_TXD 8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000165#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800166
167/* The size limit for a transmit buffer in a descriptor is (16K - 1).
168 * In order to align with the read requests we will align the value to
169 * the nearest 4K which represents our maximum read request size.
170 */
171#define I40E_MAX_READ_REQ_SIZE 4096
172#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
173#define I40E_MAX_DATA_PER_TXD_ALIGNED \
174 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
175
Mitch Williams4293d5f2016-11-08 13:05:14 -0800176/**
177 * i40e_txd_use_count - estimate the number of descriptors needed for Tx
178 * @size: transmit request size in bytes
179 *
180 * Due to hardware alignment restrictions (4K alignment), we need to
181 * assume that we can have no more than 12K of data per descriptor, even
182 * though each descriptor can take up to 16K - 1 bytes of aligned memory.
183 * Thus, we need to divide by 12K. But division is slow! Instead,
184 * we decompose the operation into shifts and one relatively cheap
185 * multiply operation.
186 *
187 * To divide by 12K, we first divide by 4K, then divide by 3:
188 * To divide by 4K, shift right by 12 bits
189 * To divide by 3, multiply by 85, then divide by 256
190 * (Divide by 256 is done by shifting right by 8 bits)
191 * Finally, we add one to round up. Because 256 isn't an exact multiple of
192 * 3, we'll underestimate near each multiple of 12K. This is actually more
193 * accurate as we have 4K - 1 of wiggle room that we can fit into the last
194 * segment. For our purposes this is accurate out to 1M which is orders of
195 * magnitude greater than our largest possible GSO size.
196 *
197 * This would then be implemented as:
198 * return (((size >> 12) * 85) >> 8) + 1;
199 *
200 * Since multiplication and division are commutative, we can reorder
201 * operations into:
202 * return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800203 */
204static inline unsigned int i40e_txd_use_count(unsigned int size)
205{
Mitch Williams4293d5f2016-11-08 13:05:14 -0800206 return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800207}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000208
209/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000210#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000211#define I40E_MIN_DESC_PENDING 4
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000212
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400213#define I40E_TX_FLAGS_HW_VLAN BIT(1)
214#define I40E_TX_FLAGS_SW_VLAN BIT(2)
215#define I40E_TX_FLAGS_TSO BIT(3)
216#define I40E_TX_FLAGS_IPV4 BIT(4)
217#define I40E_TX_FLAGS_IPV6 BIT(5)
218#define I40E_TX_FLAGS_FCCRC BIT(6)
219#define I40E_TX_FLAGS_FSO BIT(7)
220#define I40E_TX_FLAGS_TSYN BIT(8)
221#define I40E_TX_FLAGS_FD_SB BIT(9)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800222#define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000223#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
224#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
225#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
226#define I40E_TX_FLAGS_VLAN_SHIFT 16
227
228struct i40e_tx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000229 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000230 union {
231 struct sk_buff *skb;
232 void *raw_buf;
233 };
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000234 unsigned int bytecount;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000235 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400236
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000237 DEFINE_DMA_UNMAP_ADDR(dma);
238 DEFINE_DMA_UNMAP_LEN(len);
239 u32 tx_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000240};
241
242struct i40e_rx_buffer {
243 struct sk_buff *skb;
244 dma_addr_t dma;
245 struct page *page;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000246 unsigned int page_offset;
247};
248
Alexander Duycka114d0a2013-09-28 06:00:43 +0000249struct i40e_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000250 u64 packets;
251 u64 bytes;
Alexander Duycka114d0a2013-09-28 06:00:43 +0000252};
253
254struct i40e_tx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000255 u64 restart_queue;
256 u64 tx_busy;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000257 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400258 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400259 u64 tx_force_wb;
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800260 u64 tx_lost_interrupt;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000261};
262
263struct i40e_rx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000264 u64 non_eop_descs;
Mitch Williams420136c2013-12-18 13:45:59 +0000265 u64 alloc_page_failed;
266 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800267 u64 page_reuse_count;
268 u64 realloc_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000269};
270
271enum i40e_ring_state_t {
272 __I40E_TX_FDIR_INIT_DONE,
273 __I40E_TX_XPS_INIT_DONE,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000274};
275
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700276/* some useful defines for virtchannel interface, which
277 * is the only remaining user of header split
278 */
279#define I40E_RX_DTYPE_NO_SPLIT 0
280#define I40E_RX_DTYPE_HEADER_SPLIT 1
281#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
282#define I40E_RX_SPLIT_L2 0x1
283#define I40E_RX_SPLIT_IP 0x2
284#define I40E_RX_SPLIT_TCP_UDP 0x4
285#define I40E_RX_SPLIT_SCTP 0x8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000286
287/* struct that defines a descriptor ring, associated with a VSI */
288struct i40e_ring {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000289 struct i40e_ring *next; /* pointer to next ring in q_vector */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000290 void *desc; /* Descriptor ring memory */
291 struct device *dev; /* Used for DMA mapping */
292 struct net_device *netdev; /* netdev ring maps to */
293 union {
294 struct i40e_tx_buffer *tx_bi;
295 struct i40e_rx_buffer *rx_bi;
296 };
297 unsigned long state;
298 u16 queue_index; /* Queue number of ring */
299 u8 dcb_tc; /* Traffic class of ring */
300 u8 __iomem *tail;
301
Kan Lianga75e8002016-02-19 09:24:04 -0500302 /* high bit set means dynamic, use accessor routines to read/write.
303 * hardware only supports 2us resolution for the ITR registers.
304 * these values always store the USER setting, and must be converted
305 * before programming to a register.
306 */
307 u16 rx_itr_setting;
308 u16 tx_itr_setting;
309
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000310 u16 count; /* Number of descriptors */
311 u16 reg_idx; /* HW register index of the ring */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000312 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000313
314 /* used in interrupt processing */
315 u16 next_to_use;
316 u16 next_to_clean;
317
318 u8 atr_sample_rate;
319 u8 atr_count;
320
321 bool ring_active; /* is ring online or not */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000322 bool arm_wb; /* do something to arm write back */
Anjali Singhai58044742015-09-25 18:26:13 -0700323 u8 packet_stride;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000324
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400325 u16 flags;
326#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400327
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000328 /* stats structs */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000329 struct i40e_queue_stats stats;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000330 struct u64_stats_sync syncp;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000331 union {
332 struct i40e_tx_queue_stats tx_stats;
333 struct i40e_rx_queue_stats rx_stats;
334 };
335
336 unsigned int size; /* length of descriptor ring in bytes */
337 dma_addr_t dma; /* physical address of ring */
338
339 struct i40e_vsi *vsi; /* Backreference to associated VSI */
340 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
Alexander Duyck9f65e152013-09-28 06:00:58 +0000341
342 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700343 u16 next_to_alloc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000344} ____cacheline_internodealigned_in_smp;
345
346enum i40e_latency_range {
347 I40E_LOWEST_LATENCY = 0,
348 I40E_LOW_LATENCY = 1,
349 I40E_BULK_LATENCY = 2,
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400350 I40E_ULTRA_LATENCY = 3,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000351};
352
353struct i40e_ring_container {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000354 /* array of pointers to rings */
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000355 struct i40e_ring *ring;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000356 unsigned int total_bytes; /* total bytes processed this int */
357 unsigned int total_packets; /* total packets processed this int */
358 u16 count;
359 enum i40e_latency_range latency_range;
360 u16 itr;
361};
362
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000363/* iterator for handling rings in ring container */
364#define i40e_for_each_ring(pos, head) \
365 for (pos = (head).ring; pos != NULL; pos = pos->next)
366
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700367bool i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000368netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
369void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
370void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
371int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
372int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
373void i40e_free_tx_resources(struct i40e_ring *tx_ring);
374void i40e_free_rx_resources(struct i40e_ring *rx_ring);
375int i40e_napi_poll(struct napi_struct *napi, int budget);
Vasu Dev38e00432014-08-01 13:27:03 -0700376#ifdef I40E_FCOE
377void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
378 struct i40e_tx_buffer *first, u32 tx_flags,
379 const u8 hdr_len, u32 td_cmd, u32 td_offset);
Vasu Dev38e00432014-08-01 13:27:03 -0700380int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
381 struct i40e_ring *tx_ring, u32 *flags);
382#endif
Kiran Patilb03a8c12015-09-24 18:13:15 -0400383void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800384u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800385int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800386bool __i40e_chk_linearize(struct sk_buff *skb);
Kiran Patil1e6d6f82015-09-24 15:43:02 -0400387
388/**
389 * i40e_get_head - Retrieve head from head writeback
390 * @tx_ring: tx ring to fetch head of
391 *
392 * Returns value of Tx ring head based on value stored
393 * in head write-back location
394 **/
395static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
396{
397 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
398
399 return le32_to_cpu(*(volatile __le32 *)head);
400}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800401
402/**
403 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
404 * @skb: send buffer
405 * @tx_ring: ring to send buffer on
406 *
407 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
408 * there is not enough descriptors available in this ring since we need at least
409 * one descriptor.
410 **/
411static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
412{
413 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
414 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
415 int count = 0, size = skb_headlen(skb);
416
417 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800418 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800419
420 if (!nr_frags--)
421 break;
422
423 size = skb_frag_size(frag++);
424 }
425
426 return count;
427}
428
429/**
430 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
431 * @tx_ring: the ring to be checked
432 * @size: the size buffer we want to assure is available
433 *
434 * Returns 0 if stop is not needed
435 **/
436static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
437{
438 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
439 return 0;
440 return __i40e_maybe_stop_tx(tx_ring, size);
441}
Alexander Duyck2d374902016-02-17 11:02:50 -0800442
443/**
444 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
445 * @skb: send buffer
446 * @count: number of buffers used
447 *
448 * Note: Our HW can't scatter-gather more than 8 fragments to build
449 * a packet on the wire and so we need to figure out the cases where we
450 * need to linearize the skb.
451 **/
452static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
453{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700454 /* Both TSO and single send will work if count is less than 8 */
455 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800456 return false;
457
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700458 if (skb_is_gso(skb))
459 return __i40e_chk_linearize(skb);
460
461 /* we can support up to 8 data buffers for a single send */
462 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800463}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700464
465/**
466 * i40e_rx_is_fcoe - returns true if the Rx packet type is FCoE
467 * @ptype: the packet type field from Rx descriptor write-back
468 **/
469static inline bool i40e_rx_is_fcoe(u16 ptype)
470{
471 return (ptype >= I40E_RX_PTYPE_L2_FCOE_PAY3) &&
472 (ptype <= I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER);
473}
Alexander Duycke486bdf2016-09-12 14:18:40 -0700474
475/**
476 * txring_txq - Find the netdev Tx ring based on the i40e Tx ring
477 * @ring: Tx ring to find the netdev equivalent of
478 **/
479static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
480{
481 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
482}
Vasu Dev36fac582013-11-28 06:39:31 +0000483#endif /* _I40E_TXRX_H_ */