blob: b8ba37496e2dde26d18bc746468906f7a5d01162 [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
7
Thomas Gleixner96a388d2007-10-11 11:20:03 +02008#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009#include <mach_mpspec.h>
10
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010011extern unsigned int def_to_bigsmp;
12extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010013extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010014extern int pic_mode;
15
Yinghai Lud49c4282008-06-08 18:31:54 -070016#ifdef CONFIG_X86_NUMAQ
17extern int mp_bus_id_to_node[MAX_MP_BUSSES];
18extern int mp_bus_id_to_local[MAX_MP_BUSSES];
19extern int quad_local_to_mp_bus_id [NR_CPUS/4][4];
20#endif
21
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010022#define MAX_APICID 256
23
Thomas Gleixner96a388d2007-10-11 11:20:03 +020024#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010025
26#define MAX_MP_BUSSES 256
27/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
28#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
29
Yinghai Luab530e12008-06-03 10:25:54 -070030#endif
31
Yinghai Lu8643f9d2008-02-19 03:21:06 -080032extern void early_find_smp_config(void);
33extern void early_get_smp_config(void);
34
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030035#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
36extern int mp_bus_id_to_type[MAX_MP_BUSSES];
37#endif
38
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030039extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030040
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010041extern unsigned int boot_cpu_physical_apicid;
Yinghai Lue0da3362008-06-08 18:29:22 -070042extern unsigned int max_physical_apicid;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010043extern int smp_found_config;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010044extern int mpc_default_type;
45extern unsigned long mp_lapic_addr;
46
47extern void find_smp_config(void);
48extern void get_smp_config(void);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020049#ifdef CONFIG_X86_MPPARSE
Yinghai Lu2944e162008-06-01 13:17:38 -070050extern void early_reserve_e820_mpc_new(void);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020051#else
52static inline void early_reserve_e820_mpc_new(void) { }
53#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010054
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030055void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010056#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -050057extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010058extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
59 u32 gsi);
60extern void mp_config_acpi_legacy_irqs(void);
61extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
Yinghai Lu2944e162008-06-01 13:17:38 -070062extern void MP_intsrc_info(struct mpc_config_intsrc *m);
Ingo Molnar835fc942008-06-03 14:42:06 +020063#ifdef CONFIG_X86_IO_APIC
Yinghai Lu2944e162008-06-01 13:17:38 -070064extern int mp_config_acpi_gsi(unsigned char number, unsigned int devfn, u8 pin,
65 u32 gsi, int triggering, int polarity);
Ingo Molnar835fc942008-06-03 14:42:06 +020066#else
67static inline int
68mp_config_acpi_gsi(unsigned char number, unsigned int devfn, u8 pin,
69 u32 gsi, int triggering, int polarity)
70{
71 return 0;
72}
73#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010074#endif /* CONFIG_ACPI */
75
76#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
77
Joe Perches30971e12008-03-23 01:02:49 -070078struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010079 unsigned long mask[PHYSID_ARRAY_SIZE];
80};
81
82typedef struct physid_mask physid_mask_t;
83
84#define physid_set(physid, map) set_bit(physid, (map).mask)
85#define physid_clear(physid, map) clear_bit(physid, (map).mask)
86#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -070087#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010088 test_and_set_bit(physid, (map).mask)
89
Joe Perches30971e12008-03-23 01:02:49 -070090#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010091 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
92
Joe Perches30971e12008-03-23 01:02:49 -070093#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010094 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
95
Joe Perches30971e12008-03-23 01:02:49 -070096#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010097 bitmap_zero((map).mask, MAX_APICS)
98
Joe Perches30971e12008-03-23 01:02:49 -070099#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100100 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
101
Joe Perches30971e12008-03-23 01:02:49 -0700102#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100103 bitmap_empty((map).mask, MAX_APICS)
104
Joe Perches30971e12008-03-23 01:02:49 -0700105#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100106 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
107
Joe Perches30971e12008-03-23 01:02:49 -0700108#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100109 bitmap_weight((map).mask, MAX_APICS)
110
Joe Perches30971e12008-03-23 01:02:49 -0700111#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100112 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
113
Joe Perches30971e12008-03-23 01:02:49 -0700114#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100115 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
116
117#define physids_coerce(map) ((map).mask[0])
118
119#define physids_promote(physids) \
120 ({ \
121 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
122 __physid_mask.mask[0] = physids; \
123 __physid_mask; \
124 })
125
126#define physid_mask_of_physid(physid) \
127 ({ \
128 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
129 physid_set(physid, __physid_mask); \
130 __physid_mask; \
131 })
132
133#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
134#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
135
136extern physid_mask_t phys_cpu_present_map;
137
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200138#endif