blob: 4407f30d0b86c05404a35a7ce40942d258bef0eb [file] [log] [blame]
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +02001#include <linux/device.h>
2#include <linux/dma-mapping.h>
3#include <linux/dmaengine.h>
4#include <linux/sizes.h>
5#include <linux/platform_device.h>
6#include <linux/of.h>
7
8#include "musb_core.h"
9
10#define RNDIS_REG(x) (0x80 + ((x - 1) * 4))
11
Bin Liu0149b072015-01-26 16:22:06 -060012#define EP_MODE_AUTOREQ_NONE 0
13#define EP_MODE_AUTOREQ_ALL_NEOP 1
14#define EP_MODE_AUTOREQ_ALWAYS 3
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020015
16#define EP_MODE_DMA_TRANSPARENT 0
17#define EP_MODE_DMA_RNDIS 1
18#define EP_MODE_DMA_GEN_RNDIS 3
19
20#define USB_CTRL_TX_MODE 0x70
21#define USB_CTRL_RX_MODE 0x74
22#define USB_CTRL_AUTOREQ 0xd0
23#define USB_TDOWN 0xd8
24
25struct cppi41_dma_channel {
26 struct dma_channel channel;
27 struct cppi41_dma_controller *controller;
28 struct musb_hw_ep *hw_ep;
29 struct dma_chan *dc;
30 dma_cookie_t cookie;
31 u8 port_num;
32 u8 is_tx;
33 u8 is_allocated;
34 u8 usb_toggle;
35
36 dma_addr_t buf_addr;
37 u32 total_len;
38 u32 prog_len;
39 u32 transferred;
40 u32 packet_sz;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +010041 struct list_head tx_check;
Bin Liu9267eda2014-08-12 14:18:43 -050042 int tx_zlp;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020043};
44
45#define MUSB_DMA_NUM_CHANNELS 15
46
47struct cppi41_dma_controller {
48 struct dma_controller controller;
49 struct cppi41_dma_channel rx_channel[MUSB_DMA_NUM_CHANNELS];
50 struct cppi41_dma_channel tx_channel[MUSB_DMA_NUM_CHANNELS];
51 struct musb *musb;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +010052 struct hrtimer early_tx;
53 struct list_head early_tx_list;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020054 u32 rx_mode;
55 u32 tx_mode;
56 u32 auto_req;
57};
58
59static void save_rx_toggle(struct cppi41_dma_channel *cppi41_channel)
60{
61 u16 csr;
62 u8 toggle;
63
64 if (cppi41_channel->is_tx)
65 return;
66 if (!is_host_active(cppi41_channel->controller->musb))
67 return;
68
69 csr = musb_readw(cppi41_channel->hw_ep->regs, MUSB_RXCSR);
70 toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0;
71
72 cppi41_channel->usb_toggle = toggle;
73}
74
75static void update_rx_toggle(struct cppi41_dma_channel *cppi41_channel)
76{
Daniel Mackf50e6782014-05-26 14:52:39 +020077 struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
78 struct musb *musb = hw_ep->musb;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020079 u16 csr;
80 u8 toggle;
81
82 if (cppi41_channel->is_tx)
83 return;
Daniel Mackf50e6782014-05-26 14:52:39 +020084 if (!is_host_active(musb))
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020085 return;
86
Daniel Mackf50e6782014-05-26 14:52:39 +020087 musb_ep_select(musb->mregs, hw_ep->epnum);
88 csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +020089 toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0;
90
91 /*
92 * AM335x Advisory 1.0.13: Due to internal synchronisation error the
93 * data toggle may reset from DATA1 to DATA0 during receiving data from
94 * more than one endpoint.
95 */
96 if (!toggle && toggle == cppi41_channel->usb_toggle) {
97 csr |= MUSB_RXCSR_H_DATATOGGLE | MUSB_RXCSR_H_WR_DATATOGGLE;
98 musb_writew(cppi41_channel->hw_ep->regs, MUSB_RXCSR, csr);
99 dev_dbg(cppi41_channel->controller->musb->controller,
100 "Restoring DATA1 toggle.\n");
101 }
102
103 cppi41_channel->usb_toggle = toggle;
104}
105
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100106static bool musb_is_tx_fifo_empty(struct musb_hw_ep *hw_ep)
107{
108 u8 epnum = hw_ep->epnum;
109 struct musb *musb = hw_ep->musb;
110 void __iomem *epio = musb->endpoints[epnum].regs;
111 u16 csr;
112
Daniel Mackf50e6782014-05-26 14:52:39 +0200113 musb_ep_select(musb->mregs, hw_ep->epnum);
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100114 csr = musb_readw(epio, MUSB_TXCSR);
115 if (csr & MUSB_TXCSR_TXPKTRDY)
116 return false;
117 return true;
118}
119
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100120static void cppi41_dma_callback(void *private_data);
121
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100122static void cppi41_trans_done(struct cppi41_dma_channel *cppi41_channel)
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200123{
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200124 struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
125 struct musb *musb = hw_ep->musb;
Bin Liu9267eda2014-08-12 14:18:43 -0500126 void __iomem *epio = hw_ep->regs;
127 u16 csr;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200128
George Cherianaecbc312014-02-27 10:44:41 +0530129 if (!cppi41_channel->prog_len ||
130 (cppi41_channel->channel.status == MUSB_DMA_STATUS_FREE)) {
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200131
132 /* done, complete */
133 cppi41_channel->channel.actual_len =
134 cppi41_channel->transferred;
135 cppi41_channel->channel.status = MUSB_DMA_STATUS_FREE;
Daniel Mackff3fcac2014-05-26 14:52:38 +0200136 cppi41_channel->channel.rx_packet_done = true;
Bin Liu9267eda2014-08-12 14:18:43 -0500137
138 /*
139 * transmit ZLP using PIO mode for transfers which size is
140 * multiple of EP packet size.
141 */
142 if (cppi41_channel->tx_zlp && (cppi41_channel->transferred %
143 cppi41_channel->packet_sz) == 0) {
144 musb_ep_select(musb->mregs, hw_ep->epnum);
145 csr = MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY;
146 musb_writew(epio, MUSB_TXCSR, csr);
147 }
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200148 musb_dma_completion(musb, hw_ep->epnum, cppi41_channel->is_tx);
149 } else {
150 /* next iteration, reload */
151 struct dma_chan *dc = cppi41_channel->dc;
152 struct dma_async_tx_descriptor *dma_desc;
153 enum dma_transfer_direction direction;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200154 u32 remain_bytes;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200155
156 cppi41_channel->buf_addr += cppi41_channel->packet_sz;
157
158 remain_bytes = cppi41_channel->total_len;
159 remain_bytes -= cppi41_channel->transferred;
160 remain_bytes = min(remain_bytes, cppi41_channel->packet_sz);
161 cppi41_channel->prog_len = remain_bytes;
162
163 direction = cppi41_channel->is_tx ? DMA_MEM_TO_DEV
164 : DMA_DEV_TO_MEM;
165 dma_desc = dmaengine_prep_slave_single(dc,
166 cppi41_channel->buf_addr,
167 remain_bytes,
168 direction,
169 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100170 if (WARN_ON(!dma_desc))
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200171 return;
172
173 dma_desc->callback = cppi41_dma_callback;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100174 dma_desc->callback_param = &cppi41_channel->channel;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200175 cppi41_channel->cookie = dma_desc->tx_submit(dma_desc);
176 dma_async_issue_pending(dc);
177
178 if (!cppi41_channel->is_tx) {
Daniel Mackf50e6782014-05-26 14:52:39 +0200179 musb_ep_select(musb->mregs, hw_ep->epnum);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200180 csr = musb_readw(epio, MUSB_RXCSR);
181 csr |= MUSB_RXCSR_H_REQPKT;
182 musb_writew(epio, MUSB_RXCSR, csr);
183 }
184 }
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100185}
186
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100187static enum hrtimer_restart cppi41_recheck_tx_req(struct hrtimer *timer)
188{
189 struct cppi41_dma_controller *controller;
190 struct cppi41_dma_channel *cppi41_channel, *n;
191 struct musb *musb;
192 unsigned long flags;
193 enum hrtimer_restart ret = HRTIMER_NORESTART;
194
195 controller = container_of(timer, struct cppi41_dma_controller,
196 early_tx);
197 musb = controller->musb;
198
199 spin_lock_irqsave(&musb->lock, flags);
200 list_for_each_entry_safe(cppi41_channel, n, &controller->early_tx_list,
201 tx_check) {
202 bool empty;
203 struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
204
205 empty = musb_is_tx_fifo_empty(hw_ep);
206 if (empty) {
207 list_del_init(&cppi41_channel->tx_check);
208 cppi41_trans_done(cppi41_channel);
209 }
210 }
211
Thomas Gleixnerd2e6d622014-10-02 17:32:16 +0200212 if (!list_empty(&controller->early_tx_list) &&
213 !hrtimer_is_queued(&controller->early_tx)) {
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100214 ret = HRTIMER_RESTART;
215 hrtimer_forward_now(&controller->early_tx,
Daniel Macka5e4aa42014-09-03 17:21:24 +0200216 ktime_set(0, 20 * NSEC_PER_USEC));
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100217 }
218
219 spin_unlock_irqrestore(&musb->lock, flags);
220 return ret;
221}
222
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100223static void cppi41_dma_callback(void *private_data)
224{
225 struct dma_channel *channel = private_data;
226 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
227 struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
Felipe Balbi1b616252015-02-27 13:19:39 -0600228 struct cppi41_dma_controller *controller;
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100229 struct musb *musb = hw_ep->musb;
230 unsigned long flags;
231 struct dma_tx_state txstate;
232 u32 transferred;
Felipe Balbi1b616252015-02-27 13:19:39 -0600233 int is_hs = 0;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100234 bool empty;
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100235
236 spin_lock_irqsave(&musb->lock, flags);
237
238 dmaengine_tx_status(cppi41_channel->dc, cppi41_channel->cookie,
239 &txstate);
240 transferred = cppi41_channel->prog_len - txstate.residue;
241 cppi41_channel->transferred += transferred;
242
243 dev_dbg(musb->controller, "DMA transfer done on hw_ep=%d bytes=%d/%d\n",
244 hw_ep->epnum, cppi41_channel->transferred,
245 cppi41_channel->total_len);
246
247 update_rx_toggle(cppi41_channel);
248
249 if (cppi41_channel->transferred == cppi41_channel->total_len ||
250 transferred < cppi41_channel->packet_sz)
251 cppi41_channel->prog_len = 0;
252
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100253 empty = musb_is_tx_fifo_empty(hw_ep);
254 if (empty) {
255 cppi41_trans_done(cppi41_channel);
Felipe Balbi1b616252015-02-27 13:19:39 -0600256 goto out;
257 }
258
259 /*
260 * On AM335x it has been observed that the TX interrupt fires
261 * too early that means the TXFIFO is not yet empty but the DMA
262 * engine says that it is done with the transfer. We don't
263 * receive a FIFO empty interrupt so the only thing we can do is
264 * to poll for the bit. On HS it usually takes 2us, on FS around
265 * 110us - 150us depending on the transfer size.
266 * We spin on HS (no longer than than 25us and setup a timer on
267 * FS to check for the bit and complete the transfer.
268 */
269 controller = cppi41_channel->controller;
270
271 if (is_host_active(musb)) {
272 if (musb->port1_status & USB_PORT_STAT_HIGH_SPEED)
273 is_hs = 1;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100274 } else {
Felipe Balbi1b616252015-02-27 13:19:39 -0600275 if (musb->g.speed == USB_SPEED_HIGH)
276 is_hs = 1;
277 }
278 if (is_hs) {
279 unsigned wait = 25;
Sebastian Andrzej Siewiord373a852013-11-12 16:37:46 +0100280
Felipe Balbi1b616252015-02-27 13:19:39 -0600281 do {
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100282 empty = musb_is_tx_fifo_empty(hw_ep);
Felipe Balbiaf634292015-02-27 13:21:14 -0600283 if (empty) {
284 cppi41_trans_done(cppi41_channel);
285 goto out;
286 }
Felipe Balbi1b616252015-02-27 13:19:39 -0600287 wait--;
288 if (!wait)
289 break;
290 udelay(1);
291 } while (1);
Felipe Balbi1b616252015-02-27 13:19:39 -0600292 }
293 list_add_tail(&cppi41_channel->tx_check,
294 &controller->early_tx_list);
295 if (!hrtimer_is_queued(&controller->early_tx)) {
296 unsigned long usecs = cppi41_channel->total_len / 10;
297
298 hrtimer_start_range_ns(&controller->early_tx,
Daniel Mack50aea6f2014-06-20 00:20:44 +0200299 ktime_set(0, usecs * NSEC_PER_USEC),
Daniel Macka5e4aa42014-09-03 17:21:24 +0200300 20 * NSEC_PER_USEC,
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100301 HRTIMER_MODE_REL);
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100302 }
Felipe Balbi1b616252015-02-27 13:19:39 -0600303
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100304out:
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200305 spin_unlock_irqrestore(&musb->lock, flags);
306}
307
308static u32 update_ep_mode(unsigned ep, unsigned mode, u32 old)
309{
310 unsigned shift;
311
312 shift = (ep - 1) * 2;
313 old &= ~(3 << shift);
314 old |= mode << shift;
315 return old;
316}
317
318static void cppi41_set_dma_mode(struct cppi41_dma_channel *cppi41_channel,
319 unsigned mode)
320{
321 struct cppi41_dma_controller *controller = cppi41_channel->controller;
322 u32 port;
323 u32 new_mode;
324 u32 old_mode;
325
326 if (cppi41_channel->is_tx)
327 old_mode = controller->tx_mode;
328 else
329 old_mode = controller->rx_mode;
330 port = cppi41_channel->port_num;
331 new_mode = update_ep_mode(port, mode, old_mode);
332
333 if (new_mode == old_mode)
334 return;
335 if (cppi41_channel->is_tx) {
336 controller->tx_mode = new_mode;
337 musb_writel(controller->musb->ctrl_base, USB_CTRL_TX_MODE,
338 new_mode);
339 } else {
340 controller->rx_mode = new_mode;
341 musb_writel(controller->musb->ctrl_base, USB_CTRL_RX_MODE,
342 new_mode);
343 }
344}
345
346static void cppi41_set_autoreq_mode(struct cppi41_dma_channel *cppi41_channel,
347 unsigned mode)
348{
349 struct cppi41_dma_controller *controller = cppi41_channel->controller;
350 u32 port;
351 u32 new_mode;
352 u32 old_mode;
353
354 old_mode = controller->auto_req;
355 port = cppi41_channel->port_num;
356 new_mode = update_ep_mode(port, mode, old_mode);
357
358 if (new_mode == old_mode)
359 return;
360 controller->auto_req = new_mode;
361 musb_writel(controller->musb->ctrl_base, USB_CTRL_AUTOREQ, new_mode);
362}
363
364static bool cppi41_configure_channel(struct dma_channel *channel,
365 u16 packet_sz, u8 mode,
366 dma_addr_t dma_addr, u32 len)
367{
368 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
369 struct dma_chan *dc = cppi41_channel->dc;
370 struct dma_async_tx_descriptor *dma_desc;
371 enum dma_transfer_direction direction;
372 struct musb *musb = cppi41_channel->controller->musb;
373 unsigned use_gen_rndis = 0;
374
375 dev_dbg(musb->controller,
376 "configure ep%d/%x packet_sz=%d, mode=%d, dma_addr=0x%llx, len=%d is_tx=%d\n",
377 cppi41_channel->port_num, RNDIS_REG(cppi41_channel->port_num),
378 packet_sz, mode, (unsigned long long) dma_addr,
379 len, cppi41_channel->is_tx);
380
381 cppi41_channel->buf_addr = dma_addr;
382 cppi41_channel->total_len = len;
383 cppi41_channel->transferred = 0;
384 cppi41_channel->packet_sz = packet_sz;
Bin Liu9267eda2014-08-12 14:18:43 -0500385 cppi41_channel->tx_zlp = (cppi41_channel->is_tx && mode) ? 1 : 0;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200386
387 /*
388 * Due to AM335x' Advisory 1.0.13 we are not allowed to transfer more
389 * than max packet size at a time.
390 */
391 if (cppi41_channel->is_tx)
392 use_gen_rndis = 1;
393
394 if (use_gen_rndis) {
395 /* RNDIS mode */
396 if (len > packet_sz) {
397 musb_writel(musb->ctrl_base,
398 RNDIS_REG(cppi41_channel->port_num), len);
399 /* gen rndis */
400 cppi41_set_dma_mode(cppi41_channel,
401 EP_MODE_DMA_GEN_RNDIS);
402
403 /* auto req */
404 cppi41_set_autoreq_mode(cppi41_channel,
Bin Liu0149b072015-01-26 16:22:06 -0600405 EP_MODE_AUTOREQ_ALL_NEOP);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200406 } else {
407 musb_writel(musb->ctrl_base,
408 RNDIS_REG(cppi41_channel->port_num), 0);
409 cppi41_set_dma_mode(cppi41_channel,
410 EP_MODE_DMA_TRANSPARENT);
411 cppi41_set_autoreq_mode(cppi41_channel,
Bin Liu0149b072015-01-26 16:22:06 -0600412 EP_MODE_AUTOREQ_NONE);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200413 }
414 } else {
415 /* fallback mode */
416 cppi41_set_dma_mode(cppi41_channel, EP_MODE_DMA_TRANSPARENT);
Bin Liu0149b072015-01-26 16:22:06 -0600417 cppi41_set_autoreq_mode(cppi41_channel, EP_MODE_AUTOREQ_NONE);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200418 len = min_t(u32, packet_sz, len);
419 }
420 cppi41_channel->prog_len = len;
421 direction = cppi41_channel->is_tx ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
422 dma_desc = dmaengine_prep_slave_single(dc, dma_addr, len, direction,
423 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
424 if (!dma_desc)
425 return false;
426
427 dma_desc->callback = cppi41_dma_callback;
428 dma_desc->callback_param = channel;
429 cppi41_channel->cookie = dma_desc->tx_submit(dma_desc);
Daniel Mackff3fcac2014-05-26 14:52:38 +0200430 cppi41_channel->channel.rx_packet_done = false;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200431
432 save_rx_toggle(cppi41_channel);
433 dma_async_issue_pending(dc);
434 return true;
435}
436
437static struct dma_channel *cppi41_dma_channel_allocate(struct dma_controller *c,
438 struct musb_hw_ep *hw_ep, u8 is_tx)
439{
440 struct cppi41_dma_controller *controller = container_of(c,
441 struct cppi41_dma_controller, controller);
442 struct cppi41_dma_channel *cppi41_channel = NULL;
443 u8 ch_num = hw_ep->epnum - 1;
444
445 if (ch_num >= MUSB_DMA_NUM_CHANNELS)
446 return NULL;
447
448 if (is_tx)
449 cppi41_channel = &controller->tx_channel[ch_num];
450 else
451 cppi41_channel = &controller->rx_channel[ch_num];
452
453 if (!cppi41_channel->dc)
454 return NULL;
455
456 if (cppi41_channel->is_allocated)
457 return NULL;
458
459 cppi41_channel->hw_ep = hw_ep;
460 cppi41_channel->is_allocated = 1;
461
462 return &cppi41_channel->channel;
463}
464
465static void cppi41_dma_channel_release(struct dma_channel *channel)
466{
467 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
468
469 if (cppi41_channel->is_allocated) {
470 cppi41_channel->is_allocated = 0;
471 channel->status = MUSB_DMA_STATUS_FREE;
472 channel->actual_len = 0;
473 }
474}
475
476static int cppi41_dma_channel_program(struct dma_channel *channel,
477 u16 packet_sz, u8 mode,
478 dma_addr_t dma_addr, u32 len)
479{
480 int ret;
George Cherianf82503f2014-01-27 15:07:25 +0530481 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
482 int hb_mult = 0;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200483
484 BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
485 channel->status == MUSB_DMA_STATUS_BUSY);
486
George Cherianf82503f2014-01-27 15:07:25 +0530487 if (is_host_active(cppi41_channel->controller->musb)) {
488 if (cppi41_channel->is_tx)
489 hb_mult = cppi41_channel->hw_ep->out_qh->hb_mult;
490 else
491 hb_mult = cppi41_channel->hw_ep->in_qh->hb_mult;
492 }
493
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200494 channel->status = MUSB_DMA_STATUS_BUSY;
495 channel->actual_len = 0;
George Cherianf82503f2014-01-27 15:07:25 +0530496
497 if (hb_mult)
498 packet_sz = hb_mult * (packet_sz & 0x7FF);
499
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200500 ret = cppi41_configure_channel(channel, packet_sz, mode, dma_addr, len);
501 if (!ret)
502 channel->status = MUSB_DMA_STATUS_FREE;
503
504 return ret;
505}
506
507static int cppi41_is_compatible(struct dma_channel *channel, u16 maxpacket,
508 void *buf, u32 length)
509{
510 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
511 struct cppi41_dma_controller *controller = cppi41_channel->controller;
512 struct musb *musb = controller->musb;
513
514 if (is_host_active(musb)) {
515 WARN_ON(1);
516 return 1;
517 }
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100518 if (cppi41_channel->hw_ep->ep_in.type != USB_ENDPOINT_XFER_BULK)
519 return 0;
Sebastian Andrzej Siewior13266fe2013-08-13 19:38:24 +0200520 if (cppi41_channel->is_tx)
521 return 1;
522 /* AM335x Advisory 1.0.13. No workaround for device RX mode */
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200523 return 0;
524}
525
526static int cppi41_dma_channel_abort(struct dma_channel *channel)
527{
528 struct cppi41_dma_channel *cppi41_channel = channel->private_data;
529 struct cppi41_dma_controller *controller = cppi41_channel->controller;
530 struct musb *musb = controller->musb;
531 void __iomem *epio = cppi41_channel->hw_ep->regs;
532 int tdbit;
533 int ret;
534 unsigned is_tx;
535 u16 csr;
536
537 is_tx = cppi41_channel->is_tx;
538 dev_dbg(musb->controller, "abort channel=%d, is_tx=%d\n",
539 cppi41_channel->port_num, is_tx);
540
541 if (cppi41_channel->channel.status == MUSB_DMA_STATUS_FREE)
542 return 0;
543
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100544 list_del_init(&cppi41_channel->tx_check);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200545 if (is_tx) {
546 csr = musb_readw(epio, MUSB_TXCSR);
547 csr &= ~MUSB_TXCSR_DMAENAB;
548 musb_writew(epio, MUSB_TXCSR, csr);
549 } else {
Bin Liucb83df72015-01-26 16:22:07 -0600550 cppi41_set_autoreq_mode(cppi41_channel, EP_MODE_AUTOREQ_NONE);
551
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200552 csr = musb_readw(epio, MUSB_RXCSR);
553 csr &= ~(MUSB_RXCSR_H_REQPKT | MUSB_RXCSR_DMAENAB);
554 musb_writew(epio, MUSB_RXCSR, csr);
555
Bin Liucb83df72015-01-26 16:22:07 -0600556 /* wait to drain cppi dma pipe line */
557 udelay(50);
558
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200559 csr = musb_readw(epio, MUSB_RXCSR);
560 if (csr & MUSB_RXCSR_RXPKTRDY) {
561 csr |= MUSB_RXCSR_FLUSHFIFO;
562 musb_writew(epio, MUSB_RXCSR, csr);
563 musb_writew(epio, MUSB_RXCSR, csr);
564 }
565 }
566
567 tdbit = 1 << cppi41_channel->port_num;
568 if (is_tx)
569 tdbit <<= 16;
570
571 do {
Bin Liucb83df72015-01-26 16:22:07 -0600572 if (is_tx)
573 musb_writel(musb->ctrl_base, USB_TDOWN, tdbit);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200574 ret = dmaengine_terminate_all(cppi41_channel->dc);
575 } while (ret == -EAGAIN);
576
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200577 if (is_tx) {
Bin Liucb83df72015-01-26 16:22:07 -0600578 musb_writel(musb->ctrl_base, USB_TDOWN, tdbit);
579
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200580 csr = musb_readw(epio, MUSB_TXCSR);
581 if (csr & MUSB_TXCSR_TXPKTRDY) {
582 csr |= MUSB_TXCSR_FLUSHFIFO;
583 musb_writew(epio, MUSB_TXCSR, csr);
584 }
585 }
586
587 cppi41_channel->channel.status = MUSB_DMA_STATUS_FREE;
588 return 0;
589}
590
591static void cppi41_release_all_dma_chans(struct cppi41_dma_controller *ctrl)
592{
593 struct dma_chan *dc;
594 int i;
595
596 for (i = 0; i < MUSB_DMA_NUM_CHANNELS; i++) {
597 dc = ctrl->tx_channel[i].dc;
598 if (dc)
599 dma_release_channel(dc);
600 dc = ctrl->rx_channel[i].dc;
601 if (dc)
602 dma_release_channel(dc);
603 }
604}
605
606static void cppi41_dma_controller_stop(struct cppi41_dma_controller *controller)
607{
608 cppi41_release_all_dma_chans(controller);
609}
610
611static int cppi41_dma_controller_start(struct cppi41_dma_controller *controller)
612{
613 struct musb *musb = controller->musb;
614 struct device *dev = musb->controller;
615 struct device_node *np = dev->of_node;
616 struct cppi41_dma_channel *cppi41_channel;
617 int count;
618 int i;
619 int ret;
620
621 count = of_property_count_strings(np, "dma-names");
622 if (count < 0)
623 return count;
624
625 for (i = 0; i < count; i++) {
626 struct dma_chan *dc;
627 struct dma_channel *musb_dma;
628 const char *str;
629 unsigned is_tx;
630 unsigned int port;
631
632 ret = of_property_read_string_index(np, "dma-names", i, &str);
633 if (ret)
634 goto err;
Rasmus Villemoese87c3f82014-11-27 22:25:45 +0100635 if (strstarts(str, "tx"))
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200636 is_tx = 1;
Rasmus Villemoese87c3f82014-11-27 22:25:45 +0100637 else if (strstarts(str, "rx"))
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200638 is_tx = 0;
639 else {
640 dev_err(dev, "Wrong dmatype %s\n", str);
641 goto err;
642 }
643 ret = kstrtouint(str + 2, 0, &port);
644 if (ret)
645 goto err;
646
Sebastian Andrzej Siewior48054142013-10-16 12:50:08 +0200647 ret = -EINVAL;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200648 if (port > MUSB_DMA_NUM_CHANNELS || !port)
649 goto err;
650 if (is_tx)
651 cppi41_channel = &controller->tx_channel[port - 1];
652 else
653 cppi41_channel = &controller->rx_channel[port - 1];
654
655 cppi41_channel->controller = controller;
656 cppi41_channel->port_num = port;
657 cppi41_channel->is_tx = is_tx;
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100658 INIT_LIST_HEAD(&cppi41_channel->tx_check);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200659
660 musb_dma = &cppi41_channel->channel;
661 musb_dma->private_data = cppi41_channel;
662 musb_dma->status = MUSB_DMA_STATUS_FREE;
663 musb_dma->max_len = SZ_4M;
664
665 dc = dma_request_slave_channel(dev, str);
666 if (!dc) {
Rahul Bedarkar5ae477b2014-01-02 19:27:47 +0530667 dev_err(dev, "Failed to request %s.\n", str);
Sebastian Andrzej Siewior48054142013-10-16 12:50:08 +0200668 ret = -EPROBE_DEFER;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200669 goto err;
670 }
671 cppi41_channel->dc = dc;
672 }
673 return 0;
674err:
675 cppi41_release_all_dma_chans(controller);
Sebastian Andrzej Siewior48054142013-10-16 12:50:08 +0200676 return ret;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200677}
678
679void dma_controller_destroy(struct dma_controller *c)
680{
681 struct cppi41_dma_controller *controller = container_of(c,
682 struct cppi41_dma_controller, controller);
683
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100684 hrtimer_cancel(&controller->early_tx);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200685 cppi41_dma_controller_stop(controller);
686 kfree(controller);
687}
688
689struct dma_controller *dma_controller_create(struct musb *musb,
690 void __iomem *base)
691{
692 struct cppi41_dma_controller *controller;
Sebastian Andrzej Siewior48054142013-10-16 12:50:08 +0200693 int ret = 0;
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200694
695 if (!musb->controller->of_node) {
696 dev_err(musb->controller, "Need DT for the DMA engine.\n");
697 return NULL;
698 }
699
700 controller = kzalloc(sizeof(*controller), GFP_KERNEL);
701 if (!controller)
702 goto kzalloc_fail;
703
Sebastian Andrzej Siewiora655f482013-11-12 16:37:47 +0100704 hrtimer_init(&controller->early_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
705 controller->early_tx.function = cppi41_recheck_tx_req;
706 INIT_LIST_HEAD(&controller->early_tx_list);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200707 controller->musb = musb;
708
709 controller->controller.channel_alloc = cppi41_dma_channel_allocate;
710 controller->controller.channel_release = cppi41_dma_channel_release;
711 controller->controller.channel_program = cppi41_dma_channel_program;
712 controller->controller.channel_abort = cppi41_dma_channel_abort;
713 controller->controller.is_compatible = cppi41_is_compatible;
714
715 ret = cppi41_dma_controller_start(controller);
716 if (ret)
717 goto plat_get_fail;
718 return &controller->controller;
719
720plat_get_fail:
721 kfree(controller);
722kzalloc_fail:
Sebastian Andrzej Siewior48054142013-10-16 12:50:08 +0200723 if (ret == -EPROBE_DEFER)
724 return ERR_PTR(ret);
Sebastian Andrzej Siewior9b3452d2013-06-20 12:13:04 +0200725 return NULL;
726}