blob: dbf1e03029a5707c36ac8e16978cd756649e6ab4 [file] [log] [blame]
Paul Walmsleyaa218da2010-10-08 11:40:19 -06001/*
2 * OMAP 32ksynctimer/counter_32k-related code
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Copyright (C) 2010 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
Vasiliy Kulikovcb9675f2010-11-26 17:06:02 +000018#include <linux/err.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060019#include <linux/io.h>
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070020#include <linux/clocksource.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060021
Marc Zyngierbd0493e2012-05-05 19:28:44 +010022#include <asm/mach/time.h>
Russell Kingdc548fb2010-12-15 21:53:51 +000023#include <asm/sched_clock.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060024
Tony Lindgren2c799ce2012-02-24 10:34:35 -080025#include <plat/hardware.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060026#include <plat/common.h>
27#include <plat/board.h>
28
29#include <plat/clock.h>
30
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070031/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
R Sricharanb0093662012-05-10 14:17:22 +053032#define OMAP2_32KSYNCNT_REV_OFF 0x0
33#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
34#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
35#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070036
Paul Walmsleyaa218da2010-10-08 11:40:19 -060037/*
38 * 32KHz clocksource ... always available, on pretty most chips except
39 * OMAP 730 and 1510. Other timers could be used as clocksources, with
40 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
41 * but systems won't necessarily want to spend resources that way.
42 */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070043static void __iomem *sync32k_cnt_reg;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060044
Marc Zyngier2f0778af2011-12-15 12:19:23 +010045static u32 notrace omap_32k_read_sched_clock(void)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060046{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070047 return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060048}
49
50/**
Marc Zyngierbd0493e2012-05-05 19:28:44 +010051 * omap_read_persistent_clock - Return time from a persistent clock.
Paul Walmsleyaa218da2010-10-08 11:40:19 -060052 *
53 * Reads the time from a source which isn't disabled during PM, the
54 * 32k sync timer. Convert the cycles elapsed since last read into
55 * nsecs and adds to a monotonically increasing timespec.
56 */
57static struct timespec persistent_ts;
58static cycles_t cycles, last_cycles;
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070059static unsigned int persistent_mult, persistent_shift;
Marc Zyngierbd0493e2012-05-05 19:28:44 +010060static void omap_read_persistent_clock(struct timespec *ts)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060061{
62 unsigned long long nsecs;
63 cycles_t delta;
64 struct timespec *tsp = &persistent_ts;
65
66 last_cycles = cycles;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070067 cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060068 delta = cycles - last_cycles;
69
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070070 nsecs = clocksource_cyc2ns(delta, persistent_mult, persistent_shift);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060071
72 timespec_add_ns(tsp, nsecs);
73 *ts = *tsp;
74}
75
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070076/**
77 * omap_init_clocksource_32k - setup and register counter 32k as a
78 * kernel clocksource
79 * @pbase: base addr of counter_32k module
80 * @size: size of counter_32k to map
81 *
82 * Returns 0 upon success or negative error code upon failure.
83 *
84 */
85int __init omap_init_clocksource_32k(void __iomem *vbase)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060086{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070087 int ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060088
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070089 /*
R Sricharanb0093662012-05-10 14:17:22 +053090 * 32k sync Counter IP register offsets vary between the
91 * highlander version and the legacy ones.
92 * The 'SCHEME' bits(30-31) of the revision register is used
93 * to identify the version.
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070094 */
R Sricharanb0093662012-05-10 14:17:22 +053095 if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
96 OMAP2_32KSYNCNT_REV_SCHEME)
97 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
98 else
99 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600100
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700101 /*
102 * 120000 rough estimate from the calculations in
103 * __clocksource_updatefreq_scale.
104 */
105 clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
106 32768, NSEC_PER_SEC, 120000);
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600107
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700108 ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
109 250, 32, clocksource_mmio_readl_up);
110 if (ret) {
111 pr_err("32k_counter: can't register clocksource\n");
112 return ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600113 }
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700114
115 setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
Linus Torvalds2c757fd2012-05-26 12:31:49 -0700116 register_persistent_clock(NULL, omap_read_persistent_clock);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700117 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
118
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600119 return 0;
120}