blob: 47196ec593fcb89c8fe41aa446ae79f08582e2bd [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
Christian Königb07c60c2016-01-31 12:29:04 +010058int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059 unsigned size, struct amdgpu_ib *ib)
60{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 int r;
62
63 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080064 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 &ib->sa_bo, size, 256);
66 if (r) {
67 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
68 return r;
69 }
70
71 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
72
73 if (!vm)
74 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 }
76
77 amdgpu_sync_create(&ib->sync);
78
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 ib->vm = vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080
81 return 0;
82}
83
84/**
85 * amdgpu_ib_free - free an IB (Indirect Buffer)
86 *
87 * @adev: amdgpu_device pointer
88 * @ib: IB object to free
89 *
90 * Free an IB (all asics).
91 */
92void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
93{
Christian König8a8f0b42016-02-03 15:11:39 +010094 amdgpu_sync_free(&ib->sync);
Chunming Zhou4ce98912015-08-19 16:41:19 +080095 amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);
Christian König6ef68c12015-10-22 15:16:22 +020096 if (ib->fence)
97 fence_put(&ib->fence->base);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098}
99
100/**
101 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
102 *
103 * @adev: amdgpu_device pointer
104 * @num_ibs: number of IBs to schedule
105 * @ibs: IB objects to schedule
106 * @owner: owner for creating the fences
107 *
108 * Schedule an IB on the associated ring (all asics).
109 * Returns 0 on success, error on failure.
110 *
111 * On SI, there are two parallel engines fed from the primary ring,
112 * the CE (Constant Engine) and the DE (Drawing Engine). Since
113 * resource descriptors have moved to memory, the CE allows you to
114 * prime the caches while the DE is updating register state so that
115 * the resource descriptors will be already in cache when the draw is
116 * processed. To accomplish this, the userspace driver submits two
117 * IBs, one for the CE and one for the DE. If there is a CE IB (called
118 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
119 * to SI there was just a DE IB.
120 */
Christian Königb07c60c2016-01-31 12:29:04 +0100121int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 struct amdgpu_ib *ibs, void *owner)
123{
Christian Königb07c60c2016-01-31 12:29:04 +0100124 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 struct amdgpu_ib *ib = &ibs[0];
Christian König3cb485f2015-05-11 15:34:59 +0200126 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200127 struct amdgpu_vm *vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 unsigned i;
129 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130
131 if (num_ibs == 0)
132 return -EINVAL;
133
Christian König3cb485f2015-05-11 15:34:59 +0200134 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200135 vm = ibs->vm;
136
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 if (!ring->ready) {
138 dev_err(adev->dev, "couldn't schedule ib\n");
139 return -EINVAL;
140 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800141
Christian König8d0a7ce2015-11-03 20:58:50 +0100142 if (vm && !ibs->grabbed_vmid) {
143 dev_err(adev->dev, "VM IB without ID\n");
144 return -EINVAL;
145 }
146
Christian König867d0512016-02-03 15:12:58 +0100147 r = amdgpu_ring_alloc(ring, 256 * num_ibs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148 if (r) {
149 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
150 return r;
151 }
152
Chunming Zhoube86c602016-01-15 11:12:42 +0800153 r = amdgpu_sync_wait(&ibs->sync);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 if (r) {
Christian Königa27de352016-01-21 11:28:53 +0100155 amdgpu_ring_undo(ring);
Chunming Zhoube86c602016-01-15 11:12:42 +0800156 dev_err(adev->dev, "failed to sync wait (%d)\n", r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 return r;
158 }
159
160 if (vm) {
161 /* do context switch */
162 amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
monk.liue722b712015-07-17 17:10:09 +0800163
164 if (ring->funcs->emit_gds_switch)
165 amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
166 ib->gds_base, ib->gds_size,
167 ib->gws_base, ib->gws_size,
168 ib->oa_base, ib->oa_size);
169
170 if (ring->funcs->emit_hdp_flush)
171 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 }
173
Christian König3cb485f2015-05-11 15:34:59 +0200174 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 for (i = 0; i < num_ibs; ++i) {
176 ib = &ibs[i];
177
Christian Königb07c60c2016-01-31 12:29:04 +0100178 if (ib->ctx != ctx || ib->vm != vm) {
Christian König3cb485f2015-05-11 15:34:59 +0200179 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100180 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 return -EINVAL;
182 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400183 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200184 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 r = amdgpu_fence_emit(ring, owner, &ib->fence);
188 if (r) {
189 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200190 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100191 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 return r;
193 }
194
195 /* wrap the last IB with fence */
196 if (ib->user) {
197 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
198 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200199 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800200 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 }
202
Christian Königa27de352016-01-21 11:28:53 +0100203 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 return 0;
205}
206
207/**
208 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
209 *
210 * @adev: amdgpu_device pointer
211 *
212 * Initialize the suballocator to manage a pool of memory
213 * for use as IBs (all asics).
214 * Returns 0 on success, error on failure.
215 */
216int amdgpu_ib_pool_init(struct amdgpu_device *adev)
217{
218 int r;
219
220 if (adev->ib_pool_ready) {
221 return 0;
222 }
223 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
224 AMDGPU_IB_POOL_SIZE*64*1024,
225 AMDGPU_GPU_PAGE_SIZE,
226 AMDGPU_GEM_DOMAIN_GTT);
227 if (r) {
228 return r;
229 }
230
231 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
232 if (r) {
233 return r;
234 }
235
236 adev->ib_pool_ready = true;
237 if (amdgpu_debugfs_sa_init(adev)) {
238 dev_err(adev->dev, "failed to register debugfs file for SA\n");
239 }
240 return 0;
241}
242
243/**
244 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
245 *
246 * @adev: amdgpu_device pointer
247 *
248 * Tear down the suballocator managing the pool of memory
249 * for use as IBs (all asics).
250 */
251void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
252{
253 if (adev->ib_pool_ready) {
254 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
255 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
256 adev->ib_pool_ready = false;
257 }
258}
259
260/**
261 * amdgpu_ib_ring_tests - test IBs on the rings
262 *
263 * @adev: amdgpu_device pointer
264 *
265 * Test an IB (Indirect Buffer) on each ring.
266 * If the test fails, disable the ring.
267 * Returns 0 on success, error if the primary GFX ring
268 * IB test fails.
269 */
270int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
271{
272 unsigned i;
273 int r;
274
275 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
276 struct amdgpu_ring *ring = adev->rings[i];
277
278 if (!ring || !ring->ready)
279 continue;
280
281 r = amdgpu_ring_test_ib(ring);
282 if (r) {
283 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
285 if (ring == &adev->gfx.gfx_ring[0]) {
286 /* oh, oh, that's really bad */
287 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
288 adev->accel_working = false;
289 return r;
290
291 } else {
292 /* still not good, but we can live with it */
293 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
294 }
295 }
296 }
297 return 0;
298}
299
300/*
301 * Debugfs info
302 */
303#if defined(CONFIG_DEBUG_FS)
304
305static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
306{
307 struct drm_info_node *node = (struct drm_info_node *) m->private;
308 struct drm_device *dev = node->minor->dev;
309 struct amdgpu_device *adev = dev->dev_private;
310
311 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
312
313 return 0;
314
315}
316
317static struct drm_info_list amdgpu_debugfs_sa_list[] = {
318 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
319};
320
321#endif
322
323static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
324{
325#if defined(CONFIG_DEBUG_FS)
326 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
327#else
328 return 0;
329#endif
330}