blob: 946c056439e57be94b34f5f27c00dff2a608e489 [file] [log] [blame]
Ryder Lee637cfaca2017-05-21 11:42:24 +08001/*
2 * MediaTek PCIe host controller driver.
3 *
4 * Copyright (c) 2017 MediaTek Inc.
5 * Author: Ryder Lee <ryder.lee@mediatek.com>
Ryder Leeb0996312017-08-10 14:34:59 +08006 * Honghui Zhang <honghui.zhang@mediatek.com>
Ryder Lee637cfaca2017-05-21 11:42:24 +08007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
Ryder Leee10b7a12017-08-10 14:34:54 +080020#include <linux/iopoll.h>
Ryder Leeb0996312017-08-10 14:34:59 +080021#include <linux/irq.h>
22#include <linux/irqdomain.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080023#include <linux/kernel.h>
24#include <linux/of_address.h>
25#include <linux/of_pci.h>
26#include <linux/of_platform.h>
27#include <linux/pci.h>
28#include <linux/phy/phy.h>
29#include <linux/platform_device.h>
30#include <linux/pm_runtime.h>
31#include <linux/reset.h>
32
33/* PCIe shared registers */
34#define PCIE_SYS_CFG 0x00
35#define PCIE_INT_ENABLE 0x0c
36#define PCIE_CFG_ADDR 0x20
37#define PCIE_CFG_DATA 0x24
38
39/* PCIe per port registers */
40#define PCIE_BAR0_SETUP 0x10
41#define PCIE_CLASS 0x34
42#define PCIE_LINK_STATUS 0x50
43
44#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
45#define PCIE_PORT_PERST(x) BIT(1 + (x))
46#define PCIE_PORT_LINKUP BIT(0)
47#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
48
49#define PCIE_BAR_ENABLE BIT(0)
50#define PCIE_REVISION_ID BIT(0)
51#define PCIE_CLASS_CODE (0x60400 << 8)
52#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
53 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
54#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
55#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
56#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
57#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
58 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
59 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
60
61/* MediaTek specific configuration registers */
62#define PCIE_FTS_NUM 0x70c
63#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
64#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
65
66#define PCIE_FC_CREDIT 0x73c
67#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
68#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
69
Ryder Leeb0996312017-08-10 14:34:59 +080070/* PCIe V2 share registers */
71#define PCIE_SYS_CFG_V2 0x0
72#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
73#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
74
75/* PCIe V2 per-port registers */
76#define PCIE_INT_MASK 0x420
77#define INTX_MASK GENMASK(19, 16)
78#define INTX_SHIFT 16
79#define INTX_NUM 4
80#define PCIE_INT_STATUS 0x424
81
82#define PCIE_AHB_TRANS_BASE0_L 0x438
83#define PCIE_AHB_TRANS_BASE0_H 0x43c
84#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
85#define PCIE_AXI_WINDOW0 0x448
86#define WIN_ENABLE BIT(7)
87
88/* PCIe V2 configuration transaction header */
89#define PCIE_CFG_HEADER0 0x460
90#define PCIE_CFG_HEADER1 0x464
91#define PCIE_CFG_HEADER2 0x468
92#define PCIE_CFG_WDATA 0x470
93#define PCIE_APP_TLP_REQ 0x488
94#define PCIE_CFG_RDATA 0x48c
95#define APP_CFG_REQ BIT(0)
96#define APP_CPL_STATUS GENMASK(7, 5)
97
98#define CFG_WRRD_TYPE_0 4
99#define CFG_WR_FMT 2
100#define CFG_RD_FMT 0
101
102#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
103#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
104#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
105#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
106#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
107#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
108#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
109#define CFG_HEADER_DW0(type, fmt) \
110 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
111#define CFG_HEADER_DW1(where, size) \
112 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
113#define CFG_HEADER_DW2(regn, fun, dev, bus) \
114 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
115 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
116
117#define PCIE_RST_CTRL 0x510
118#define PCIE_PHY_RSTB BIT(0)
119#define PCIE_PIPE_SRSTB BIT(1)
120#define PCIE_MAC_SRSTB BIT(2)
121#define PCIE_CRSTB BIT(3)
122#define PCIE_PERSTB BIT(8)
123#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
124#define PCIE_LINK_STATUS_V2 0x804
125#define PCIE_PORT_LINKUP_V2 BIT(10)
126
Honghui Zhangc681c932017-08-10 14:34:56 +0800127struct mtk_pcie_port;
128
129/**
130 * struct mtk_pcie_soc - differentiate between host generations
131 * @ops: pointer to configuration access functions
132 * @startup: pointer to controller setting functions
Ryder Leeb0996312017-08-10 14:34:59 +0800133 * @setup_irq: pointer to initialize IRQ functions
Honghui Zhangc681c932017-08-10 14:34:56 +0800134 */
135struct mtk_pcie_soc {
136 struct pci_ops *ops;
137 int (*startup)(struct mtk_pcie_port *port);
Ryder Leeb0996312017-08-10 14:34:59 +0800138 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
Honghui Zhangc681c932017-08-10 14:34:56 +0800139};
140
Ryder Lee637cfaca2017-05-21 11:42:24 +0800141/**
142 * struct mtk_pcie_port - PCIe port information
143 * @base: IO mapped register base
144 * @list: port list
145 * @pcie: pointer to PCIe host info
146 * @reset: pointer to port reset control
Ryder Leeb0996312017-08-10 14:34:59 +0800147 * @sys_ck: pointer to transaction/data link layer clock
148 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
149 * and RC initiated MMIO access
150 * @axi_ck: pointer to application layer MMIO channel operating clock
151 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
152 * when pcie_mac_ck/pcie_pipe_ck is turned off
153 * @obff_ck: pointer to OBFF functional block operating clock
154 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
155 * @phy: pointer to PHY control block
Ryder Lee637cfaca2017-05-21 11:42:24 +0800156 * @lane: lane count
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800157 * @slot: port slot
Ryder Leeb0996312017-08-10 14:34:59 +0800158 * @irq_domain: legacy INTx IRQ domain
Ryder Lee637cfaca2017-05-21 11:42:24 +0800159 */
160struct mtk_pcie_port {
161 void __iomem *base;
162 struct list_head list;
163 struct mtk_pcie *pcie;
164 struct reset_control *reset;
165 struct clk *sys_ck;
Ryder Leeb0996312017-08-10 14:34:59 +0800166 struct clk *ahb_ck;
167 struct clk *axi_ck;
168 struct clk *aux_ck;
169 struct clk *obff_ck;
170 struct clk *pipe_ck;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800171 struct phy *phy;
172 u32 lane;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800173 u32 slot;
Ryder Leeb0996312017-08-10 14:34:59 +0800174 struct irq_domain *irq_domain;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800175};
176
177/**
178 * struct mtk_pcie - PCIe host information
179 * @dev: pointer to PCIe device
180 * @base: IO mapped register base
181 * @free_ck: free-run reference clock
182 * @io: IO resource
183 * @pio: PIO resource
184 * @mem: non-prefetchable memory resource
185 * @busn: bus range
186 * @offset: IO / Memory offset
187 * @ports: pointer to PCIe port information
Honghui Zhangc681c932017-08-10 14:34:56 +0800188 * @soc: pointer to SoC-dependent operations
Ryder Lee637cfaca2017-05-21 11:42:24 +0800189 */
190struct mtk_pcie {
191 struct device *dev;
192 void __iomem *base;
193 struct clk *free_ck;
194
195 struct resource io;
196 struct resource pio;
197 struct resource mem;
198 struct resource busn;
199 struct {
200 resource_size_t mem;
201 resource_size_t io;
202 } offset;
203 struct list_head ports;
Honghui Zhangc681c932017-08-10 14:34:56 +0800204 const struct mtk_pcie_soc *soc;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800205};
206
Ryder Lee637cfaca2017-05-21 11:42:24 +0800207static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
208{
209 struct device *dev = pcie->dev;
210
211 clk_disable_unprepare(pcie->free_ck);
212
213 if (dev->pm_domain) {
214 pm_runtime_put_sync(dev);
215 pm_runtime_disable(dev);
216 }
217}
218
219static void mtk_pcie_port_free(struct mtk_pcie_port *port)
220{
221 struct mtk_pcie *pcie = port->pcie;
222 struct device *dev = pcie->dev;
223
224 devm_iounmap(dev, port->base);
225 list_del(&port->list);
226 devm_kfree(dev, port);
227}
228
229static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
230{
231 struct mtk_pcie_port *port, *tmp;
232
233 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
234 phy_power_off(port->phy);
Ryder Leeb0996312017-08-10 14:34:59 +0800235 phy_exit(port->phy);
236 clk_disable_unprepare(port->pipe_ck);
237 clk_disable_unprepare(port->obff_ck);
238 clk_disable_unprepare(port->axi_ck);
239 clk_disable_unprepare(port->aux_ck);
240 clk_disable_unprepare(port->ahb_ck);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800241 clk_disable_unprepare(port->sys_ck);
242 mtk_pcie_port_free(port);
243 }
244
245 mtk_pcie_subsys_powerdown(pcie);
246}
247
Ryder Leeb0996312017-08-10 14:34:59 +0800248static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
249{
250 u32 val;
251 int err;
252
253 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
254 !(val & APP_CFG_REQ), 10,
255 100 * USEC_PER_MSEC);
256 if (err)
257 return PCIBIOS_SET_FAILED;
258
259 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
260 return PCIBIOS_SET_FAILED;
261
262 return PCIBIOS_SUCCESSFUL;
263}
264
265static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
266 int where, int size, u32 *val)
267{
268 u32 tmp;
269
270 /* Write PCIe configuration transaction header for Cfgrd */
271 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
272 port->base + PCIE_CFG_HEADER0);
273 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
274 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
275 port->base + PCIE_CFG_HEADER2);
276
277 /* Trigger h/w to transmit Cfgrd TLP */
278 tmp = readl(port->base + PCIE_APP_TLP_REQ);
279 tmp |= APP_CFG_REQ;
280 writel(tmp, port->base + PCIE_APP_TLP_REQ);
281
282 /* Check completion status */
283 if (mtk_pcie_check_cfg_cpld(port))
284 return PCIBIOS_SET_FAILED;
285
286 /* Read cpld payload of Cfgrd */
287 *val = readl(port->base + PCIE_CFG_RDATA);
288
289 if (size == 1)
290 *val = (*val >> (8 * (where & 3))) & 0xff;
291 else if (size == 2)
292 *val = (*val >> (8 * (where & 3))) & 0xffff;
293
294 return PCIBIOS_SUCCESSFUL;
295}
296
297static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
298 int where, int size, u32 val)
299{
300 /* Write PCIe configuration transaction header for Cfgwr */
301 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
302 port->base + PCIE_CFG_HEADER0);
303 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
304 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
305 port->base + PCIE_CFG_HEADER2);
306
307 /* Write Cfgwr data */
308 val = val << 8 * (where & 3);
309 writel(val, port->base + PCIE_CFG_WDATA);
310
311 /* Trigger h/w to transmit Cfgwr TLP */
312 val = readl(port->base + PCIE_APP_TLP_REQ);
313 val |= APP_CFG_REQ;
314 writel(val, port->base + PCIE_APP_TLP_REQ);
315
316 /* Check completion status */
317 return mtk_pcie_check_cfg_cpld(port);
318}
319
320static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
321 unsigned int devfn)
322{
323 struct mtk_pcie *pcie = bus->sysdata;
324 struct mtk_pcie_port *port;
325
326 list_for_each_entry(port, &pcie->ports, list)
327 if (port->slot == PCI_SLOT(devfn))
328 return port;
329
330 return NULL;
331}
332
333static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
334 int where, int size, u32 *val)
335{
336 struct mtk_pcie_port *port;
337 u32 bn = bus->number;
338 int ret;
339
340 port = mtk_pcie_find_port(bus, devfn);
341 if (!port) {
342 *val = ~0;
343 return PCIBIOS_DEVICE_NOT_FOUND;
344 }
345
346 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
347 if (ret)
348 *val = ~0;
349
350 return ret;
351}
352
353static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
354 int where, int size, u32 val)
355{
356 struct mtk_pcie_port *port;
357 u32 bn = bus->number;
358
359 port = mtk_pcie_find_port(bus, devfn);
360 if (!port)
361 return PCIBIOS_DEVICE_NOT_FOUND;
362
363 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
364}
365
366static struct pci_ops mtk_pcie_ops_v2 = {
367 .read = mtk_pcie_config_read,
368 .write = mtk_pcie_config_write,
369};
370
371static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
372{
373 struct mtk_pcie *pcie = port->pcie;
374 struct resource *mem = &pcie->mem;
375 u32 val;
376 size_t size;
377 int err;
378
379 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
380 if (pcie->base) {
381 val = readl(pcie->base + PCIE_SYS_CFG_V2);
382 val |= PCIE_CSR_LTSSM_EN(port->slot) |
383 PCIE_CSR_ASPM_L1_EN(port->slot);
384 writel(val, pcie->base + PCIE_SYS_CFG_V2);
385 }
386
387 /* Assert all reset signals */
388 writel(0, port->base + PCIE_RST_CTRL);
389
390 /*
391 * Enable PCIe link down reset, if link status changed from link up to
392 * link down, this will reset MAC control registers and configuration
393 * space.
394 */
395 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
396
397 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
398 val = readl(port->base + PCIE_RST_CTRL);
399 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
400 PCIE_MAC_SRSTB | PCIE_CRSTB;
401 writel(val, port->base + PCIE_RST_CTRL);
402
403 /* 100ms timeout value should be enough for Gen1/2 training */
404 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
405 !!(val & PCIE_PORT_LINKUP_V2), 20,
406 100 * USEC_PER_MSEC);
407 if (err)
408 return -ETIMEDOUT;
409
410 /* Set INTx mask */
411 val = readl(port->base + PCIE_INT_MASK);
412 val &= ~INTX_MASK;
413 writel(val, port->base + PCIE_INT_MASK);
414
415 /* Set AHB to PCIe translation windows */
416 size = mem->end - mem->start;
417 val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
418 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
419
420 val = upper_32_bits(mem->start);
421 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
422
423 /* Set PCIe to AXI translation memory space.*/
424 val = fls(0xffffffff) | WIN_ENABLE;
425 writel(val, port->base + PCIE_AXI_WINDOW0);
426
427 return 0;
428}
429
430static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
431 irq_hw_number_t hwirq)
432{
433 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
434 irq_set_chip_data(irq, domain->host_data);
435
436 return 0;
437}
438
439static const struct irq_domain_ops intx_domain_ops = {
440 .map = mtk_pcie_intx_map,
441};
442
443static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
444 struct device_node *node)
445{
446 struct device *dev = port->pcie->dev;
447 struct device_node *pcie_intc_node;
448
449 /* Setup INTx */
450 pcie_intc_node = of_get_next_child(node, NULL);
451 if (!pcie_intc_node) {
452 dev_err(dev, "no PCIe Intc node found\n");
453 return -ENODEV;
454 }
455
456 port->irq_domain = irq_domain_add_linear(pcie_intc_node, INTX_NUM,
457 &intx_domain_ops, port);
458 if (!port->irq_domain) {
459 dev_err(dev, "failed to get INTx IRQ domain\n");
460 return -ENODEV;
461 }
462
463 return 0;
464}
465
466static irqreturn_t mtk_pcie_intr_handler(int irq, void *data)
467{
468 struct mtk_pcie_port *port = (struct mtk_pcie_port *)data;
469 unsigned long status;
470 u32 virq;
471 u32 bit = INTX_SHIFT;
472
473 while ((status = readl(port->base + PCIE_INT_STATUS)) & INTX_MASK) {
474 for_each_set_bit_from(bit, &status, INTX_NUM + INTX_SHIFT) {
475 /* Clear the INTx */
476 writel(1 << bit, port->base + PCIE_INT_STATUS);
477 virq = irq_find_mapping(port->irq_domain,
478 bit - INTX_SHIFT);
479 generic_handle_irq(virq);
480 }
481 }
482
483 return IRQ_HANDLED;
484}
485
486static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
487 struct device_node *node)
488{
489 struct mtk_pcie *pcie = port->pcie;
490 struct device *dev = pcie->dev;
491 struct platform_device *pdev = to_platform_device(dev);
492 int err, irq;
493
494 irq = platform_get_irq(pdev, port->slot);
495 err = devm_request_irq(dev, irq, mtk_pcie_intr_handler,
496 IRQF_SHARED, "mtk-pcie", port);
497 if (err) {
498 dev_err(dev, "unable to request IRQ %d\n", irq);
499 return err;
500 }
501
502 err = mtk_pcie_init_irq_domain(port, node);
503 if (err) {
504 dev_err(dev, "failed to init PCIe legacy IRQ domain\n");
505 return err;
506 }
507
508 return 0;
509}
510
Ryder Lee637cfaca2017-05-21 11:42:24 +0800511static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
512 unsigned int devfn, int where)
513{
514 struct pci_host_bridge *host = pci_find_host_bridge(bus);
515 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
516
517 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
518 bus->number), pcie->base + PCIE_CFG_ADDR);
519
520 return pcie->base + PCIE_CFG_DATA + (where & 3);
521}
522
523static struct pci_ops mtk_pcie_ops = {
524 .map_bus = mtk_pcie_map_bus,
525 .read = pci_generic_config_read,
526 .write = pci_generic_config_write,
527};
528
Ryder Leee10b7a12017-08-10 14:34:54 +0800529static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800530{
531 struct mtk_pcie *pcie = port->pcie;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800532 u32 func = PCI_FUNC(port->slot << 3);
533 u32 slot = PCI_SLOT(port->slot << 3);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800534 u32 val;
Ryder Leee10b7a12017-08-10 14:34:54 +0800535 int err;
536
537 /* assert port PERST_N */
538 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800539 val |= PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800540 writel(val, pcie->base + PCIE_SYS_CFG);
541
542 /* de-assert port PERST_N */
543 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800544 val &= ~PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800545 writel(val, pcie->base + PCIE_SYS_CFG);
546
547 /* 100ms timeout value should be enough for Gen1/2 training */
548 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
549 !!(val & PCIE_PORT_LINKUP), 20,
550 100 * USEC_PER_MSEC);
551 if (err)
552 return -ETIMEDOUT;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800553
554 /* enable interrupt */
555 val = readl(pcie->base + PCIE_INT_ENABLE);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800556 val |= PCIE_PORT_INT_EN(port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800557 writel(val, pcie->base + PCIE_INT_ENABLE);
558
559 /* map to all DDR region. We need to set it before cfg operation. */
560 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
561 port->base + PCIE_BAR0_SETUP);
562
563 /* configure class code and revision ID */
564 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
565
566 /* configure FC credit */
567 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
568 pcie->base + PCIE_CFG_ADDR);
569 val = readl(pcie->base + PCIE_CFG_DATA);
570 val &= ~PCIE_FC_CREDIT_MASK;
571 val |= PCIE_FC_CREDIT_VAL(0x806c);
572 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
573 pcie->base + PCIE_CFG_ADDR);
574 writel(val, pcie->base + PCIE_CFG_DATA);
575
576 /* configure RC FTS number to 250 when it leaves L0s */
577 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
578 pcie->base + PCIE_CFG_ADDR);
579 val = readl(pcie->base + PCIE_CFG_DATA);
580 val &= ~PCIE_FTS_NUM_MASK;
581 val |= PCIE_FTS_NUM_L0(0x50);
582 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
583 pcie->base + PCIE_CFG_ADDR);
584 writel(val, pcie->base + PCIE_CFG_DATA);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800585
Ryder Leee10b7a12017-08-10 14:34:54 +0800586 return 0;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800587}
588
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800589static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800590{
Honghui Zhangc681c932017-08-10 14:34:56 +0800591 struct mtk_pcie *pcie = port->pcie;
592 struct device *dev = pcie->dev;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800593 int err;
594
595 err = clk_prepare_enable(port->sys_ck);
596 if (err) {
Ryder Leeb0996312017-08-10 14:34:59 +0800597 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800598 goto err_sys_clk;
599 }
600
Ryder Leeb0996312017-08-10 14:34:59 +0800601 err = clk_prepare_enable(port->ahb_ck);
602 if (err) {
603 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
604 goto err_ahb_clk;
605 }
606
607 err = clk_prepare_enable(port->aux_ck);
608 if (err) {
609 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
610 goto err_aux_clk;
611 }
612
613 err = clk_prepare_enable(port->axi_ck);
614 if (err) {
615 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
616 goto err_axi_clk;
617 }
618
619 err = clk_prepare_enable(port->obff_ck);
620 if (err) {
621 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
622 goto err_obff_clk;
623 }
624
625 err = clk_prepare_enable(port->pipe_ck);
626 if (err) {
627 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
628 goto err_pipe_clk;
629 }
630
Ryder Lee637cfaca2017-05-21 11:42:24 +0800631 reset_control_assert(port->reset);
632 reset_control_deassert(port->reset);
633
Ryder Leeb0996312017-08-10 14:34:59 +0800634 err = phy_init(port->phy);
635 if (err) {
636 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
637 goto err_phy_init;
638 }
639
Ryder Lee637cfaca2017-05-21 11:42:24 +0800640 err = phy_power_on(port->phy);
641 if (err) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800642 dev_err(dev, "failed to power on port%d phy\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800643 goto err_phy_on;
644 }
645
Honghui Zhangc681c932017-08-10 14:34:56 +0800646 if (!pcie->soc->startup(port))
Ryder Lee637cfaca2017-05-21 11:42:24 +0800647 return;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800648
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800649 dev_info(dev, "Port%d link down\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800650
651 phy_power_off(port->phy);
652err_phy_on:
Ryder Leeb0996312017-08-10 14:34:59 +0800653 phy_exit(port->phy);
654err_phy_init:
655 clk_disable_unprepare(port->pipe_ck);
656err_pipe_clk:
657 clk_disable_unprepare(port->obff_ck);
658err_obff_clk:
659 clk_disable_unprepare(port->axi_ck);
660err_axi_clk:
661 clk_disable_unprepare(port->aux_ck);
662err_aux_clk:
663 clk_disable_unprepare(port->ahb_ck);
664err_ahb_clk:
Ryder Lee637cfaca2017-05-21 11:42:24 +0800665 clk_disable_unprepare(port->sys_ck);
666err_sys_clk:
667 mtk_pcie_port_free(port);
668}
669
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800670static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
671 struct device_node *node,
672 int slot)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800673{
674 struct mtk_pcie_port *port;
675 struct resource *regs;
676 struct device *dev = pcie->dev;
677 struct platform_device *pdev = to_platform_device(dev);
678 char name[10];
679 int err;
680
681 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
682 if (!port)
683 return -ENOMEM;
684
685 err = of_property_read_u32(node, "num-lanes", &port->lane);
686 if (err) {
687 dev_err(dev, "missing num-lanes property\n");
688 return err;
689 }
690
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800691 snprintf(name, sizeof(name), "port%d", slot);
692 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800693 port->base = devm_ioremap_resource(dev, regs);
694 if (IS_ERR(port->base)) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800695 dev_err(dev, "failed to map port%d base\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800696 return PTR_ERR(port->base);
697 }
698
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800699 snprintf(name, sizeof(name), "sys_ck%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800700 port->sys_ck = devm_clk_get(dev, name);
701 if (IS_ERR(port->sys_ck)) {
Ryder Leeb0996312017-08-10 14:34:59 +0800702 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800703 return PTR_ERR(port->sys_ck);
704 }
705
Ryder Leeb0996312017-08-10 14:34:59 +0800706 /* sys_ck might be divided into the following parts in some chips */
707 snprintf(name, sizeof(name), "ahb_ck%d", slot);
708 port->ahb_ck = devm_clk_get(dev, name);
709 if (IS_ERR(port->ahb_ck)) {
710 if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
711 return -EPROBE_DEFER;
712
713 port->ahb_ck = NULL;
714 }
715
716 snprintf(name, sizeof(name), "axi_ck%d", slot);
717 port->axi_ck = devm_clk_get(dev, name);
718 if (IS_ERR(port->axi_ck)) {
719 if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
720 return -EPROBE_DEFER;
721
722 port->axi_ck = NULL;
723 }
724
725 snprintf(name, sizeof(name), "aux_ck%d", slot);
726 port->aux_ck = devm_clk_get(dev, name);
727 if (IS_ERR(port->aux_ck)) {
728 if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
729 return -EPROBE_DEFER;
730
731 port->aux_ck = NULL;
732 }
733
734 snprintf(name, sizeof(name), "obff_ck%d", slot);
735 port->obff_ck = devm_clk_get(dev, name);
736 if (IS_ERR(port->obff_ck)) {
737 if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
738 return -EPROBE_DEFER;
739
740 port->obff_ck = NULL;
741 }
742
743 snprintf(name, sizeof(name), "pipe_ck%d", slot);
744 port->pipe_ck = devm_clk_get(dev, name);
745 if (IS_ERR(port->pipe_ck)) {
746 if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
747 return -EPROBE_DEFER;
748
749 port->pipe_ck = NULL;
750 }
751
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800752 snprintf(name, sizeof(name), "pcie-rst%d", slot);
Philipp Zabel608fcac2017-07-19 17:26:00 +0200753 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800754 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
755 return PTR_ERR(port->reset);
756
757 /* some platforms may use default PHY setting */
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800758 snprintf(name, sizeof(name), "pcie-phy%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800759 port->phy = devm_phy_optional_get(dev, name);
760 if (IS_ERR(port->phy))
761 return PTR_ERR(port->phy);
762
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800763 port->slot = slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800764 port->pcie = pcie;
765
Ryder Leeb0996312017-08-10 14:34:59 +0800766 if (pcie->soc->setup_irq) {
767 err = pcie->soc->setup_irq(port, node);
768 if (err)
769 return err;
770 }
771
Ryder Lee637cfaca2017-05-21 11:42:24 +0800772 INIT_LIST_HEAD(&port->list);
773 list_add_tail(&port->list, &pcie->ports);
774
775 return 0;
776}
777
778static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
779{
780 struct device *dev = pcie->dev;
781 struct platform_device *pdev = to_platform_device(dev);
782 struct resource *regs;
783 int err;
784
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800785 /* get shared registers, which are optional */
786 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
787 if (regs) {
788 pcie->base = devm_ioremap_resource(dev, regs);
789 if (IS_ERR(pcie->base)) {
790 dev_err(dev, "failed to map shared register\n");
791 return PTR_ERR(pcie->base);
792 }
Ryder Lee637cfaca2017-05-21 11:42:24 +0800793 }
794
795 pcie->free_ck = devm_clk_get(dev, "free_ck");
796 if (IS_ERR(pcie->free_ck)) {
797 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
798 return -EPROBE_DEFER;
799
800 pcie->free_ck = NULL;
801 }
802
803 if (dev->pm_domain) {
804 pm_runtime_enable(dev);
805 pm_runtime_get_sync(dev);
806 }
807
808 /* enable top level clock */
809 err = clk_prepare_enable(pcie->free_ck);
810 if (err) {
811 dev_err(dev, "failed to enable free_ck\n");
812 goto err_free_ck;
813 }
814
815 return 0;
816
817err_free_ck:
818 if (dev->pm_domain) {
819 pm_runtime_put_sync(dev);
820 pm_runtime_disable(dev);
821 }
822
823 return err;
824}
825
826static int mtk_pcie_setup(struct mtk_pcie *pcie)
827{
828 struct device *dev = pcie->dev;
829 struct device_node *node = dev->of_node, *child;
830 struct of_pci_range_parser parser;
831 struct of_pci_range range;
832 struct resource res;
833 struct mtk_pcie_port *port, *tmp;
834 int err;
835
836 if (of_pci_range_parser_init(&parser, node)) {
837 dev_err(dev, "missing \"ranges\" property\n");
838 return -EINVAL;
839 }
840
841 for_each_of_pci_range(&parser, &range) {
842 err = of_pci_range_to_resource(&range, node, &res);
843 if (err < 0)
844 return err;
845
846 switch (res.flags & IORESOURCE_TYPE_BITS) {
847 case IORESOURCE_IO:
848 pcie->offset.io = res.start - range.pci_addr;
849
850 memcpy(&pcie->pio, &res, sizeof(res));
851 pcie->pio.name = node->full_name;
852
853 pcie->io.start = range.cpu_addr;
854 pcie->io.end = range.cpu_addr + range.size - 1;
855 pcie->io.flags = IORESOURCE_MEM;
856 pcie->io.name = "I/O";
857
858 memcpy(&res, &pcie->io, sizeof(res));
859 break;
860
861 case IORESOURCE_MEM:
862 pcie->offset.mem = res.start - range.pci_addr;
863
864 memcpy(&pcie->mem, &res, sizeof(res));
865 pcie->mem.name = "non-prefetchable";
866 break;
867 }
868 }
869
870 err = of_pci_parse_bus_range(node, &pcie->busn);
871 if (err < 0) {
872 dev_err(dev, "failed to parse bus ranges property: %d\n", err);
873 pcie->busn.name = node->name;
874 pcie->busn.start = 0;
875 pcie->busn.end = 0xff;
876 pcie->busn.flags = IORESOURCE_BUS;
877 }
878
879 for_each_available_child_of_node(node, child) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800880 int slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800881
882 err = of_pci_get_devfn(child);
883 if (err < 0) {
884 dev_err(dev, "failed to parse devfn: %d\n", err);
885 return err;
886 }
887
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800888 slot = PCI_SLOT(err);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800889
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800890 err = mtk_pcie_parse_port(pcie, child, slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800891 if (err)
892 return err;
893 }
894
895 err = mtk_pcie_subsys_powerup(pcie);
896 if (err)
897 return err;
898
899 /* enable each port, and then check link status */
900 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800901 mtk_pcie_enable_port(port);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800902
903 /* power down PCIe subsys if slots are all empty (link down) */
904 if (list_empty(&pcie->ports))
905 mtk_pcie_subsys_powerdown(pcie);
906
907 return 0;
908}
909
910static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
911{
912 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
913 struct list_head *windows = &host->windows;
914 struct device *dev = pcie->dev;
915 int err;
916
917 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
918 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
919 pci_add_resource(windows, &pcie->busn);
920
921 err = devm_request_pci_bus_resources(dev, windows);
922 if (err < 0)
923 return err;
924
925 pci_remap_iospace(&pcie->pio, pcie->io.start);
926
927 return 0;
928}
929
930static int mtk_pcie_register_host(struct pci_host_bridge *host)
931{
932 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
933 struct pci_bus *child;
934 int err;
935
936 host->busnr = pcie->busn.start;
937 host->dev.parent = pcie->dev;
Honghui Zhangc681c932017-08-10 14:34:56 +0800938 host->ops = pcie->soc->ops;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800939 host->map_irq = of_irq_parse_and_map_pci;
940 host->swizzle_irq = pci_common_swizzle;
Ryder Leeb0996312017-08-10 14:34:59 +0800941 host->sysdata = pcie;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800942
943 err = pci_scan_root_bus_bridge(host);
944 if (err < 0)
945 return err;
946
947 pci_bus_size_bridges(host->bus);
948 pci_bus_assign_resources(host->bus);
949
950 list_for_each_entry(child, &host->bus->children, node)
951 pcie_bus_configure_settings(child);
952
953 pci_bus_add_devices(host->bus);
954
955 return 0;
956}
957
958static int mtk_pcie_probe(struct platform_device *pdev)
959{
960 struct device *dev = &pdev->dev;
961 struct mtk_pcie *pcie;
962 struct pci_host_bridge *host;
963 int err;
964
965 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
966 if (!host)
967 return -ENOMEM;
968
969 pcie = pci_host_bridge_priv(host);
970
971 pcie->dev = dev;
Honghui Zhangc681c932017-08-10 14:34:56 +0800972 pcie->soc = of_device_get_match_data(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800973 platform_set_drvdata(pdev, pcie);
974 INIT_LIST_HEAD(&pcie->ports);
975
976 err = mtk_pcie_setup(pcie);
977 if (err)
978 return err;
979
980 err = mtk_pcie_request_resources(pcie);
981 if (err)
982 goto put_resources;
983
984 err = mtk_pcie_register_host(host);
985 if (err)
986 goto put_resources;
987
988 return 0;
989
990put_resources:
991 if (!list_empty(&pcie->ports))
992 mtk_pcie_put_resources(pcie);
993
994 return err;
995}
996
Honghui Zhangc681c932017-08-10 14:34:56 +0800997static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
998 .ops = &mtk_pcie_ops,
999 .startup = mtk_pcie_startup_port,
1000};
1001
Ryder Leeb0996312017-08-10 14:34:59 +08001002static const struct mtk_pcie_soc mtk_pcie_soc_v2 = {
1003 .ops = &mtk_pcie_ops_v2,
1004 .startup = mtk_pcie_startup_port_v2,
1005 .setup_irq = mtk_pcie_setup_irq,
1006};
1007
Ryder Lee637cfaca2017-05-21 11:42:24 +08001008static const struct of_device_id mtk_pcie_ids[] = {
Honghui Zhangc681c932017-08-10 14:34:56 +08001009 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1010 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
Ryder Leeb0996312017-08-10 14:34:59 +08001011 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_v2 },
1012 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_v2 },
Ryder Lee637cfaca2017-05-21 11:42:24 +08001013 {},
1014};
1015
1016static struct platform_driver mtk_pcie_driver = {
1017 .probe = mtk_pcie_probe,
1018 .driver = {
1019 .name = "mtk-pcie",
1020 .of_match_table = mtk_pcie_ids,
1021 .suppress_bind_attrs = true,
1022 },
1023};
1024builtin_platform_driver(mtk_pcie_driver);