blob: 0beaefb7a1602ae735c93c0928c510e7235d29f0 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +000054#define BNX2X_MAIN
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000058#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Vladislav Zolotarova03b1a52010-04-19 01:15:17 +000060#define DRV_MODULE_VERSION "1.52.53-1"
61#define DRV_MODULE_RELDATE "2010/18/04"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070064#include <linux/firmware.h>
65#include "bnx2x_fw_file_hdr.h"
66/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000067#define FW_FILE_VERSION \
68 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
69 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
70 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
71 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
72#define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw"
73#define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070074
Eilon Greenstein34f80b02008-06-23 20:33:01 -070075/* Time in jiffies before concluding the transmitter is hung */
76#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077
Andrew Morton53a10562008-02-09 23:16:41 -080078static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
81
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070082MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000083MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084MODULE_LICENSE("GPL");
85MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000086MODULE_FIRMWARE(FW_FILE_NAME_E1);
87MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020088
Eilon Greenstein555f6c72009-02-12 08:36:11 +000089static int multi_mode = 1;
90module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070091MODULE_PARM_DESC(multi_mode, " Multi queue mode "
92 "(0 Disable; 1 Enable (default))");
93
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000094static int num_queues;
95module_param(num_queues, int, 0);
96MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
97 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000098
Eilon Greenstein19680c42008-08-13 15:47:33 -070099static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700100module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000101MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000102
103static int int_mode;
104module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000105MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
106 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107
Eilon Greensteina18f5122009-08-12 08:23:26 +0000108static int dropless_fc;
109module_param(dropless_fc, int, 0);
110MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
111
Eilon Greenstein9898f862009-02-12 08:38:27 +0000112static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000114MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115
116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800124static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
126enum bnx2x_board_type {
127 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700128 BCM57711 = 1,
129 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200130};
131
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700132/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800133static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134 char *name;
135} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700136 { "Broadcom NetXtreme II BCM57710 XGb" },
137 { "Broadcom NetXtreme II BCM57711 XGb" },
138 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200139};
140
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700141
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000142static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000143 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
144 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
145 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 { 0 }
147};
148
149MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
150
151/****************************************************************************
152* General service functions
153****************************************************************************/
154
155/* used only at init
156 * locking is done by mcp
157 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000158void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159{
160 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
161 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
162 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
163 PCICFG_VENDOR_ID_OFFSET);
164}
165
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200166static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
167{
168 u32 val;
169
170 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
171 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
172 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
173 PCICFG_VENDOR_ID_OFFSET);
174
175 return val;
176}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200177
178static const u32 dmae_reg_go_c[] = {
179 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
180 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
181 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
182 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
183};
184
185/* copy command into DMAE command memory and set DMAE command go */
186static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
187 int idx)
188{
189 u32 cmd_offset;
190 int i;
191
192 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
193 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
194 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
195
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700196 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
197 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200198 }
199 REG_WR(bp, dmae_reg_go_c[idx], 1);
200}
201
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700202void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
203 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200204{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000205 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200206 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700207 int cnt = 200;
208
209 if (!bp->dmae_ready) {
210 u32 *data = bnx2x_sp(bp, wb_data[0]);
211
212 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
213 " using indirect\n", dst_addr, len32);
214 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
215 return;
216 }
217
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000218 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200219
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000220 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
221 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
222 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000224 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000226 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200227#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000228 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
229 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
230 dmae.src_addr_lo = U64_LO(dma_addr);
231 dmae.src_addr_hi = U64_HI(dma_addr);
232 dmae.dst_addr_lo = dst_addr >> 2;
233 dmae.dst_addr_hi = 0;
234 dmae.len = len32;
235 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
236 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
237 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000239 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200240 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
241 "dst_addr [%x:%08x (%08x)]\n"
242 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000243 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
244 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
245 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700246 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200247 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
248 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000250 mutex_lock(&bp->dmae_mutex);
251
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252 *wb_comp = 0;
253
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000254 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200255
256 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700257
258 while (*wb_comp != DMAE_COMP_VAL) {
259 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
260
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700261 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000262 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200263 break;
264 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700265 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700266 /* adjust delay for emulation/FPGA */
267 if (CHIP_REV_IS_SLOW(bp))
268 msleep(100);
269 else
270 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700272
273 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274}
275
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700276void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000278 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700280 int cnt = 200;
281
282 if (!bp->dmae_ready) {
283 u32 *data = bnx2x_sp(bp, wb_data[0]);
284 int i;
285
286 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
287 " using indirect\n", src_addr, len32);
288 for (i = 0; i < len32; i++)
289 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
290 return;
291 }
292
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000293 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200294
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000295 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
296 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
297 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000299 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000301 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200302#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000303 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
304 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
305 dmae.src_addr_lo = src_addr >> 2;
306 dmae.src_addr_hi = 0;
307 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
308 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
309 dmae.len = len32;
310 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
311 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
312 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200313
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000314 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
316 "dst_addr [%x:%08x (%08x)]\n"
317 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000318 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
319 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
320 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000322 mutex_lock(&bp->dmae_mutex);
323
324 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325 *wb_comp = 0;
326
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000327 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328
329 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700330
331 while (*wb_comp != DMAE_COMP_VAL) {
332
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700333 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000334 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200335 break;
336 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700337 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700338 /* adjust delay for emulation/FPGA */
339 if (CHIP_REV_IS_SLOW(bp))
340 msleep(100);
341 else
342 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700344 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
346 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700347
348 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200350
Eilon Greenstein573f2032009-08-12 08:24:14 +0000351void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
352 u32 addr, u32 len)
353{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000354 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000355 int offset = 0;
356
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000357 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000358 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000359 addr + offset, dmae_wr_max);
360 offset += dmae_wr_max * 4;
361 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000362 }
363
364 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
365}
366
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700367/* used only for slowpath so not inlined */
368static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
369{
370 u32 wb_write[2];
371
372 wb_write[0] = val_hi;
373 wb_write[1] = val_lo;
374 REG_WR_DMAE(bp, reg, wb_write, 2);
375}
376
377#ifdef USE_WB_RD
378static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
379{
380 u32 wb_data[2];
381
382 REG_RD_DMAE(bp, reg, wb_data, 2);
383
384 return HILO_U64(wb_data[0], wb_data[1]);
385}
386#endif
387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200388static int bnx2x_mc_assert(struct bnx2x *bp)
389{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700391 int i, rc = 0;
392 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200393
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700394 /* XSTORM */
395 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
396 XSTORM_ASSERT_LIST_INDEX_OFFSET);
397 if (last_idx)
398 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200399
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700400 /* print the asserts */
401 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200402
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700403 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
404 XSTORM_ASSERT_LIST_OFFSET(i));
405 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
406 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
407 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
408 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
409 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
410 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200411
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700412 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
413 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
414 " 0x%08x 0x%08x 0x%08x\n",
415 i, row3, row2, row1, row0);
416 rc++;
417 } else {
418 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200419 }
420 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700421
422 /* TSTORM */
423 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
424 TSTORM_ASSERT_LIST_INDEX_OFFSET);
425 if (last_idx)
426 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
427
428 /* print the asserts */
429 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
430
431 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
432 TSTORM_ASSERT_LIST_OFFSET(i));
433 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
434 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
435 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
436 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
437 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
438 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
439
440 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
441 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
442 " 0x%08x 0x%08x 0x%08x\n",
443 i, row3, row2, row1, row0);
444 rc++;
445 } else {
446 break;
447 }
448 }
449
450 /* CSTORM */
451 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
452 CSTORM_ASSERT_LIST_INDEX_OFFSET);
453 if (last_idx)
454 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
455
456 /* print the asserts */
457 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
458
459 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
460 CSTORM_ASSERT_LIST_OFFSET(i));
461 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
462 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
463 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
464 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
465 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
466 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
467
468 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
469 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
470 " 0x%08x 0x%08x 0x%08x\n",
471 i, row3, row2, row1, row0);
472 rc++;
473 } else {
474 break;
475 }
476 }
477
478 /* USTORM */
479 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
480 USTORM_ASSERT_LIST_INDEX_OFFSET);
481 if (last_idx)
482 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
483
484 /* print the asserts */
485 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
486
487 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
488 USTORM_ASSERT_LIST_OFFSET(i));
489 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
490 USTORM_ASSERT_LIST_OFFSET(i) + 4);
491 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
492 USTORM_ASSERT_LIST_OFFSET(i) + 8);
493 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
494 USTORM_ASSERT_LIST_OFFSET(i) + 12);
495
496 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
497 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
498 " 0x%08x 0x%08x 0x%08x\n",
499 i, row3, row2, row1, row0);
500 rc++;
501 } else {
502 break;
503 }
504 }
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506 return rc;
507}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800508
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200509static void bnx2x_fw_dump(struct bnx2x *bp)
510{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000511 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200512 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000513 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514 int word;
515
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000516 if (BP_NOMCP(bp)) {
517 BNX2X_ERR("NO MCP - can not dump\n");
518 return;
519 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000520
521 addr = bp->common.shmem_base - 0x0800 + 4;
522 mark = REG_RD(bp, addr);
523 mark = MCP_REG_MCPR_SCRATCH + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000524 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200525
Joe Perches7995c642010-02-17 15:01:52 +0000526 pr_err("");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000527 for (offset = mark; offset <= bp->common.shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000529 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000531 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000533 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000535 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000537 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538 }
Joe Perches7995c642010-02-17 15:01:52 +0000539 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540}
541
542static void bnx2x_panic_dump(struct bnx2x *bp)
543{
544 int i;
545 u16 j, start, end;
546
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700547 bp->stats_state = STATS_STATE_DISABLED;
548 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550 BNX2X_ERR("begin crash dump -----------------\n");
551
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000552 /* Indices */
553 /* Common */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000554 BNX2X_ERR("def_c_idx(0x%x) def_u_idx(0x%x) def_x_idx(0x%x)"
555 " def_t_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
556 " spq_prod_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000557 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
558 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
559
560 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000561 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000562 struct bnx2x_fastpath *fp = &bp->fp[i];
563
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000564 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
565 " *rx_bd_cons_sb(0x%x) rx_comp_prod(0x%x)"
566 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000567 i, fp->rx_bd_prod, fp->rx_bd_cons,
568 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
569 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000570 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
571 " fp_u_idx(0x%x) *sb_u_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000572 fp->rx_sge_prod, fp->last_max_sge,
573 le16_to_cpu(fp->fp_u_idx),
574 fp->status_blk->u_status_block.status_block_index);
575 }
576
577 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000578 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200579 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000581 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
582 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
583 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200584 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700585 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000586 BNX2X_ERR(" fp_c_idx(0x%x) *sb_c_idx(0x%x)"
587 " tx_db_prod(0x%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700588 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700589 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000590 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000592 /* Rings */
593 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000594 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000595 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596
597 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
598 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000599 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
601 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
602
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000603 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
604 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605 }
606
Eilon Greenstein3196a882008-08-13 15:58:49 -0700607 start = RX_SGE(fp->rx_sge_prod);
608 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000609 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700610 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
611 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
612
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000613 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
614 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700615 }
616
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617 start = RCQ_BD(fp->rx_comp_cons - 10);
618 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000619 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
621
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000622 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
623 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624 }
625 }
626
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000627 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000628 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000629 struct bnx2x_fastpath *fp = &bp->fp[i];
630
631 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
632 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
633 for (j = start; j != end; j = TX_BD(j + 1)) {
634 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
635
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000636 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
637 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000638 }
639
640 start = TX_BD(fp->tx_bd_cons - 10);
641 end = TX_BD(fp->tx_bd_cons + 254);
642 for (j = start; j != end; j = TX_BD(j + 1)) {
643 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
644
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000645 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
646 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000647 }
648 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700650 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651 bnx2x_mc_assert(bp);
652 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653}
654
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800655static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
659 u32 val = REG_RD(bp, addr);
660 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000661 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
663 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
665 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200666 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
667 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000668 } else if (msi) {
669 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
670 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
671 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
672 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 } else {
674 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800675 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676 HC_CONFIG_0_REG_INT_LINE_EN_0 |
677 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800678
Eilon Greenstein8badd272009-02-12 08:36:15 +0000679 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
680 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800681
682 REG_WR(bp, addr, val);
683
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
685 }
686
Eilon Greenstein8badd272009-02-12 08:36:15 +0000687 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
688 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200689
690 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000691 /*
692 * Ensure that HC_CONFIG is written before leading/trailing edge config
693 */
694 mmiowb();
695 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700696
697 if (CHIP_IS_E1H(bp)) {
698 /* init leading/trailing edge */
699 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000700 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700701 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000702 /* enable nig and gpio3 attention */
703 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700704 } else
705 val = 0xffff;
706
707 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
708 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
709 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000710
711 /* Make sure that interrupts are indeed enabled from here on */
712 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200713}
714
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800715static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200716{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700717 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200718 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
719 u32 val = REG_RD(bp, addr);
720
721 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
722 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
723 HC_CONFIG_0_REG_INT_LINE_EN_0 |
724 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
725
726 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
727 val, port, addr);
728
Eilon Greenstein8badd272009-02-12 08:36:15 +0000729 /* flush all outstanding writes */
730 mmiowb();
731
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200732 REG_WR(bp, addr, val);
733 if (REG_RD(bp, addr) != val)
734 BNX2X_ERR("BUG! proper val not read from IGU!\n");
735}
736
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700737static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200738{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000740 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200741
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700742 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000744 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
745
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700746 if (disable_hw)
747 /* prevent the HW from sending interrupts */
748 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200749
750 /* make sure all ISRs are done */
751 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000752 synchronize_irq(bp->msix_table[0].vector);
753 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000754#ifdef BCM_CNIC
755 offset++;
756#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200757 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000758 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759 } else
760 synchronize_irq(bp->pdev->irq);
761
762 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800763 cancel_delayed_work(&bp->sp_task);
764 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200765}
766
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700767/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200768
769/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700770 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200771 */
772
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000773/* Return true if succeeded to acquire the lock */
774static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
775{
776 u32 lock_status;
777 u32 resource_bit = (1 << resource);
778 int func = BP_FUNC(bp);
779 u32 hw_lock_control_reg;
780
781 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
782
783 /* Validating that the resource is within range */
784 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
785 DP(NETIF_MSG_HW,
786 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
787 resource, HW_LOCK_MAX_RESOURCE_VALUE);
788 return -EINVAL;
789 }
790
791 if (func <= 5)
792 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
793 else
794 hw_lock_control_reg =
795 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
796
797 /* Try to acquire the lock */
798 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
799 lock_status = REG_RD(bp, hw_lock_control_reg);
800 if (lock_status & resource_bit)
801 return true;
802
803 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
804 return false;
805}
806
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700807static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200808 u8 storm, u16 index, u8 op, u8 update)
809{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700810 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
811 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812 struct igu_ack_register igu_ack;
813
814 igu_ack.status_block_index = index;
815 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700816 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200817 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
818 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
819 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
820
Eilon Greenstein5c862842008-08-13 15:51:48 -0700821 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
822 (*(u32 *)&igu_ack), hc_addr);
823 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000824
825 /* Make sure that ACK is written */
826 mmiowb();
827 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828}
829
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000830static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831{
832 struct host_status_block *fpsb = fp->status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833
834 barrier(); /* status block is written to by the chip */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000835 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
836 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837}
838
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839static u16 bnx2x_ack_int(struct bnx2x *bp)
840{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700841 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
842 COMMAND_REG_SIMD_MASK);
843 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Eilon Greenstein5c862842008-08-13 15:51:48 -0700845 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
846 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 return result;
849}
850
851
852/*
853 * fast path service functions
854 */
855
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800856static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
857{
858 /* Tell compiler that consumer and producer can change */
859 barrier();
860 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000861}
862
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200863/* free skb in the packet ring at pos idx
864 * return idx of last bd freed
865 */
866static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
867 u16 idx)
868{
869 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
Eilon Greensteinca003922009-08-12 22:53:28 -0700870 struct eth_tx_start_bd *tx_start_bd;
871 struct eth_tx_bd *tx_data_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700873 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200874 int nbd;
875
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000876 /* prefetch skb end pointer to speedup dev_kfree_skb() */
877 prefetch(&skb->end);
878
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
880 idx, tx_buf, skb);
881
882 /* unmap first bd */
883 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700884 tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000885 dma_unmap_single(&bp->pdev->dev, BD_UNMAP_ADDR(tx_start_bd),
Eilon Greensteinca003922009-08-12 22:53:28 -0700886 BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200887
Eilon Greensteinca003922009-08-12 22:53:28 -0700888 nbd = le16_to_cpu(tx_start_bd->nbd) - 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200889#ifdef BNX2X_STOP_ON_ERROR
Eilon Greensteinca003922009-08-12 22:53:28 -0700890 if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700891 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200892 bnx2x_panic();
893 }
894#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700895 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896
Eilon Greensteinca003922009-08-12 22:53:28 -0700897 /* Get the next bd */
898 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
899
900 /* Skip a parse bd... */
901 --nbd;
902 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
903
904 /* ...and the TSO split header bd since they have no mapping */
905 if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) {
906 --nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200908 }
909
910 /* now free frags */
911 while (nbd > 0) {
912
913 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700914 tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000915 dma_unmap_page(&bp->pdev->dev, BD_UNMAP_ADDR(tx_data_bd),
916 BD_UNMAP_LEN(tx_data_bd), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917 if (--nbd)
918 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
919 }
920
921 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700922 WARN_ON(!skb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000923 dev_kfree_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200924 tx_buf->first_bd = 0;
925 tx_buf->skb = NULL;
926
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700927 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928}
929
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700930static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200931{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932 s16 used;
933 u16 prod;
934 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200935
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200936 prod = fp->tx_bd_prod;
937 cons = fp->tx_bd_cons;
938
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700939 /* NUM_TX_RINGS = number of "next-page" entries
940 It will be used as a threshold */
941 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700943#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700944 WARN_ON(used < 0);
945 WARN_ON(used > fp->bp->tx_ring_size);
946 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700947#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200948
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950}
951
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000952static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
953{
954 u16 hw_cons;
955
956 /* Tell compiler that status block fields can change */
957 barrier();
958 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
959 return hw_cons != fp->tx_pkt_cons;
960}
961
962static int bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200963{
964 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000965 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200966 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200967
968#ifdef BNX2X_STOP_ON_ERROR
969 if (unlikely(bp->panic))
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000970 return -1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200971#endif
972
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000973 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200974 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
975 sw_cons = fp->tx_pkt_cons;
976
977 while (sw_cons != hw_cons) {
978 u16 pkt_cons;
979
980 pkt_cons = TX_BD(sw_cons);
981
982 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
983
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700984 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200985 hw_cons, sw_cons, pkt_cons);
986
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700987/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200988 rmb();
989 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
990 }
991*/
992 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
993 sw_cons++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200994 }
995
996 fp->tx_pkt_cons = sw_cons;
997 fp->tx_bd_cons = bd_cons;
998
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +0000999 /* Need to make the tx_bd_cons update visible to start_xmit()
1000 * before checking for netif_tx_queue_stopped(). Without the
1001 * memory barrier, there is a small possibility that
1002 * start_xmit() will miss it and cause the queue to be stopped
1003 * forever.
1004 */
Stanislaw Gruszka2d99cf12010-03-09 06:55:00 +00001005 smp_mb();
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001007 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001008 if (unlikely(netif_tx_queue_stopped(txq))) {
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001009 /* Taking tx_lock() is needed to prevent reenabling the queue
1010 * while it's empty. This could have happen if rx_action() gets
1011 * suspended in bnx2x_tx_int() after the condition before
1012 * netif_tx_wake_queue(), while tx_action (bnx2x_start_xmit()):
1013 *
1014 * stops the queue->sees fresh tx_bd_cons->releases the queue->
1015 * sends some packets consuming the whole queue again->
1016 * stops the queue
Eilon Greenstein60447352009-03-02 07:59:24 +00001017 */
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001018
1019 __netif_tx_lock(txq, smp_processor_id());
Eilon Greenstein60447352009-03-02 07:59:24 +00001020
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001021 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001022 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001023 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001024 netif_tx_wake_queue(txq);
Vladislav Zolotarovc16cc0b2010-02-28 00:12:02 +00001025
1026 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001027 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001028 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029}
1030
Michael Chan993ac7b2009-10-10 13:46:56 +00001031#ifdef BCM_CNIC
1032static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
1033#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001035static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
1036 union eth_rx_cqe *rr_cqe)
1037{
1038 struct bnx2x *bp = fp->bp;
1039 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1040 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1041
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001042 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001044 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001045 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001046
1047 bp->spq_left++;
1048
Eilon Greenstein0626b892009-02-12 08:38:14 +00001049 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001050 switch (command | fp->state) {
1051 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
1052 BNX2X_FP_STATE_OPENING):
1053 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
1054 cid);
1055 fp->state = BNX2X_FP_STATE_OPEN;
1056 break;
1057
1058 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1059 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
1060 cid);
1061 fp->state = BNX2X_FP_STATE_HALTED;
1062 break;
1063
1064 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001065 BNX2X_ERR("unexpected MC reply (%d) "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001066 "fp[%d] state is %x\n",
1067 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001068 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001069 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001070 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 return;
1072 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -08001073
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001074 switch (command | bp->state) {
1075 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1076 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1077 bp->state = BNX2X_STATE_OPEN;
1078 break;
1079
1080 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1081 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1082 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1083 fp->state = BNX2X_FP_STATE_HALTED;
1084 break;
1085
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001086 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001087 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001088 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001089 break;
1090
Michael Chan993ac7b2009-10-10 13:46:56 +00001091#ifdef BCM_CNIC
1092 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
1093 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
1094 bnx2x_cnic_cfc_comp(bp, cid);
1095 break;
1096#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001099 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001101 bp->set_mac_pending--;
1102 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103 break;
1104
Eliezer Tamir49d66772008-02-28 11:53:13 -08001105 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001106 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001107 bp->set_mac_pending--;
1108 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -08001109 break;
1110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001111 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001112 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001114 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001116 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117}
1118
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001119static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1120 struct bnx2x_fastpath *fp, u16 index)
1121{
1122 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1123 struct page *page = sw_buf->page;
1124 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1125
1126 /* Skip "next page" elements */
1127 if (!page)
1128 return;
1129
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001130 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001131 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001132 __free_pages(page, PAGES_PER_SGE_SHIFT);
1133
1134 sw_buf->page = NULL;
1135 sge->addr_hi = 0;
1136 sge->addr_lo = 0;
1137}
1138
1139static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1140 struct bnx2x_fastpath *fp, int last)
1141{
1142 int i;
1143
1144 for (i = 0; i < last; i++)
1145 bnx2x_free_rx_sge(bp, fp, i);
1146}
1147
1148static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1149 struct bnx2x_fastpath *fp, u16 index)
1150{
1151 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1152 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1153 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1154 dma_addr_t mapping;
1155
1156 if (unlikely(page == NULL))
1157 return -ENOMEM;
1158
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001159 mapping = dma_map_page(&bp->pdev->dev, page, 0,
1160 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001161 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001162 __free_pages(page, PAGES_PER_SGE_SHIFT);
1163 return -ENOMEM;
1164 }
1165
1166 sw_buf->page = page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001167 dma_unmap_addr_set(sw_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001168
1169 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1170 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1171
1172 return 0;
1173}
1174
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001175static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1176 struct bnx2x_fastpath *fp, u16 index)
1177{
1178 struct sk_buff *skb;
1179 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1180 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1181 dma_addr_t mapping;
1182
1183 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1184 if (unlikely(skb == NULL))
1185 return -ENOMEM;
1186
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001187 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_size,
1188 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001189 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001190 dev_kfree_skb(skb);
1191 return -ENOMEM;
1192 }
1193
1194 rx_buf->skb = skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001195 dma_unmap_addr_set(rx_buf, mapping, mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001196
1197 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1198 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1199
1200 return 0;
1201}
1202
1203/* note that we are not allocating a new skb,
1204 * we are just moving one from cons to prod
1205 * we are not creating a new mapping,
1206 * so there is no need to check for dma_mapping_error().
1207 */
1208static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1209 struct sk_buff *skb, u16 cons, u16 prod)
1210{
1211 struct bnx2x *bp = fp->bp;
1212 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1213 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1214 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1215 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1216
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001217 dma_sync_single_for_device(&bp->pdev->dev,
1218 dma_unmap_addr(cons_rx_buf, mapping),
1219 RX_COPY_THRESH, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001220
1221 prod_rx_buf->skb = cons_rx_buf->skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001222 dma_unmap_addr_set(prod_rx_buf, mapping,
1223 dma_unmap_addr(cons_rx_buf, mapping));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001224 *prod_bd = *cons_bd;
1225}
1226
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001227static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1228 u16 idx)
1229{
1230 u16 last_max = fp->last_max_sge;
1231
1232 if (SUB_S16(idx, last_max) > 0)
1233 fp->last_max_sge = idx;
1234}
1235
1236static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1237{
1238 int i, j;
1239
1240 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1241 int idx = RX_SGE_CNT * i - 1;
1242
1243 for (j = 0; j < 2; j++) {
1244 SGE_MASK_CLEAR_BIT(fp, idx);
1245 idx--;
1246 }
1247 }
1248}
1249
1250static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1251 struct eth_fast_path_rx_cqe *fp_cqe)
1252{
1253 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001254 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001255 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001256 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001257 u16 last_max, last_elem, first_elem;
1258 u16 delta = 0;
1259 u16 i;
1260
1261 if (!sge_len)
1262 return;
1263
1264 /* First mark all used pages */
1265 for (i = 0; i < sge_len; i++)
1266 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1267
1268 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1269 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1270
1271 /* Here we assume that the last SGE index is the biggest */
1272 prefetch((void *)(fp->sge_mask));
1273 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1274
1275 last_max = RX_SGE(fp->last_max_sge);
1276 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1277 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1278
1279 /* If ring is not full */
1280 if (last_elem + 1 != first_elem)
1281 last_elem++;
1282
1283 /* Now update the prod */
1284 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1285 if (likely(fp->sge_mask[i]))
1286 break;
1287
1288 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1289 delta += RX_SGE_MASK_ELEM_SZ;
1290 }
1291
1292 if (delta > 0) {
1293 fp->rx_sge_prod += delta;
1294 /* clear page-end entries */
1295 bnx2x_clear_sge_mask_next_elems(fp);
1296 }
1297
1298 DP(NETIF_MSG_RX_STATUS,
1299 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1300 fp->last_max_sge, fp->rx_sge_prod);
1301}
1302
1303static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1304{
1305 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1306 memset(fp->sge_mask, 0xff,
1307 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1308
Eilon Greenstein33471622008-08-13 15:59:08 -07001309 /* Clear the two last indices in the page to 1:
1310 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001311 hence will never be indicated and should be removed from
1312 the calculations. */
1313 bnx2x_clear_sge_mask_next_elems(fp);
1314}
1315
1316static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1317 struct sk_buff *skb, u16 cons, u16 prod)
1318{
1319 struct bnx2x *bp = fp->bp;
1320 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1321 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1322 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1323 dma_addr_t mapping;
1324
1325 /* move empty skb from pool to prod and map it */
1326 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001327 mapping = dma_map_single(&bp->pdev->dev, fp->tpa_pool[queue].skb->data,
1328 bp->rx_buf_size, DMA_FROM_DEVICE);
1329 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001330
1331 /* move partial skb from cons to pool (don't unmap yet) */
1332 fp->tpa_pool[queue] = *cons_rx_buf;
1333
1334 /* mark bin state as start - print error if current state != stop */
1335 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1336 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1337
1338 fp->tpa_state[queue] = BNX2X_TPA_START;
1339
1340 /* point prod_bd to new skb */
1341 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1342 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1343
1344#ifdef BNX2X_STOP_ON_ERROR
1345 fp->tpa_queue_used |= (1 << queue);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001346#ifdef _ASM_GENERIC_INT_L64_H
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001347 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1348#else
1349 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1350#endif
1351 fp->tpa_queue_used);
1352#endif
1353}
1354
1355static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1356 struct sk_buff *skb,
1357 struct eth_fast_path_rx_cqe *fp_cqe,
1358 u16 cqe_idx)
1359{
1360 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001361 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1362 u32 i, frag_len, frag_size, pages;
1363 int err;
1364 int j;
1365
1366 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001367 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001368
1369 /* This is needed in order to enable forwarding support */
1370 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001371 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001372 max(frag_size, (u32)len_on_bd));
1373
1374#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001375 if (pages > min_t(u32, 8, MAX_SKB_FRAGS)*SGE_PAGE_SIZE*PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001376 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1377 pages, cqe_idx);
1378 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1379 fp_cqe->pkt_len, len_on_bd);
1380 bnx2x_panic();
1381 return -EINVAL;
1382 }
1383#endif
1384
1385 /* Run through the SGL and compose the fragmented skb */
1386 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1387 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1388
1389 /* FW gives the indices of the SGE as if the ring is an array
1390 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001391 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001392 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001393 old_rx_pg = *rx_pg;
1394
1395 /* If we fail to allocate a substitute page, we simply stop
1396 where we are and drop the whole packet */
1397 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1398 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001399 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001400 return err;
1401 }
1402
1403 /* Unmap the page as we r going to pass it to the stack */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001404 dma_unmap_page(&bp->pdev->dev,
1405 dma_unmap_addr(&old_rx_pg, mapping),
1406 SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001407
1408 /* Add one frag and update the appropriate fields in the skb */
1409 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1410
1411 skb->data_len += frag_len;
1412 skb->truesize += frag_len;
1413 skb->len += frag_len;
1414
1415 frag_size -= frag_len;
1416 }
1417
1418 return 0;
1419}
1420
1421static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1422 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1423 u16 cqe_idx)
1424{
1425 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1426 struct sk_buff *skb = rx_buf->skb;
1427 /* alloc new skb */
1428 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1429
1430 /* Unmap skb in the pool anyway, as we are going to change
1431 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1432 fails. */
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001433 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(rx_buf, mapping),
1434 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001435
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001436 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001437 /* fix ip xsum and give it to the stack */
1438 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001439#ifdef BCM_VLAN
1440 int is_vlan_cqe =
1441 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1442 PARSING_FLAGS_VLAN);
1443 int is_not_hwaccel_vlan_cqe =
1444 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1445#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001446
1447 prefetch(skb);
1448 prefetch(((char *)(skb)) + 128);
1449
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001450#ifdef BNX2X_STOP_ON_ERROR
1451 if (pad + len > bp->rx_buf_size) {
1452 BNX2X_ERR("skb_put is about to fail... "
1453 "pad %d len %d rx_buf_size %d\n",
1454 pad, len, bp->rx_buf_size);
1455 bnx2x_panic();
1456 return;
1457 }
1458#endif
1459
1460 skb_reserve(skb, pad);
1461 skb_put(skb, len);
1462
1463 skb->protocol = eth_type_trans(skb, bp->dev);
1464 skb->ip_summed = CHECKSUM_UNNECESSARY;
1465
1466 {
1467 struct iphdr *iph;
1468
1469 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001470#ifdef BCM_VLAN
1471 /* If there is no Rx VLAN offloading -
1472 take VLAN tag into an account */
1473 if (unlikely(is_not_hwaccel_vlan_cqe))
1474 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1475#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001476 iph->check = 0;
1477 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1478 }
1479
1480 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1481 &cqe->fast_path_cqe, cqe_idx)) {
1482#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001483 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1484 (!is_not_hwaccel_vlan_cqe))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001485 vlan_gro_receive(&fp->napi, bp->vlgrp,
1486 le16_to_cpu(cqe->fast_path_cqe.
1487 vlan_tag), skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001488 else
1489#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001490 napi_gro_receive(&fp->napi, skb);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001491 } else {
1492 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1493 " - dropping packet!\n");
1494 dev_kfree_skb(skb);
1495 }
1496
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001497
1498 /* put new skb in bin */
1499 fp->tpa_pool[queue].skb = new_skb;
1500
1501 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001502 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001503 DP(NETIF_MSG_RX_STATUS,
1504 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001505 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001506 }
1507
1508 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1509}
1510
1511static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1512 struct bnx2x_fastpath *fp,
1513 u16 bd_prod, u16 rx_comp_prod,
1514 u16 rx_sge_prod)
1515{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001516 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001517 int i;
1518
1519 /* Update producers */
1520 rx_prods.bd_prod = bd_prod;
1521 rx_prods.cqe_prod = rx_comp_prod;
1522 rx_prods.sge_prod = rx_sge_prod;
1523
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001524 /*
1525 * Make sure that the BD and SGE data is updated before updating the
1526 * producers since FW might read the BD/SGE right after the producer
1527 * is updated.
1528 * This is only applicable for weak-ordered memory model archs such
1529 * as IA-64. The following barrier is also mandatory since FW will
1530 * assumes BDs must have buffers.
1531 */
1532 wmb();
1533
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001534 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1535 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001536 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001537 ((u32 *)&rx_prods)[i]);
1538
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001539 mmiowb(); /* keep prod updates ordered */
1540
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001541 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001542 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1543 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001544}
1545
Vladislav Zolotarov6f3c72a2010-07-06 04:09:43 +00001546/* Set Toeplitz hash value in the skb using the value from the
1547 * CQE (calculated by HW).
1548 */
1549static inline void bnx2x_set_skb_rxhash(struct bnx2x *bp, union eth_rx_cqe *cqe,
1550 struct sk_buff *skb)
1551{
1552 /* Set Toeplitz hash from CQE */
1553 if ((bp->dev->features & NETIF_F_RXHASH) &&
1554 (cqe->fast_path_cqe.status_flags &
1555 ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG))
1556 skb->rxhash =
1557 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result);
1558}
1559
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001560static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1561{
1562 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001563 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1565 int rx_pkt = 0;
1566
1567#ifdef BNX2X_STOP_ON_ERROR
1568 if (unlikely(bp->panic))
1569 return 0;
1570#endif
1571
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001572 /* CQ "next element" is of the size of the regular element,
1573 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001574 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1575 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1576 hw_comp_cons++;
1577
1578 bd_cons = fp->rx_bd_cons;
1579 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001580 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581 sw_comp_cons = fp->rx_comp_cons;
1582 sw_comp_prod = fp->rx_comp_prod;
1583
1584 /* Memory barrier necessary as speculative reads of the rx
1585 * buffer can be ahead of the index in the status block
1586 */
1587 rmb();
1588
1589 DP(NETIF_MSG_RX_STATUS,
1590 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001591 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
1593 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001594 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001595 struct sk_buff *skb;
1596 union eth_rx_cqe *cqe;
Vladislav Zolotarov6f3c72a2010-07-06 04:09:43 +00001597 u8 cqe_fp_flags;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001598 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599
1600 comp_ring_cons = RCQ_BD(sw_comp_cons);
1601 bd_prod = RX_BD(bd_prod);
1602 bd_cons = RX_BD(bd_cons);
1603
Eilon Greenstein619e7a62009-08-12 08:23:20 +00001604 /* Prefetch the page containing the BD descriptor
1605 at producer's index. It will be needed when new skb is
1606 allocated */
1607 prefetch((void *)(PAGE_ALIGN((unsigned long)
1608 (&fp->rx_desc_ring[bd_prod])) -
1609 PAGE_SIZE + 1));
1610
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001614 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001615 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1616 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001617 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001618 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1619 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620
1621 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001622 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001623 bnx2x_sp_event(fp, cqe);
1624 goto next_cqe;
1625
1626 /* this is an rx packet */
1627 } else {
1628 rx_buf = &fp->rx_buf_ring[bd_cons];
1629 skb = rx_buf->skb;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001630 prefetch(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001631 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1632 pad = cqe->fast_path_cqe.placement_offset;
1633
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001634 /* If CQE is marked both TPA_START and TPA_END
1635 it is a non-TPA CQE */
1636 if ((!fp->disable_tpa) &&
1637 (TPA_TYPE(cqe_fp_flags) !=
1638 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001639 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001640
1641 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1642 DP(NETIF_MSG_RX_STATUS,
1643 "calling tpa_start on queue %d\n",
1644 queue);
1645
1646 bnx2x_tpa_start(fp, queue, skb,
1647 bd_cons, bd_prod);
Vladislav Zolotarov6f3c72a2010-07-06 04:09:43 +00001648
1649 /* Set Toeplitz hash for an LRO skb */
1650 bnx2x_set_skb_rxhash(bp, cqe, skb);
1651
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001652 goto next_rx;
1653 }
1654
1655 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1656 DP(NETIF_MSG_RX_STATUS,
1657 "calling tpa_stop on queue %d\n",
1658 queue);
1659
1660 if (!BNX2X_RX_SUM_FIX(cqe))
1661 BNX2X_ERR("STOP on none TCP "
1662 "data\n");
1663
1664 /* This is a size of the linear data
1665 on this skb */
1666 len = le16_to_cpu(cqe->fast_path_cqe.
1667 len_on_bd);
1668 bnx2x_tpa_stop(bp, fp, queue, pad,
1669 len, cqe, comp_ring_cons);
1670#ifdef BNX2X_STOP_ON_ERROR
1671 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001672 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001673#endif
1674
1675 bnx2x_update_sge_prod(fp,
1676 &cqe->fast_path_cqe);
1677 goto next_cqe;
1678 }
1679 }
1680
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001681 dma_sync_single_for_device(&bp->pdev->dev,
1682 dma_unmap_addr(rx_buf, mapping),
1683 pad + RX_COPY_THRESH,
1684 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685 prefetch(((char *)(skb)) + 128);
1686
1687 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001688 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001689 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001690 "ERROR flags %x rx packet %u\n",
1691 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001692 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001693 goto reuse_rx;
1694 }
1695
1696 /* Since we don't have a jumbo ring
1697 * copy small packets if mtu > 1500
1698 */
1699 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1700 (len <= RX_COPY_THRESH)) {
1701 struct sk_buff *new_skb;
1702
1703 new_skb = netdev_alloc_skb(bp->dev,
1704 len + pad);
1705 if (new_skb == NULL) {
1706 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001707 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001709 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710 goto reuse_rx;
1711 }
1712
1713 /* aligned copy */
1714 skb_copy_from_linear_data_offset(skb, pad,
1715 new_skb->data + pad, len);
1716 skb_reserve(new_skb, pad);
1717 skb_put(new_skb, len);
1718
1719 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1720
1721 skb = new_skb;
1722
Eilon Greensteina119a062009-08-12 08:23:23 +00001723 } else
1724 if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001725 dma_unmap_single(&bp->pdev->dev,
1726 dma_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001727 bp->rx_buf_size,
FUJITA Tomonori1a983142010-04-04 01:51:03 +00001728 DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729 skb_reserve(skb, pad);
1730 skb_put(skb, len);
1731
1732 } else {
1733 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001734 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001735 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001736 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001737reuse_rx:
1738 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1739 goto next_rx;
1740 }
1741
1742 skb->protocol = eth_type_trans(skb, bp->dev);
1743
Vladislav Zolotarov6f3c72a2010-07-06 04:09:43 +00001744 /* Set Toeplitz hash for a none-LRO skb */
1745 bnx2x_set_skb_rxhash(bp, cqe, skb);
Tom Herbertc68ed252010-04-23 00:10:52 -07001746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001748 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001749 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1750 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001751 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001752 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001753 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001754 }
1755
Eilon Greenstein748e5432009-02-12 08:36:37 +00001756 skb_record_rx_queue(skb, fp->index);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001757
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001758#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001759 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001760 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1761 PARSING_FLAGS_VLAN))
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001762 vlan_gro_receive(&fp->napi, bp->vlgrp,
1763 le16_to_cpu(cqe->fast_path_cqe.vlan_tag), skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001764 else
1765#endif
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07001766 napi_gro_receive(&fp->napi, skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001768
1769next_rx:
1770 rx_buf->skb = NULL;
1771
1772 bd_cons = NEXT_RX_IDX(bd_cons);
1773 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001774 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1775 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001776next_cqe:
1777 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1778 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001779
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001780 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001781 break;
1782 } /* while */
1783
1784 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001785 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786 fp->rx_comp_cons = sw_comp_cons;
1787 fp->rx_comp_prod = sw_comp_prod;
1788
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001789 /* Update producers */
1790 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1791 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001792
1793 fp->rx_pkt += rx_pkt;
1794 fp->rx_calls++;
1795
1796 return rx_pkt;
1797}
1798
1799static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1800{
1801 struct bnx2x_fastpath *fp = fp_cookie;
1802 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001804 /* Return here if interrupt is disabled */
1805 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1806 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1807 return IRQ_HANDLED;
1808 }
1809
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001810 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07001811 fp->index, fp->sb_id);
Eilon Greenstein0626b892009-02-12 08:38:14 +00001812 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001813
1814#ifdef BNX2X_STOP_ON_ERROR
1815 if (unlikely(bp->panic))
1816 return IRQ_HANDLED;
1817#endif
1818
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001819 /* Handle Rx and Tx according to MSI-X vector */
1820 prefetch(fp->rx_cons_sb);
1821 prefetch(fp->tx_cons_sb);
1822 prefetch(&fp->status_blk->u_status_block.status_block_index);
1823 prefetch(&fp->status_blk->c_status_block.status_block_index);
1824 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001826 return IRQ_HANDLED;
1827}
1828
1829static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1830{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001831 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001832 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001833 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001834 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001836 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001837 if (unlikely(status == 0)) {
1838 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1839 return IRQ_NONE;
1840 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001841 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001842
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001843 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1845 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1846 return IRQ_HANDLED;
1847 }
1848
Eilon Greenstein3196a882008-08-13 15:58:49 -07001849#ifdef BNX2X_STOP_ON_ERROR
1850 if (unlikely(bp->panic))
1851 return IRQ_HANDLED;
1852#endif
1853
Eilon Greensteinca003922009-08-12 22:53:28 -07001854 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
1855 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856
Eilon Greensteinca003922009-08-12 22:53:28 -07001857 mask = 0x2 << fp->sb_id;
1858 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001859 /* Handle Rx and Tx according to SB id */
1860 prefetch(fp->rx_cons_sb);
1861 prefetch(&fp->status_blk->u_status_block.
1862 status_block_index);
1863 prefetch(fp->tx_cons_sb);
1864 prefetch(&fp->status_blk->c_status_block.
1865 status_block_index);
1866 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001867 status &= ~mask;
1868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 }
1870
Michael Chan993ac7b2009-10-10 13:46:56 +00001871#ifdef BCM_CNIC
1872 mask = 0x2 << CNIC_SB_ID(bp);
1873 if (status & (mask | 0x1)) {
1874 struct cnic_ops *c_ops = NULL;
1875
1876 rcu_read_lock();
1877 c_ops = rcu_dereference(bp->cnic_ops);
1878 if (c_ops)
1879 c_ops->cnic_handler(bp->cnic_data, NULL);
1880 rcu_read_unlock();
1881
1882 status &= ~mask;
1883 }
1884#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001885
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001886 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001887 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001888
1889 status &= ~0x1;
1890 if (!status)
1891 return IRQ_HANDLED;
1892 }
1893
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001894 if (unlikely(status))
1895 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001896 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001897
1898 return IRQ_HANDLED;
1899}
1900
1901/* end of fast path */
1902
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001903static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001904
1905/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906
1907/*
1908 * General service functions
1909 */
1910
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001911static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001913 u32 lock_status;
1914 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001915 int func = BP_FUNC(bp);
1916 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001917 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001918
1919 /* Validating that the resource is within range */
1920 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1921 DP(NETIF_MSG_HW,
1922 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1923 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1924 return -EINVAL;
1925 }
1926
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001927 if (func <= 5) {
1928 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1929 } else {
1930 hw_lock_control_reg =
1931 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1932 }
1933
Eliezer Tamirf1410642008-02-28 11:51:50 -08001934 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001935 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 if (lock_status & resource_bit) {
1937 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1938 lock_status, resource_bit);
1939 return -EEXIST;
1940 }
1941
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001942 /* Try for 5 second every 5ms */
1943 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001945 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1946 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001947 if (lock_status & resource_bit)
1948 return 0;
1949
1950 msleep(5);
1951 }
1952 DP(NETIF_MSG_HW, "Timeout\n");
1953 return -EAGAIN;
1954}
1955
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001956static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957{
1958 u32 lock_status;
1959 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001960 int func = BP_FUNC(bp);
1961 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001963 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1964
Eliezer Tamirf1410642008-02-28 11:51:50 -08001965 /* Validating that the resource is within range */
1966 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1967 DP(NETIF_MSG_HW,
1968 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1969 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1970 return -EINVAL;
1971 }
1972
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001973 if (func <= 5) {
1974 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1975 } else {
1976 hw_lock_control_reg =
1977 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1978 }
1979
Eliezer Tamirf1410642008-02-28 11:51:50 -08001980 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001981 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001982 if (!(lock_status & resource_bit)) {
1983 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1984 lock_status, resource_bit);
1985 return -EFAULT;
1986 }
1987
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001988 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001989 return 0;
1990}
1991
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001992/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001993static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001994{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001995 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001996
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001997 if (bp->port.need_hw_lock)
1998 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001999}
2000
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002001static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002002{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00002003 if (bp->port.need_hw_lock)
2004 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002005
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002006 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002007}
2008
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002009int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2010{
2011 /* The GPIO should be swapped if swap register is set and active */
2012 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2013 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2014 int gpio_shift = gpio_num +
2015 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2016 u32 gpio_mask = (1 << gpio_shift);
2017 u32 gpio_reg;
2018 int value;
2019
2020 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2021 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2022 return -EINVAL;
2023 }
2024
2025 /* read GPIO value */
2026 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2027
2028 /* get the requested pin value */
2029 if ((gpio_reg & gpio_mask) == gpio_mask)
2030 value = 1;
2031 else
2032 value = 0;
2033
2034 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2035
2036 return value;
2037}
2038
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002039int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002040{
2041 /* The GPIO should be swapped if swap register is set and active */
2042 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002043 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002044 int gpio_shift = gpio_num +
2045 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2046 u32 gpio_mask = (1 << gpio_shift);
2047 u32 gpio_reg;
2048
2049 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2050 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2051 return -EINVAL;
2052 }
2053
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002054 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 /* read GPIO and mask except the float bits */
2056 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2057
2058 switch (mode) {
2059 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2060 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
2061 gpio_num, gpio_shift);
2062 /* clear FLOAT and set CLR */
2063 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2064 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2065 break;
2066
2067 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2068 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
2069 gpio_num, gpio_shift);
2070 /* clear FLOAT and set SET */
2071 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2072 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2073 break;
2074
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002075 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
2077 gpio_num, gpio_shift);
2078 /* set FLOAT */
2079 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2080 break;
2081
2082 default:
2083 break;
2084 }
2085
2086 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002087 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002088
2089 return 0;
2090}
2091
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002092int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2093{
2094 /* The GPIO should be swapped if swap register is set and active */
2095 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2096 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2097 int gpio_shift = gpio_num +
2098 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2099 u32 gpio_mask = (1 << gpio_shift);
2100 u32 gpio_reg;
2101
2102 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2103 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2104 return -EINVAL;
2105 }
2106
2107 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2108 /* read GPIO int */
2109 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2110
2111 switch (mode) {
2112 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2113 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2114 "output low\n", gpio_num, gpio_shift);
2115 /* clear SET and set CLR */
2116 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2117 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2118 break;
2119
2120 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2121 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2122 "output high\n", gpio_num, gpio_shift);
2123 /* clear CLR and set SET */
2124 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2125 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2126 break;
2127
2128 default:
2129 break;
2130 }
2131
2132 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2133 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2134
2135 return 0;
2136}
2137
Eliezer Tamirf1410642008-02-28 11:51:50 -08002138static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2139{
2140 u32 spio_mask = (1 << spio_num);
2141 u32 spio_reg;
2142
2143 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2144 (spio_num > MISC_REGISTERS_SPIO_7)) {
2145 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2146 return -EINVAL;
2147 }
2148
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002149 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150 /* read SPIO and mask except the float bits */
2151 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2152
2153 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002154 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002155 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2156 /* clear FLOAT and set CLR */
2157 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2158 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2159 break;
2160
Eilon Greenstein6378c022008-08-13 15:59:25 -07002161 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002162 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2163 /* clear FLOAT and set SET */
2164 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2165 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2166 break;
2167
2168 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2169 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2170 /* set FLOAT */
2171 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2172 break;
2173
2174 default:
2175 break;
2176 }
2177
2178 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002179 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002180
2181 return 0;
2182}
2183
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002184static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002186 switch (bp->link_vars.ieee_fc &
2187 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002188 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002189 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002190 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002191 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002192
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002193 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002194 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002195 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002196 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002197
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002198 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002199 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002200 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002201
Eliezer Tamirf1410642008-02-28 11:51:50 -08002202 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002203 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002204 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 break;
2206 }
2207}
2208
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002209static void bnx2x_link_report(struct bnx2x *bp)
2210{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002211 if (bp->flags & MF_FUNC_DIS) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002212 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002213 netdev_err(bp->dev, "NIC Link is Down\n");
Eilon Greenstein2691d512009-08-12 08:22:08 +00002214 return;
2215 }
2216
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002217 if (bp->link_vars.link_up) {
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002218 u16 line_speed;
2219
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002220 if (bp->state == BNX2X_STATE_OPEN)
2221 netif_carrier_on(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002222 netdev_info(bp->dev, "NIC Link is Up, ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002223
Eilon Greenstein35c5f8f2009-10-15 00:19:05 -07002224 line_speed = bp->link_vars.line_speed;
2225 if (IS_E1HMF(bp)) {
2226 u16 vn_max_rate;
2227
2228 vn_max_rate =
2229 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
2230 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2231 if (vn_max_rate < line_speed)
2232 line_speed = vn_max_rate;
2233 }
Joe Perches7995c642010-02-17 15:01:52 +00002234 pr_cont("%d Mbps ", line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002235
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002236 if (bp->link_vars.duplex == DUPLEX_FULL)
Joe Perches7995c642010-02-17 15:01:52 +00002237 pr_cont("full duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002238 else
Joe Perches7995c642010-02-17 15:01:52 +00002239 pr_cont("half duplex");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002240
David S. Millerc0700f92008-12-16 23:53:20 -08002241 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2242 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Joe Perches7995c642010-02-17 15:01:52 +00002243 pr_cont(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002244 if (bp->link_vars.flow_ctrl &
2245 BNX2X_FLOW_CTRL_TX)
Joe Perches7995c642010-02-17 15:01:52 +00002246 pr_cont("& transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002247 } else {
Joe Perches7995c642010-02-17 15:01:52 +00002248 pr_cont(", transmit ");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002249 }
Joe Perches7995c642010-02-17 15:01:52 +00002250 pr_cont("flow control ON");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002251 }
Joe Perches7995c642010-02-17 15:01:52 +00002252 pr_cont("\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002253
2254 } else { /* link_down */
2255 netif_carrier_off(bp->dev);
Joe Perches7995c642010-02-17 15:01:52 +00002256 netdev_err(bp->dev, "NIC Link is Down\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002257 }
2258}
2259
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002260static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002261{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002262 if (!BP_NOMCP(bp)) {
2263 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002264
Eilon Greenstein19680c42008-08-13 15:47:33 -07002265 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002266 /* It is recommended to turn off RX FC for jumbo frames
2267 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00002268 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002269 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002270 else
David S. Millerc0700f92008-12-16 23:53:20 -08002271 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002272
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002273 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002274
2275 if (load_mode == LOAD_DIAG)
2276 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2277
Eilon Greenstein19680c42008-08-13 15:47:33 -07002278 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002279
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002280 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002282 bnx2x_calc_fc_adv(bp);
2283
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002284 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2285 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002286 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002287 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002288
Eilon Greenstein19680c42008-08-13 15:47:33 -07002289 return rc;
2290 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002291 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002292 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002293}
2294
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002295static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002296{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002297 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002298 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002299 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002300 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002301
Eilon Greenstein19680c42008-08-13 15:47:33 -07002302 bnx2x_calc_fc_adv(bp);
2303 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002304 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002305}
2306
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002307static void bnx2x__link_reset(struct bnx2x *bp)
2308{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002309 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002310 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002311 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002312 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002313 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002314 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002315}
2316
2317static u8 bnx2x_link_test(struct bnx2x *bp)
2318{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002319 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002320
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002321 if (!BP_NOMCP(bp)) {
2322 bnx2x_acquire_phy_lock(bp);
2323 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
2324 bnx2x_release_phy_lock(bp);
2325 } else
2326 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002327
2328 return rc;
2329}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002331static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002332{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002333 u32 r_param = bp->link_vars.line_speed / 8;
2334 u32 fair_periodic_timeout_usec;
2335 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002336
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002337 memset(&(bp->cmng.rs_vars), 0,
2338 sizeof(struct rate_shaping_vars_per_port));
2339 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002340
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002341 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2342 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002344 /* this is the threshold below which no timer arming will occur
2345 1.25 coefficient is for the threshold to be a little bigger
2346 than the real time, to compensate for timer in-accuracy */
2347 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002348 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2349
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002350 /* resolution of fairness timer */
2351 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2352 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2353 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002354
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002355 /* this is the threshold below which we won't arm the timer anymore */
2356 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002357
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002358 /* we multiply by 1e3/8 to get bytes/msec.
2359 We don't want the credits to pass a credit
2360 of the t_fair*FAIR_MEM (algorithm resolution) */
2361 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2362 /* since each tick is 4 usec */
2363 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002364}
2365
Eilon Greenstein2691d512009-08-12 08:22:08 +00002366/* Calculates the sum of vn_min_rates.
2367 It's needed for further normalizing of the min_rates.
2368 Returns:
2369 sum of vn_min_rates.
2370 or
2371 0 - if all the min_rates are 0.
2372 In the later case fainess algorithm should be deactivated.
2373 If not all min_rates are zero then those that are zeroes will be set to 1.
2374 */
2375static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2376{
2377 int all_zero = 1;
2378 int port = BP_PORT(bp);
2379 int vn;
2380
2381 bp->vn_weight_sum = 0;
2382 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2383 int func = 2*vn + port;
2384 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2385 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2386 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2387
2388 /* Skip hidden vns */
2389 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2390 continue;
2391
2392 /* If min rate is zero - set it to 1 */
2393 if (!vn_min_rate)
2394 vn_min_rate = DEF_MIN_RATE;
2395 else
2396 all_zero = 0;
2397
2398 bp->vn_weight_sum += vn_min_rate;
2399 }
2400
2401 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002402 if (all_zero) {
2403 bp->cmng.flags.cmng_enables &=
2404 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2405 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2406 " fairness will be disabled\n");
2407 } else
2408 bp->cmng.flags.cmng_enables |=
2409 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002410}
2411
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002412static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002413{
2414 struct rate_shaping_vars_per_vn m_rs_vn;
2415 struct fairness_vars_per_vn m_fair_vn;
2416 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2417 u16 vn_min_rate, vn_max_rate;
2418 int i;
2419
2420 /* If function is hidden - set min and max to zeroes */
2421 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2422 vn_min_rate = 0;
2423 vn_max_rate = 0;
2424
2425 } else {
2426 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2427 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002428 /* If min rate is zero - set it to 1 */
2429 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002430 vn_min_rate = DEF_MIN_RATE;
2431 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2432 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2433 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002434 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002435 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002436 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002437
2438 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2439 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2440
2441 /* global vn counter - maximal Mbps for this vn */
2442 m_rs_vn.vn_counter.rate = vn_max_rate;
2443
2444 /* quota - number of bytes transmitted in this period */
2445 m_rs_vn.vn_counter.quota =
2446 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2447
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002448 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002449 /* credit for each period of the fairness algorithm:
2450 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002451 vn_weight_sum should not be larger than 10000, thus
2452 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2453 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002454 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002455 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2456 (8 * bp->vn_weight_sum))),
2457 (bp->cmng.fair_vars.fair_threshold * 2));
2458 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002459 m_fair_vn.vn_credit_delta);
2460 }
2461
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002462 /* Store it to internal memory */
2463 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2464 REG_WR(bp, BAR_XSTRORM_INTMEM +
2465 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2466 ((u32 *)(&m_rs_vn))[i]);
2467
2468 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2469 REG_WR(bp, BAR_XSTRORM_INTMEM +
2470 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2471 ((u32 *)(&m_fair_vn))[i]);
2472}
2473
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002474
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002475/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002476static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002477{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002478 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002479 /* Make sure that we are synced with the current statistics */
2480 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2481
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002482 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002484 if (bp->link_vars.link_up) {
2485
Eilon Greenstein1c063282009-02-12 08:36:43 +00002486 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00002487 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002488 int port = BP_PORT(bp);
2489 u32 pause_enabled = 0;
2490
2491 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2492 pause_enabled = 1;
2493
2494 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002495 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002496 pause_enabled);
2497 }
2498
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002499 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2500 struct host_port_stats *pstats;
2501
2502 pstats = bnx2x_sp(bp, port_stats);
2503 /* reset old bmac stats */
2504 memset(&(pstats->mac_stx[0]), 0,
2505 sizeof(struct mac_stx));
2506 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002507 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002508 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2509 }
2510
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002511 /* indicate link status only if link status actually changed */
2512 if (prev_link_status != bp->link_vars.link_status)
2513 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002514
2515 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002516 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002517 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002518 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002519
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002520 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002521 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2522 if (vn == BP_E1HVN(bp))
2523 continue;
2524
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002525 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002526 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2527 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2528 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002529
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002530 if (bp->link_vars.link_up) {
2531 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002532
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002533 /* Init rate shaping and fairness contexts */
2534 bnx2x_init_port_minmax(bp);
2535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002536 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002537 bnx2x_init_vn_minmax(bp, 2*vn + port);
2538
2539 /* Store it to internal memory */
2540 for (i = 0;
2541 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2542 REG_WR(bp, BAR_XSTRORM_INTMEM +
2543 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2544 ((u32 *)(&bp->cmng))[i]);
2545 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002546 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002547}
2548
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002549static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002550{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002551 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002552 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002553
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002554 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2555
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002556 if (bp->link_vars.link_up)
2557 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2558 else
2559 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2560
Eilon Greenstein2691d512009-08-12 08:22:08 +00002561 bnx2x_calc_vn_weight_sum(bp);
2562
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002563 /* indicate link status */
2564 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002565}
2566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002567static void bnx2x_pmf_update(struct bnx2x *bp)
2568{
2569 int port = BP_PORT(bp);
2570 u32 val;
2571
2572 bp->port.pmf = 1;
2573 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2574
2575 /* enable nig attention */
2576 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2577 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2578 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002579
2580 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002581}
2582
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002583/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002584
2585/* slow path */
2586
2587/*
2588 * General service functions
2589 */
2590
Eilon Greenstein2691d512009-08-12 08:22:08 +00002591/* send the MCP a request, block until there is a reply */
2592u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
2593{
2594 int func = BP_FUNC(bp);
2595 u32 seq = ++bp->fw_seq;
2596 u32 rc = 0;
2597 u32 cnt = 1;
2598 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2599
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002600 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002601 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
2602 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2603
2604 do {
2605 /* let the FW do it's magic ... */
2606 msleep(delay);
2607
2608 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
2609
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002610 /* Give the FW up to 5 second (500*10ms) */
2611 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002612
2613 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2614 cnt*delay, rc, seq);
2615
2616 /* is this a reply to our command? */
2617 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2618 rc &= FW_MSG_CODE_MASK;
2619 else {
2620 /* FW BUG! */
2621 BNX2X_ERR("FW failed to respond!\n");
2622 bnx2x_fw_dump(bp);
2623 rc = 0;
2624 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002625 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002626
2627 return rc;
2628}
2629
Michael Chane665bfd2009-10-10 13:46:54 +00002630static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002631static void bnx2x_set_rx_mode(struct net_device *dev);
2632
2633static void bnx2x_e1h_disable(struct bnx2x *bp)
2634{
2635 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002636
2637 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002638
2639 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2640
Eilon Greenstein2691d512009-08-12 08:22:08 +00002641 netif_carrier_off(bp->dev);
2642}
2643
2644static void bnx2x_e1h_enable(struct bnx2x *bp)
2645{
2646 int port = BP_PORT(bp);
2647
2648 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2649
Eilon Greenstein2691d512009-08-12 08:22:08 +00002650 /* Tx queue should be only reenabled */
2651 netif_tx_wake_all_queues(bp->dev);
2652
Eilon Greenstein061bc702009-10-15 00:18:47 -07002653 /*
2654 * Should not call netif_carrier_on since it will be called if the link
2655 * is up when checking for link state
2656 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002657}
2658
2659static void bnx2x_update_min_max(struct bnx2x *bp)
2660{
2661 int port = BP_PORT(bp);
2662 int vn, i;
2663
2664 /* Init rate shaping and fairness contexts */
2665 bnx2x_init_port_minmax(bp);
2666
2667 bnx2x_calc_vn_weight_sum(bp);
2668
2669 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2670 bnx2x_init_vn_minmax(bp, 2*vn + port);
2671
2672 if (bp->port.pmf) {
2673 int func;
2674
2675 /* Set the attention towards other drivers on the same port */
2676 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2677 if (vn == BP_E1HVN(bp))
2678 continue;
2679
2680 func = ((vn << 1) | port);
2681 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2682 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2683 }
2684
2685 /* Store it to internal memory */
2686 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2687 REG_WR(bp, BAR_XSTRORM_INTMEM +
2688 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2689 ((u32 *)(&bp->cmng))[i]);
2690 }
2691}
2692
2693static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2694{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002695 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002696
2697 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2698
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002699 /*
2700 * This is the only place besides the function initialization
2701 * where the bp->flags can change so it is done without any
2702 * locks
2703 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002704 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
2705 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002706 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002707
2708 bnx2x_e1h_disable(bp);
2709 } else {
2710 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002711 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002712
2713 bnx2x_e1h_enable(bp);
2714 }
2715 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2716 }
2717 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
2718
2719 bnx2x_update_min_max(bp);
2720 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2721 }
2722
2723 /* Report results to MCP */
2724 if (dcc_event)
2725 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
2726 else
2727 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
2728}
2729
Michael Chan289129022009-10-10 13:46:53 +00002730/* must be called under the spq lock */
2731static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2732{
2733 struct eth_spe *next_spe = bp->spq_prod_bd;
2734
2735 if (bp->spq_prod_bd == bp->spq_last_bd) {
2736 bp->spq_prod_bd = bp->spq;
2737 bp->spq_prod_idx = 0;
2738 DP(NETIF_MSG_TIMER, "end of spq\n");
2739 } else {
2740 bp->spq_prod_bd++;
2741 bp->spq_prod_idx++;
2742 }
2743 return next_spe;
2744}
2745
2746/* must be called under the spq lock */
2747static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2748{
2749 int func = BP_FUNC(bp);
2750
2751 /* Make sure that BD data is updated before writing the producer */
2752 wmb();
2753
2754 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
2755 bp->spq_prod_idx);
2756 mmiowb();
2757}
2758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759/* the slow path queue is odd since completions arrive on the fastpath ring */
2760static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2761 u32 data_hi, u32 data_lo, int common)
2762{
Michael Chan289129022009-10-10 13:46:53 +00002763 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002764
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002765#ifdef BNX2X_STOP_ON_ERROR
2766 if (unlikely(bp->panic))
2767 return -EIO;
2768#endif
2769
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002770 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002771
2772 if (!bp->spq_left) {
2773 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002774 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002775 bnx2x_panic();
2776 return -EBUSY;
2777 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002778
Michael Chan289129022009-10-10 13:46:53 +00002779 spe = bnx2x_sp_get_next(bp);
2780
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002781 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00002782 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002783 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2784 HW_CID(bp, cid));
Michael Chan289129022009-10-10 13:46:53 +00002785 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002786 if (common)
Michael Chan289129022009-10-10 13:46:53 +00002787 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002788 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2789
Michael Chan289129022009-10-10 13:46:53 +00002790 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2791 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002792
2793 bp->spq_left--;
2794
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002795 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2796 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
2797 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2798 (u32)(U64_LO(bp->spq_mapping) +
2799 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2800 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2801
Michael Chan289129022009-10-10 13:46:53 +00002802 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002803 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002804 return 0;
2805}
2806
2807/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002808static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002809{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002810 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002811 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002812
2813 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002814 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002815 val = (1UL << 31);
2816 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2817 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2818 if (val & (1L << 31))
2819 break;
2820
2821 msleep(5);
2822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002824 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002825 rc = -EBUSY;
2826 }
2827
2828 return rc;
2829}
2830
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002831/* release split MCP access lock register */
2832static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002833{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002834 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002835}
2836
2837static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2838{
2839 struct host_def_status_block *def_sb = bp->def_status_blk;
2840 u16 rc = 0;
2841
2842 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2844 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2845 rc |= 1;
2846 }
2847 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2848 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2849 rc |= 2;
2850 }
2851 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2852 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2853 rc |= 4;
2854 }
2855 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2856 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2857 rc |= 8;
2858 }
2859 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2860 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2861 rc |= 16;
2862 }
2863 return rc;
2864}
2865
2866/*
2867 * slow path service functions
2868 */
2869
2870static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2871{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002872 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002873 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2874 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002875 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2876 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002877 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2878 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002879 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002880 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002881
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002882 if (bp->attn_state & asserted)
2883 BNX2X_ERR("IGU ERROR\n");
2884
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002885 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2886 aeu_mask = REG_RD(bp, aeu_addr);
2887
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002888 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002889 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002890 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002891 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002893 REG_WR(bp, aeu_addr, aeu_mask);
2894 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002896 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002897 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002898 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002899
2900 if (asserted & ATTN_HARD_WIRED_MASK) {
2901 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002902
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002903 bnx2x_acquire_phy_lock(bp);
2904
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002905 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002906 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002907 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002908
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002909 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002910
2911 /* handle unicore attn? */
2912 }
2913 if (asserted & ATTN_SW_TIMER_4_FUNC)
2914 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2915
2916 if (asserted & GPIO_2_FUNC)
2917 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2918
2919 if (asserted & GPIO_3_FUNC)
2920 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2921
2922 if (asserted & GPIO_4_FUNC)
2923 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2924
2925 if (port == 0) {
2926 if (asserted & ATTN_GENERAL_ATTN_1) {
2927 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2928 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2929 }
2930 if (asserted & ATTN_GENERAL_ATTN_2) {
2931 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2932 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2933 }
2934 if (asserted & ATTN_GENERAL_ATTN_3) {
2935 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2936 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2937 }
2938 } else {
2939 if (asserted & ATTN_GENERAL_ATTN_4) {
2940 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2941 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2942 }
2943 if (asserted & ATTN_GENERAL_ATTN_5) {
2944 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2945 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2946 }
2947 if (asserted & ATTN_GENERAL_ATTN_6) {
2948 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2949 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2950 }
2951 }
2952
2953 } /* if hardwired */
2954
Eilon Greenstein5c862842008-08-13 15:51:48 -07002955 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2956 asserted, hc_addr);
2957 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002958
2959 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002960 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002961 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002962 bnx2x_release_phy_lock(bp);
2963 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002964}
2965
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002966static inline void bnx2x_fan_failure(struct bnx2x *bp)
2967{
2968 int port = BP_PORT(bp);
2969
2970 /* mark the failure */
2971 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2972 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2973 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2974 bp->link_params.ext_phy_config);
2975
2976 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002977 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
2978 " the driver to shutdown the card to prevent permanent"
2979 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002980}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002981
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002982static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2983{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002985 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002986 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002987
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002988 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2989 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002991 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002992
2993 val = REG_RD(bp, reg_offset);
2994 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2995 REG_WR(bp, reg_offset, val);
2996
2997 BNX2X_ERR("SPIO5 hw attention\n");
2998
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002999 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00003000 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
3001 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07003002 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003003 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07003004 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003005 /* The PHY reset is controlled by GPIO 1 */
3006 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
3007 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003008 break;
3009
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003010 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
3011 /* The PHY reset is controlled by GPIO 1 */
3012 /* fake the port number to cancel the swap done in
3013 set_gpio() */
3014 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
3015 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
3016 port = (swap_val && swap_override) ^ 1;
3017 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
3018 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
3019 break;
3020
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003021 default:
3022 break;
3023 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003024 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003025 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003026
Eilon Greenstein589abe32009-02-12 08:36:55 +00003027 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3028 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3029 bnx2x_acquire_phy_lock(bp);
3030 bnx2x_handle_module_detect_int(&bp->link_params);
3031 bnx2x_release_phy_lock(bp);
3032 }
3033
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003034 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3035
3036 val = REG_RD(bp, reg_offset);
3037 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3038 REG_WR(bp, reg_offset, val);
3039
3040 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003041 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003042 bnx2x_panic();
3043 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003044}
3045
3046static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3047{
3048 u32 val;
3049
Eilon Greenstein0626b892009-02-12 08:38:14 +00003050 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003051
3052 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3053 BNX2X_ERR("DB hw attention 0x%x\n", val);
3054 /* DORQ discard attention */
3055 if (val & 0x2)
3056 BNX2X_ERR("FATAL error from DORQ\n");
3057 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003058
3059 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3060
3061 int port = BP_PORT(bp);
3062 int reg_offset;
3063
3064 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3065 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3066
3067 val = REG_RD(bp, reg_offset);
3068 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3069 REG_WR(bp, reg_offset, val);
3070
3071 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003072 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003073 bnx2x_panic();
3074 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003075}
3076
3077static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3078{
3079 u32 val;
3080
3081 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3082
3083 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3084 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3085 /* CFC error attention */
3086 if (val & 0x2)
3087 BNX2X_ERR("FATAL error from CFC\n");
3088 }
3089
3090 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3091
3092 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3093 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3094 /* RQ_USDMDP_FIFO_OVERFLOW */
3095 if (val & 0x18000)
3096 BNX2X_ERR("FATAL error from PXP\n");
3097 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003098
3099 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3100
3101 int port = BP_PORT(bp);
3102 int reg_offset;
3103
3104 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3105 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3106
3107 val = REG_RD(bp, reg_offset);
3108 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3109 REG_WR(bp, reg_offset, val);
3110
3111 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003112 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003113 bnx2x_panic();
3114 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003115}
3116
3117static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3118{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003119 u32 val;
3120
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003121 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3122
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003123 if (attn & BNX2X_PMF_LINK_ASSERT) {
3124 int func = BP_FUNC(bp);
3125
3126 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003127 bp->mf_config = SHMEM_RD(bp,
3128 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003129 val = SHMEM_RD(bp, func_mb[func].drv_status);
3130 if (val & DRV_STATUS_DCC_EVENT_MASK)
3131 bnx2x_dcc_event(bp,
3132 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003133 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003134 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003135 bnx2x_pmf_update(bp);
3136
3137 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003138
3139 BNX2X_ERR("MC assert!\n");
3140 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3141 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3142 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3143 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3144 bnx2x_panic();
3145
3146 } else if (attn & BNX2X_MCP_ASSERT) {
3147
3148 BNX2X_ERR("MCP assert!\n");
3149 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003150 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003151
3152 } else
3153 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3154 }
3155
3156 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003157 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3158 if (attn & BNX2X_GRC_TIMEOUT) {
3159 val = CHIP_IS_E1H(bp) ?
3160 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
3161 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3162 }
3163 if (attn & BNX2X_GRC_RSV) {
3164 val = CHIP_IS_E1H(bp) ?
3165 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
3166 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3167 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003168 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003169 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003170}
3171
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003172static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode);
3173static int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
3174
3175
3176#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
3177#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
3178#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
3179#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
3180#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
3181#define CHIP_PARITY_SUPPORTED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
3182/*
3183 * should be run under rtnl lock
3184 */
3185static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3186{
3187 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3188 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
3189 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3190 barrier();
3191 mmiowb();
3192}
3193
3194/*
3195 * should be run under rtnl lock
3196 */
3197static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
3198{
3199 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3200 val |= (1 << 16);
3201 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3202 barrier();
3203 mmiowb();
3204}
3205
3206/*
3207 * should be run under rtnl lock
3208 */
3209static inline bool bnx2x_reset_is_done(struct bnx2x *bp)
3210{
3211 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3212 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3213 return (val & RESET_DONE_FLAG_MASK) ? false : true;
3214}
3215
3216/*
3217 * should be run under rtnl lock
3218 */
3219static inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
3220{
3221 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3222
3223 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3224
3225 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
3226 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3227 barrier();
3228 mmiowb();
3229}
3230
3231/*
3232 * should be run under rtnl lock
3233 */
3234static inline u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
3235{
3236 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3237
3238 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3239
3240 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
3241 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3242 barrier();
3243 mmiowb();
3244
3245 return val1;
3246}
3247
3248/*
3249 * should be run under rtnl lock
3250 */
3251static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
3252{
3253 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
3254}
3255
3256static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3257{
3258 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3259 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
3260}
3261
3262static inline void _print_next_block(int idx, const char *blk)
3263{
3264 if (idx)
3265 pr_cont(", ");
3266 pr_cont("%s", blk);
3267}
3268
3269static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
3270{
3271 int i = 0;
3272 u32 cur_bit = 0;
3273 for (i = 0; sig; i++) {
3274 cur_bit = ((u32)0x1 << i);
3275 if (sig & cur_bit) {
3276 switch (cur_bit) {
3277 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3278 _print_next_block(par_num++, "BRB");
3279 break;
3280 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3281 _print_next_block(par_num++, "PARSER");
3282 break;
3283 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3284 _print_next_block(par_num++, "TSDM");
3285 break;
3286 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3287 _print_next_block(par_num++, "SEARCHER");
3288 break;
3289 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3290 _print_next_block(par_num++, "TSEMI");
3291 break;
3292 }
3293
3294 /* Clear the bit */
3295 sig &= ~cur_bit;
3296 }
3297 }
3298
3299 return par_num;
3300}
3301
3302static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
3303{
3304 int i = 0;
3305 u32 cur_bit = 0;
3306 for (i = 0; sig; i++) {
3307 cur_bit = ((u32)0x1 << i);
3308 if (sig & cur_bit) {
3309 switch (cur_bit) {
3310 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3311 _print_next_block(par_num++, "PBCLIENT");
3312 break;
3313 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3314 _print_next_block(par_num++, "QM");
3315 break;
3316 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3317 _print_next_block(par_num++, "XSDM");
3318 break;
3319 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3320 _print_next_block(par_num++, "XSEMI");
3321 break;
3322 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3323 _print_next_block(par_num++, "DOORBELLQ");
3324 break;
3325 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3326 _print_next_block(par_num++, "VAUX PCI CORE");
3327 break;
3328 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3329 _print_next_block(par_num++, "DEBUG");
3330 break;
3331 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3332 _print_next_block(par_num++, "USDM");
3333 break;
3334 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3335 _print_next_block(par_num++, "USEMI");
3336 break;
3337 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3338 _print_next_block(par_num++, "UPB");
3339 break;
3340 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3341 _print_next_block(par_num++, "CSDM");
3342 break;
3343 }
3344
3345 /* Clear the bit */
3346 sig &= ~cur_bit;
3347 }
3348 }
3349
3350 return par_num;
3351}
3352
3353static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
3354{
3355 int i = 0;
3356 u32 cur_bit = 0;
3357 for (i = 0; sig; i++) {
3358 cur_bit = ((u32)0x1 << i);
3359 if (sig & cur_bit) {
3360 switch (cur_bit) {
3361 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3362 _print_next_block(par_num++, "CSEMI");
3363 break;
3364 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3365 _print_next_block(par_num++, "PXP");
3366 break;
3367 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3368 _print_next_block(par_num++,
3369 "PXPPCICLOCKCLIENT");
3370 break;
3371 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3372 _print_next_block(par_num++, "CFC");
3373 break;
3374 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3375 _print_next_block(par_num++, "CDU");
3376 break;
3377 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3378 _print_next_block(par_num++, "IGU");
3379 break;
3380 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3381 _print_next_block(par_num++, "MISC");
3382 break;
3383 }
3384
3385 /* Clear the bit */
3386 sig &= ~cur_bit;
3387 }
3388 }
3389
3390 return par_num;
3391}
3392
3393static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
3394{
3395 int i = 0;
3396 u32 cur_bit = 0;
3397 for (i = 0; sig; i++) {
3398 cur_bit = ((u32)0x1 << i);
3399 if (sig & cur_bit) {
3400 switch (cur_bit) {
3401 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3402 _print_next_block(par_num++, "MCP ROM");
3403 break;
3404 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3405 _print_next_block(par_num++, "MCP UMP RX");
3406 break;
3407 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3408 _print_next_block(par_num++, "MCP UMP TX");
3409 break;
3410 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3411 _print_next_block(par_num++, "MCP SCPAD");
3412 break;
3413 }
3414
3415 /* Clear the bit */
3416 sig &= ~cur_bit;
3417 }
3418 }
3419
3420 return par_num;
3421}
3422
3423static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
3424 u32 sig2, u32 sig3)
3425{
3426 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3427 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3428 int par_num = 0;
3429 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3430 "[0]:0x%08x [1]:0x%08x "
3431 "[2]:0x%08x [3]:0x%08x\n",
3432 sig0 & HW_PRTY_ASSERT_SET_0,
3433 sig1 & HW_PRTY_ASSERT_SET_1,
3434 sig2 & HW_PRTY_ASSERT_SET_2,
3435 sig3 & HW_PRTY_ASSERT_SET_3);
3436 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
3437 bp->dev->name);
3438 par_num = bnx2x_print_blocks_with_parity0(
3439 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
3440 par_num = bnx2x_print_blocks_with_parity1(
3441 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
3442 par_num = bnx2x_print_blocks_with_parity2(
3443 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
3444 par_num = bnx2x_print_blocks_with_parity3(
3445 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
3446 printk("\n");
3447 return true;
3448 } else
3449 return false;
3450}
3451
3452static bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003453{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003454 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003455 int port = BP_PORT(bp);
3456
3457 attn.sig[0] = REG_RD(bp,
3458 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3459 port*4);
3460 attn.sig[1] = REG_RD(bp,
3461 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3462 port*4);
3463 attn.sig[2] = REG_RD(bp,
3464 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3465 port*4);
3466 attn.sig[3] = REG_RD(bp,
3467 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3468 port*4);
3469
3470 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
3471 attn.sig[3]);
3472}
3473
3474static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3475{
3476 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003477 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003478 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003479 u32 reg_addr;
3480 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003481 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003482
3483 /* need to take HW lock because MCP or other port might also
3484 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003485 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003486
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003487 if (bnx2x_chk_parity_attn(bp)) {
3488 bp->recovery_state = BNX2X_RECOVERY_INIT;
3489 bnx2x_set_reset_in_progress(bp);
3490 schedule_delayed_work(&bp->reset_task, 0);
3491 /* Disable HW interrupts */
3492 bnx2x_int_disable(bp);
3493 bnx2x_release_alr(bp);
3494 /* In case of parity errors don't handle attentions so that
3495 * other function would "see" parity errors.
3496 */
3497 return;
3498 }
3499
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003500 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3501 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3502 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3503 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003504 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
3505 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003506
3507 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3508 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003509 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003511 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003512 index, group_mask->sig[0], group_mask->sig[1],
3513 group_mask->sig[2], group_mask->sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003514
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003515 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003516 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003517 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003518 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003519 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003520 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003521 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003522 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003523 }
3524 }
3525
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003526 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003527
Eilon Greenstein5c862842008-08-13 15:51:48 -07003528 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003529
3530 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003531 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
3532 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003533 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003534
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003535 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003536 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003537
3538 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3539 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3540
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003541 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3542 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003543
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003544 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3545 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003546 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003547 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3548
3549 REG_WR(bp, reg_addr, aeu_mask);
3550 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551
3552 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3553 bp->attn_state &= ~deasserted;
3554 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3555}
3556
3557static void bnx2x_attn_int(struct bnx2x *bp)
3558{
3559 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003560 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3561 attn_bits);
3562 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3563 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003564 u32 attn_state = bp->attn_state;
3565
3566 /* look for changed bits */
3567 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3568 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3569
3570 DP(NETIF_MSG_HW,
3571 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3572 attn_bits, attn_ack, asserted, deasserted);
3573
3574 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003575 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576
3577 /* handle bits that were raised */
3578 if (asserted)
3579 bnx2x_attn_int_asserted(bp, asserted);
3580
3581 if (deasserted)
3582 bnx2x_attn_int_deasserted(bp, deasserted);
3583}
3584
3585static void bnx2x_sp_task(struct work_struct *work)
3586{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003587 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003588 u16 status;
3589
3590 /* Return here if interrupt is disabled */
3591 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003592 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003593 return;
3594 }
3595
3596 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003597/* if (status == 0) */
3598/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003599
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003600 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003601
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003602 /* HW attentions */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003603 if (status & 0x1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003604 bnx2x_attn_int(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003605 status &= ~0x1;
3606 }
3607
3608 /* CStorm events: STAT_QUERY */
3609 if (status & 0x2) {
3610 DP(BNX2X_MSG_SP, "CStorm events: STAT_QUERY\n");
3611 status &= ~0x2;
3612 }
3613
3614 if (unlikely(status))
3615 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
3616 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003617
Eilon Greenstein68d59482009-01-14 21:27:36 -08003618 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003619 IGU_INT_NOP, 1);
3620 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
3621 IGU_INT_NOP, 1);
3622 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
3623 IGU_INT_NOP, 1);
3624 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
3625 IGU_INT_NOP, 1);
3626 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
3627 IGU_INT_ENABLE, 1);
3628}
3629
3630static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
3631{
3632 struct net_device *dev = dev_instance;
3633 struct bnx2x *bp = netdev_priv(dev);
3634
3635 /* Return here if interrupt is disabled */
3636 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003637 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003638 return IRQ_HANDLED;
3639 }
3640
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003641 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003642
3643#ifdef BNX2X_STOP_ON_ERROR
3644 if (unlikely(bp->panic))
3645 return IRQ_HANDLED;
3646#endif
3647
Michael Chan993ac7b2009-10-10 13:46:56 +00003648#ifdef BCM_CNIC
3649 {
3650 struct cnic_ops *c_ops;
3651
3652 rcu_read_lock();
3653 c_ops = rcu_dereference(bp->cnic_ops);
3654 if (c_ops)
3655 c_ops->cnic_handler(bp->cnic_data, NULL);
3656 rcu_read_unlock();
3657 }
3658#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003659 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003660
3661 return IRQ_HANDLED;
3662}
3663
3664/* end of slow path */
3665
3666/* Statistics */
3667
3668/****************************************************************************
3669* Macros
3670****************************************************************************/
3671
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672/* sum[hi:lo] += add[hi:lo] */
3673#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
3674 do { \
3675 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08003676 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003677 } while (0)
3678
3679/* difference = minuend - subtrahend */
3680#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
3681 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003682 if (m_lo < s_lo) { \
3683 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003684 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003685 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003686 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003687 d_hi--; \
3688 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003689 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003690 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003691 d_hi = 0; \
3692 d_lo = 0; \
3693 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003694 } else { \
3695 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003696 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003697 d_hi = 0; \
3698 d_lo = 0; \
3699 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003700 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003701 d_hi = m_hi - s_hi; \
3702 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003703 } \
3704 } \
3705 } while (0)
3706
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003707#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003708 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003709 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3710 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3711 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3712 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3713 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3714 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003715 } while (0)
3716
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003717#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003718 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003719 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3720 diff.lo, new->s##_lo, old->s##_lo); \
3721 ADD_64(estats->t##_hi, diff.hi, \
3722 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003723 } while (0)
3724
3725/* sum[hi:lo] += add */
3726#define ADD_EXTEND_64(s_hi, s_lo, a) \
3727 do { \
3728 s_lo += a; \
3729 s_hi += (s_lo < a) ? 1 : 0; \
3730 } while (0)
3731
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003732#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003733 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003734 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3735 pstats->mac_stx[1].s##_lo, \
3736 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003737 } while (0)
3738
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003739#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003740 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003741 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3742 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003743 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3744 } while (0)
3745
3746#define UPDATE_EXTEND_USTAT(s, t) \
3747 do { \
3748 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3749 old_uclient->s = uclient->s; \
3750 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003751 } while (0)
3752
3753#define UPDATE_EXTEND_XSTAT(s, t) \
3754 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003755 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3756 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003757 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3758 } while (0)
3759
3760/* minuend -= subtrahend */
3761#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3762 do { \
3763 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3764 } while (0)
3765
3766/* minuend[hi:lo] -= subtrahend */
3767#define SUB_EXTEND_64(m_hi, m_lo, s) \
3768 do { \
3769 SUB_64(m_hi, 0, m_lo, s); \
3770 } while (0)
3771
3772#define SUB_EXTEND_USTAT(s, t) \
3773 do { \
3774 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3775 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003776 } while (0)
3777
3778/*
3779 * General service functions
3780 */
3781
3782static inline long bnx2x_hilo(u32 *hiref)
3783{
3784 u32 lo = *(hiref + 1);
3785#if (BITS_PER_LONG == 64)
3786 u32 hi = *hiref;
3787
3788 return HILO_U64(hi, lo);
3789#else
3790 return lo;
3791#endif
3792}
3793
3794/*
3795 * Init service functions
3796 */
3797
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003798static void bnx2x_storm_stats_post(struct bnx2x *bp)
3799{
3800 if (!bp->stats_pending) {
3801 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003802 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003803
3804 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003805 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003806 for_each_queue(bp, i)
3807 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003808
3809 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3810 ((u32 *)&ramrod_data)[1],
3811 ((u32 *)&ramrod_data)[0], 0);
3812 if (rc == 0) {
3813 /* stats ramrod has it's own slot on the spq */
3814 bp->spq_left++;
3815 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003816 }
3817 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003818}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003819
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003820static void bnx2x_hw_stats_post(struct bnx2x *bp)
3821{
3822 struct dmae_command *dmae = &bp->stats_dmae;
3823 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3824
3825 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003826 if (CHIP_REV_IS_SLOW(bp))
3827 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003828
3829 /* loader */
3830 if (bp->executer_idx) {
3831 int loader_idx = PMF_DMAE_C(bp);
3832
3833 memset(dmae, 0, sizeof(struct dmae_command));
3834
3835 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3836 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3837 DMAE_CMD_DST_RESET |
3838#ifdef __BIG_ENDIAN
3839 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3840#else
3841 DMAE_CMD_ENDIANITY_DW_SWAP |
3842#endif
3843 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3844 DMAE_CMD_PORT_0) |
3845 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3846 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3847 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3848 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3849 sizeof(struct dmae_command) *
3850 (loader_idx + 1)) >> 2;
3851 dmae->dst_addr_hi = 0;
3852 dmae->len = sizeof(struct dmae_command) >> 2;
3853 if (CHIP_IS_E1(bp))
3854 dmae->len--;
3855 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3856 dmae->comp_addr_hi = 0;
3857 dmae->comp_val = 1;
3858
3859 *stats_comp = 0;
3860 bnx2x_post_dmae(bp, dmae, loader_idx);
3861
3862 } else if (bp->func_stx) {
3863 *stats_comp = 0;
3864 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3865 }
3866}
3867
3868static int bnx2x_stats_comp(struct bnx2x *bp)
3869{
3870 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3871 int cnt = 10;
3872
3873 might_sleep();
3874 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003875 if (!cnt) {
3876 BNX2X_ERR("timeout waiting for stats finished\n");
3877 break;
3878 }
3879 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003880 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003881 }
3882 return 1;
3883}
3884
3885/*
3886 * Statistics service functions
3887 */
3888
3889static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3890{
3891 struct dmae_command *dmae;
3892 u32 opcode;
3893 int loader_idx = PMF_DMAE_C(bp);
3894 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3895
3896 /* sanity */
3897 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3898 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003899 return;
3900 }
3901
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003902 bp->executer_idx = 0;
3903
3904 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3905 DMAE_CMD_C_ENABLE |
3906 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3907#ifdef __BIG_ENDIAN
3908 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3909#else
3910 DMAE_CMD_ENDIANITY_DW_SWAP |
3911#endif
3912 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3913 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3914
3915 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3916 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3917 dmae->src_addr_lo = bp->port.port_stx >> 2;
3918 dmae->src_addr_hi = 0;
3919 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3920 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3921 dmae->len = DMAE_LEN32_RD_MAX;
3922 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3923 dmae->comp_addr_hi = 0;
3924 dmae->comp_val = 1;
3925
3926 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3927 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3928 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3929 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003930 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3931 DMAE_LEN32_RD_MAX * 4);
3932 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3933 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003934 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3935 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3936 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3937 dmae->comp_val = DMAE_COMP_VAL;
3938
3939 *stats_comp = 0;
3940 bnx2x_hw_stats_post(bp);
3941 bnx2x_stats_comp(bp);
3942}
3943
3944static void bnx2x_port_stats_init(struct bnx2x *bp)
3945{
3946 struct dmae_command *dmae;
3947 int port = BP_PORT(bp);
3948 int vn = BP_E1HVN(bp);
3949 u32 opcode;
3950 int loader_idx = PMF_DMAE_C(bp);
3951 u32 mac_addr;
3952 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3953
3954 /* sanity */
3955 if (!bp->link_vars.link_up || !bp->port.pmf) {
3956 BNX2X_ERR("BUG!\n");
3957 return;
3958 }
3959
3960 bp->executer_idx = 0;
3961
3962 /* MCP */
3963 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3964 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3965 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3966#ifdef __BIG_ENDIAN
3967 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3968#else
3969 DMAE_CMD_ENDIANITY_DW_SWAP |
3970#endif
3971 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3972 (vn << DMAE_CMD_E1HVN_SHIFT));
3973
3974 if (bp->port.port_stx) {
3975
3976 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3977 dmae->opcode = opcode;
3978 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3979 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3980 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3981 dmae->dst_addr_hi = 0;
3982 dmae->len = sizeof(struct host_port_stats) >> 2;
3983 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3984 dmae->comp_addr_hi = 0;
3985 dmae->comp_val = 1;
3986 }
3987
3988 if (bp->func_stx) {
3989
3990 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3991 dmae->opcode = opcode;
3992 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3993 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3994 dmae->dst_addr_lo = bp->func_stx >> 2;
3995 dmae->dst_addr_hi = 0;
3996 dmae->len = sizeof(struct host_func_stats) >> 2;
3997 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3998 dmae->comp_addr_hi = 0;
3999 dmae->comp_val = 1;
4000 }
4001
4002 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4004 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
4005 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4006#ifdef __BIG_ENDIAN
4007 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4008#else
4009 DMAE_CMD_ENDIANITY_DW_SWAP |
4010#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004011 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4012 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004013
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004014 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004015
4016 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
4017 NIG_REG_INGRESS_BMAC0_MEM);
4018
4019 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
4020 BIGMAC_REGISTER_TX_STAT_GTBYT */
4021 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4022 dmae->opcode = opcode;
4023 dmae->src_addr_lo = (mac_addr +
4024 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4025 dmae->src_addr_hi = 0;
4026 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4027 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4028 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
4029 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
4030 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4031 dmae->comp_addr_hi = 0;
4032 dmae->comp_val = 1;
4033
4034 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
4035 BIGMAC_REGISTER_RX_STAT_GRIPJ */
4036 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4037 dmae->opcode = opcode;
4038 dmae->src_addr_lo = (mac_addr +
4039 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4040 dmae->src_addr_hi = 0;
4041 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004042 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004043 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004044 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004045 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
4046 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
4047 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4048 dmae->comp_addr_hi = 0;
4049 dmae->comp_val = 1;
4050
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004051 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004052
4053 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
4054
4055 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
4056 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4057 dmae->opcode = opcode;
4058 dmae->src_addr_lo = (mac_addr +
4059 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
4060 dmae->src_addr_hi = 0;
4061 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
4062 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
4063 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
4064 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4065 dmae->comp_addr_hi = 0;
4066 dmae->comp_val = 1;
4067
4068 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
4069 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4070 dmae->opcode = opcode;
4071 dmae->src_addr_lo = (mac_addr +
4072 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
4073 dmae->src_addr_hi = 0;
4074 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004075 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004076 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004077 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004078 dmae->len = 1;
4079 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4080 dmae->comp_addr_hi = 0;
4081 dmae->comp_val = 1;
4082
4083 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
4084 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4085 dmae->opcode = opcode;
4086 dmae->src_addr_lo = (mac_addr +
4087 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
4088 dmae->src_addr_hi = 0;
4089 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004090 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004091 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004092 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004093 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
4094 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4095 dmae->comp_addr_hi = 0;
4096 dmae->comp_val = 1;
4097 }
4098
4099 /* NIG */
4100 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004101 dmae->opcode = opcode;
4102 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
4103 NIG_REG_STAT0_BRB_DISCARD) >> 2;
4104 dmae->src_addr_hi = 0;
4105 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
4106 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
4107 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
4108 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4109 dmae->comp_addr_hi = 0;
4110 dmae->comp_val = 1;
4111
4112 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4113 dmae->opcode = opcode;
4114 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
4115 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
4116 dmae->src_addr_hi = 0;
4117 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4118 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4119 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4120 offsetof(struct nig_stats, egress_mac_pkt0_lo));
4121 dmae->len = (2*sizeof(u32)) >> 2;
4122 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4123 dmae->comp_addr_hi = 0;
4124 dmae->comp_val = 1;
4125
4126 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004127 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4128 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4129 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4130#ifdef __BIG_ENDIAN
4131 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4132#else
4133 DMAE_CMD_ENDIANITY_DW_SWAP |
4134#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004135 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4136 (vn << DMAE_CMD_E1HVN_SHIFT));
4137 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
4138 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004139 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004140 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
4141 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4142 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
4143 offsetof(struct nig_stats, egress_mac_pkt1_lo));
4144 dmae->len = (2*sizeof(u32)) >> 2;
4145 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4146 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4147 dmae->comp_val = DMAE_COMP_VAL;
4148
4149 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004150}
4151
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004152static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004153{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004154 struct dmae_command *dmae = &bp->stats_dmae;
4155 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004157 /* sanity */
4158 if (!bp->func_stx) {
4159 BNX2X_ERR("BUG!\n");
4160 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004161 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004162
4163 bp->executer_idx = 0;
4164 memset(dmae, 0, sizeof(struct dmae_command));
4165
4166 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4167 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4168 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4169#ifdef __BIG_ENDIAN
4170 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4171#else
4172 DMAE_CMD_ENDIANITY_DW_SWAP |
4173#endif
4174 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4175 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4176 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4177 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4178 dmae->dst_addr_lo = bp->func_stx >> 2;
4179 dmae->dst_addr_hi = 0;
4180 dmae->len = sizeof(struct host_func_stats) >> 2;
4181 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4182 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4183 dmae->comp_val = DMAE_COMP_VAL;
4184
4185 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004186}
4187
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004188static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004189{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004190 if (bp->port.pmf)
4191 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004192
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004193 else if (bp->func_stx)
4194 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004195
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004196 bnx2x_hw_stats_post(bp);
4197 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004198}
4199
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004200static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004201{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004202 bnx2x_stats_comp(bp);
4203 bnx2x_stats_pmf_update(bp);
4204 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004205}
4206
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004207static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004208{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004209 bnx2x_stats_comp(bp);
4210 bnx2x_stats_start(bp);
4211}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004212
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004213static void bnx2x_bmac_stats_update(struct bnx2x *bp)
4214{
4215 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
4216 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004217 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004218 struct {
4219 u32 lo;
4220 u32 hi;
4221 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004222
4223 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
4224 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
4225 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
4226 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
4227 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
4228 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004229 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004230 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004231 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004232 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
4233 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
4234 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
4235 UPDATE_STAT64(tx_stat_gt127,
4236 tx_stat_etherstatspkts65octetsto127octets);
4237 UPDATE_STAT64(tx_stat_gt255,
4238 tx_stat_etherstatspkts128octetsto255octets);
4239 UPDATE_STAT64(tx_stat_gt511,
4240 tx_stat_etherstatspkts256octetsto511octets);
4241 UPDATE_STAT64(tx_stat_gt1023,
4242 tx_stat_etherstatspkts512octetsto1023octets);
4243 UPDATE_STAT64(tx_stat_gt1518,
4244 tx_stat_etherstatspkts1024octetsto1522octets);
4245 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
4246 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
4247 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
4248 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
4249 UPDATE_STAT64(tx_stat_gterr,
4250 tx_stat_dot3statsinternalmactransmiterrors);
4251 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004252
4253 estats->pause_frames_received_hi =
4254 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
4255 estats->pause_frames_received_lo =
4256 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
4257
4258 estats->pause_frames_sent_hi =
4259 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
4260 estats->pause_frames_sent_lo =
4261 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004262}
4263
4264static void bnx2x_emac_stats_update(struct bnx2x *bp)
4265{
4266 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
4267 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004268 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004269
4270 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
4271 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
4272 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
4273 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
4274 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
4275 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
4276 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
4277 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
4278 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
4279 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
4280 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
4281 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
4282 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
4283 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
4284 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
4285 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
4286 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
4287 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
4288 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
4289 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
4290 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
4291 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
4292 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
4293 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
4294 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
4295 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
4296 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
4297 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
4298 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
4299 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
4300 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004301
4302 estats->pause_frames_received_hi =
4303 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
4304 estats->pause_frames_received_lo =
4305 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
4306 ADD_64(estats->pause_frames_received_hi,
4307 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
4308 estats->pause_frames_received_lo,
4309 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
4310
4311 estats->pause_frames_sent_hi =
4312 pstats->mac_stx[1].tx_stat_outxonsent_hi;
4313 estats->pause_frames_sent_lo =
4314 pstats->mac_stx[1].tx_stat_outxonsent_lo;
4315 ADD_64(estats->pause_frames_sent_hi,
4316 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
4317 estats->pause_frames_sent_lo,
4318 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004319}
4320
4321static int bnx2x_hw_stats_update(struct bnx2x *bp)
4322{
4323 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
4324 struct nig_stats *old = &(bp->port.old_nig_stats);
4325 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
4326 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004327 struct {
4328 u32 lo;
4329 u32 hi;
4330 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004331
4332 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
4333 bnx2x_bmac_stats_update(bp);
4334
4335 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
4336 bnx2x_emac_stats_update(bp);
4337
4338 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00004339 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004340 return -1;
4341 }
4342
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004343 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
4344 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004345 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
4346 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004347
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004348 UPDATE_STAT64_NIG(egress_mac_pkt0,
4349 etherstatspkts1024octetsto1522octets);
4350 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004351
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004352 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004353
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004354 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
4355 sizeof(struct mac_stx));
4356 estats->brb_drop_hi = pstats->brb_drop_hi;
4357 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004358
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004359 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004360
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004361 if (!BP_NOMCP(bp)) {
4362 u32 nig_timer_max =
4363 SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
4364 if (nig_timer_max != estats->nig_timer_max) {
4365 estats->nig_timer_max = nig_timer_max;
4366 BNX2X_ERR("NIG timer max (%u)\n",
4367 estats->nig_timer_max);
4368 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00004369 }
4370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004371 return 0;
4372}
4373
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004374static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004375{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004376 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004377 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004378 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004379 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
4380 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004381 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004382
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004383 memcpy(&(fstats->total_bytes_received_hi),
4384 &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004385 sizeof(struct host_func_stats) - 2*sizeof(u32));
4386 estats->error_bytes_received_hi = 0;
4387 estats->error_bytes_received_lo = 0;
4388 estats->etherstatsoverrsizepkts_hi = 0;
4389 estats->etherstatsoverrsizepkts_lo = 0;
4390 estats->no_buff_discard_hi = 0;
4391 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004392
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004393 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004394 struct bnx2x_fastpath *fp = &bp->fp[i];
4395 int cl_id = fp->cl_id;
4396 struct tstorm_per_client_stats *tclient =
4397 &stats->tstorm_common.client_statistics[cl_id];
4398 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
4399 struct ustorm_per_client_stats *uclient =
4400 &stats->ustorm_common.client_statistics[cl_id];
4401 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
4402 struct xstorm_per_client_stats *xclient =
4403 &stats->xstorm_common.client_statistics[cl_id];
4404 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
4405 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4406 u32 diff;
4407
4408 /* are storm stats valid? */
4409 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
4410 bp->stats_counter) {
4411 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004412 " xstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004413 i, xclient->stats_counter, bp->stats_counter);
4414 return -1;
4415 }
4416 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
4417 bp->stats_counter) {
4418 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004419 " tstorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004420 i, tclient->stats_counter, bp->stats_counter);
4421 return -2;
4422 }
4423 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
4424 bp->stats_counter) {
4425 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004426 " ustorm counter (0x%x) != stats_counter (0x%x)\n",
Eilon Greensteinde832a52009-02-12 08:36:33 +00004427 i, uclient->stats_counter, bp->stats_counter);
4428 return -4;
4429 }
4430
4431 qstats->total_bytes_received_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004432 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004433 qstats->total_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004434 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
4435
4436 ADD_64(qstats->total_bytes_received_hi,
4437 le32_to_cpu(tclient->rcv_multicast_bytes.hi),
4438 qstats->total_bytes_received_lo,
4439 le32_to_cpu(tclient->rcv_multicast_bytes.lo));
4440
4441 ADD_64(qstats->total_bytes_received_hi,
4442 le32_to_cpu(tclient->rcv_unicast_bytes.hi),
4443 qstats->total_bytes_received_lo,
4444 le32_to_cpu(tclient->rcv_unicast_bytes.lo));
4445
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004446 SUB_64(qstats->total_bytes_received_hi,
4447 le32_to_cpu(uclient->bcast_no_buff_bytes.hi),
4448 qstats->total_bytes_received_lo,
4449 le32_to_cpu(uclient->bcast_no_buff_bytes.lo));
4450
4451 SUB_64(qstats->total_bytes_received_hi,
4452 le32_to_cpu(uclient->mcast_no_buff_bytes.hi),
4453 qstats->total_bytes_received_lo,
4454 le32_to_cpu(uclient->mcast_no_buff_bytes.lo));
4455
4456 SUB_64(qstats->total_bytes_received_hi,
4457 le32_to_cpu(uclient->ucast_no_buff_bytes.hi),
4458 qstats->total_bytes_received_lo,
4459 le32_to_cpu(uclient->ucast_no_buff_bytes.lo));
4460
Eilon Greensteinca003922009-08-12 22:53:28 -07004461 qstats->valid_bytes_received_hi =
4462 qstats->total_bytes_received_hi;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004463 qstats->valid_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004464 qstats->total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004465
Eilon Greensteinde832a52009-02-12 08:36:33 +00004466 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004467 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004468 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004469 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004470
4471 ADD_64(qstats->total_bytes_received_hi,
4472 qstats->error_bytes_received_hi,
4473 qstats->total_bytes_received_lo,
4474 qstats->error_bytes_received_lo);
4475
4476 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
4477 total_unicast_packets_received);
4478 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
4479 total_multicast_packets_received);
4480 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
4481 total_broadcast_packets_received);
4482 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
4483 etherstatsoverrsizepkts);
4484 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
4485
4486 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
4487 total_unicast_packets_received);
4488 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
4489 total_multicast_packets_received);
4490 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
4491 total_broadcast_packets_received);
4492 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
4493 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
4494 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
4495
4496 qstats->total_bytes_transmitted_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004497 le32_to_cpu(xclient->unicast_bytes_sent.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004498 qstats->total_bytes_transmitted_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004499 le32_to_cpu(xclient->unicast_bytes_sent.lo);
4500
4501 ADD_64(qstats->total_bytes_transmitted_hi,
4502 le32_to_cpu(xclient->multicast_bytes_sent.hi),
4503 qstats->total_bytes_transmitted_lo,
4504 le32_to_cpu(xclient->multicast_bytes_sent.lo));
4505
4506 ADD_64(qstats->total_bytes_transmitted_hi,
4507 le32_to_cpu(xclient->broadcast_bytes_sent.hi),
4508 qstats->total_bytes_transmitted_lo,
4509 le32_to_cpu(xclient->broadcast_bytes_sent.lo));
Eilon Greensteinde832a52009-02-12 08:36:33 +00004510
4511 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
4512 total_unicast_packets_transmitted);
4513 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
4514 total_multicast_packets_transmitted);
4515 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
4516 total_broadcast_packets_transmitted);
4517
4518 old_tclient->checksum_discard = tclient->checksum_discard;
4519 old_tclient->ttl0_discard = tclient->ttl0_discard;
4520
4521 ADD_64(fstats->total_bytes_received_hi,
4522 qstats->total_bytes_received_hi,
4523 fstats->total_bytes_received_lo,
4524 qstats->total_bytes_received_lo);
4525 ADD_64(fstats->total_bytes_transmitted_hi,
4526 qstats->total_bytes_transmitted_hi,
4527 fstats->total_bytes_transmitted_lo,
4528 qstats->total_bytes_transmitted_lo);
4529 ADD_64(fstats->total_unicast_packets_received_hi,
4530 qstats->total_unicast_packets_received_hi,
4531 fstats->total_unicast_packets_received_lo,
4532 qstats->total_unicast_packets_received_lo);
4533 ADD_64(fstats->total_multicast_packets_received_hi,
4534 qstats->total_multicast_packets_received_hi,
4535 fstats->total_multicast_packets_received_lo,
4536 qstats->total_multicast_packets_received_lo);
4537 ADD_64(fstats->total_broadcast_packets_received_hi,
4538 qstats->total_broadcast_packets_received_hi,
4539 fstats->total_broadcast_packets_received_lo,
4540 qstats->total_broadcast_packets_received_lo);
4541 ADD_64(fstats->total_unicast_packets_transmitted_hi,
4542 qstats->total_unicast_packets_transmitted_hi,
4543 fstats->total_unicast_packets_transmitted_lo,
4544 qstats->total_unicast_packets_transmitted_lo);
4545 ADD_64(fstats->total_multicast_packets_transmitted_hi,
4546 qstats->total_multicast_packets_transmitted_hi,
4547 fstats->total_multicast_packets_transmitted_lo,
4548 qstats->total_multicast_packets_transmitted_lo);
4549 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
4550 qstats->total_broadcast_packets_transmitted_hi,
4551 fstats->total_broadcast_packets_transmitted_lo,
4552 qstats->total_broadcast_packets_transmitted_lo);
4553 ADD_64(fstats->valid_bytes_received_hi,
4554 qstats->valid_bytes_received_hi,
4555 fstats->valid_bytes_received_lo,
4556 qstats->valid_bytes_received_lo);
4557
4558 ADD_64(estats->error_bytes_received_hi,
4559 qstats->error_bytes_received_hi,
4560 estats->error_bytes_received_lo,
4561 qstats->error_bytes_received_lo);
4562 ADD_64(estats->etherstatsoverrsizepkts_hi,
4563 qstats->etherstatsoverrsizepkts_hi,
4564 estats->etherstatsoverrsizepkts_lo,
4565 qstats->etherstatsoverrsizepkts_lo);
4566 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
4567 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
4568 }
4569
4570 ADD_64(fstats->total_bytes_received_hi,
4571 estats->rx_stat_ifhcinbadoctets_hi,
4572 fstats->total_bytes_received_lo,
4573 estats->rx_stat_ifhcinbadoctets_lo);
4574
4575 memcpy(estats, &(fstats->total_bytes_received_hi),
4576 sizeof(struct host_func_stats) - 2*sizeof(u32));
4577
4578 ADD_64(estats->etherstatsoverrsizepkts_hi,
4579 estats->rx_stat_dot3statsframestoolong_hi,
4580 estats->etherstatsoverrsizepkts_lo,
4581 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004582 ADD_64(estats->error_bytes_received_hi,
4583 estats->rx_stat_ifhcinbadoctets_hi,
4584 estats->error_bytes_received_lo,
4585 estats->rx_stat_ifhcinbadoctets_lo);
4586
Eilon Greensteinde832a52009-02-12 08:36:33 +00004587 if (bp->port.pmf) {
4588 estats->mac_filter_discard =
4589 le32_to_cpu(tport->mac_filter_discard);
4590 estats->xxoverflow_discard =
4591 le32_to_cpu(tport->xxoverflow_discard);
4592 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004593 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004594 estats->mac_discard = le32_to_cpu(tport->mac_discard);
4595 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004596
4597 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
4598
Eilon Greensteinde832a52009-02-12 08:36:33 +00004599 bp->stats_pending = 0;
4600
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004601 return 0;
4602}
4603
4604static void bnx2x_net_stats_update(struct bnx2x *bp)
4605{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004606 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004607 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004608 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609
4610 nstats->rx_packets =
4611 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
4612 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
4613 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
4614
4615 nstats->tx_packets =
4616 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
4617 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
4618 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
4619
Eilon Greensteinde832a52009-02-12 08:36:33 +00004620 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004621
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004622 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004623
Eilon Greensteinde832a52009-02-12 08:36:33 +00004624 nstats->rx_dropped = estats->mac_discard;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004625 for_each_queue(bp, i)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004626 nstats->rx_dropped +=
4627 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
4628
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004629 nstats->tx_dropped = 0;
4630
4631 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004632 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004633
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004634 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004635 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004636
4637 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004638 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
4639 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
4640 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
4641 bnx2x_hilo(&estats->brb_truncate_hi);
4642 nstats->rx_crc_errors =
4643 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
4644 nstats->rx_frame_errors =
4645 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
4646 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004647 nstats->rx_missed_errors = estats->xxoverflow_discard;
4648
4649 nstats->rx_errors = nstats->rx_length_errors +
4650 nstats->rx_over_errors +
4651 nstats->rx_crc_errors +
4652 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004653 nstats->rx_fifo_errors +
4654 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004655
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004656 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004657 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
4658 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
4659 nstats->tx_carrier_errors =
4660 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004661 nstats->tx_fifo_errors = 0;
4662 nstats->tx_heartbeat_errors = 0;
4663 nstats->tx_window_errors = 0;
4664
4665 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00004666 nstats->tx_carrier_errors +
4667 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
4668}
4669
4670static void bnx2x_drv_stats_update(struct bnx2x *bp)
4671{
4672 struct bnx2x_eth_stats *estats = &bp->eth_stats;
4673 int i;
4674
4675 estats->driver_xoff = 0;
4676 estats->rx_err_discard_pkt = 0;
4677 estats->rx_skb_alloc_failed = 0;
4678 estats->hw_csum_err = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004679 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004680 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
4681
4682 estats->driver_xoff += qstats->driver_xoff;
4683 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4684 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4685 estats->hw_csum_err += qstats->hw_csum_err;
4686 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687}
4688
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004689static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004691 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004692
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004693 if (*stats_comp != DMAE_COMP_VAL)
4694 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004695
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004696 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004697 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004698
Eilon Greensteinde832a52009-02-12 08:36:33 +00004699 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4700 BNX2X_ERR("storm stats were not updated for 3 times\n");
4701 bnx2x_panic();
4702 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004703 }
4704
Eilon Greensteinde832a52009-02-12 08:36:33 +00004705 bnx2x_net_stats_update(bp);
4706 bnx2x_drv_stats_update(bp);
4707
Joe Perches7995c642010-02-17 15:01:52 +00004708 if (netif_msg_timer(bp)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004709 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004710 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004712 printk(KERN_DEBUG "%s: brb drops %u brb truncate %u\n",
4713 bp->dev->name,
Eilon Greensteinde832a52009-02-12 08:36:33 +00004714 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715
4716 for_each_queue(bp, i) {
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +00004717 struct bnx2x_fastpath *fp = &bp->fp[i];
4718 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4719
4720 printk(KERN_DEBUG "%s: rx usage(%4u) *rx_cons_sb(%u)"
4721 " rx pkt(%lu) rx calls(%lu %lu)\n",
4722 fp->name, (le16_to_cpu(*fp->rx_cons_sb) -
4723 fp->rx_comp_cons),
4724 le16_to_cpu(*fp->rx_cons_sb),
4725 bnx2x_hilo(&qstats->
4726 total_unicast_packets_received_hi),
4727 fp->rx_calls, fp->rx_pkt);
4728 }
4729
4730 for_each_queue(bp, i) {
4731 struct bnx2x_fastpath *fp = &bp->fp[i];
4732 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4733 struct netdev_queue *txq =
4734 netdev_get_tx_queue(bp->dev, i);
4735
4736 printk(KERN_DEBUG "%s: tx avail(%4u) *tx_cons_sb(%u)"
4737 " tx pkt(%lu) tx calls (%lu)"
4738 " %s (Xoff events %u)\n",
4739 fp->name, bnx2x_tx_avail(fp),
4740 le16_to_cpu(*fp->tx_cons_sb),
4741 bnx2x_hilo(&qstats->
4742 total_unicast_packets_transmitted_hi),
4743 fp->tx_pkt,
4744 (netif_tx_queue_stopped(txq) ? "Xoff" : "Xon"),
4745 qstats->driver_xoff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004746 }
4747 }
4748
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004749 bnx2x_hw_stats_post(bp);
4750 bnx2x_storm_stats_post(bp);
4751}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004752
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004753static void bnx2x_port_stats_stop(struct bnx2x *bp)
4754{
4755 struct dmae_command *dmae;
4756 u32 opcode;
4757 int loader_idx = PMF_DMAE_C(bp);
4758 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004759
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004760 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004761
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004762 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4763 DMAE_CMD_C_ENABLE |
4764 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004765#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004766 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004767#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004768 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004769#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004770 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4771 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4772
4773 if (bp->port.port_stx) {
4774
4775 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4776 if (bp->func_stx)
4777 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4778 else
4779 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4780 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4781 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4782 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004783 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004784 dmae->len = sizeof(struct host_port_stats) >> 2;
4785 if (bp->func_stx) {
4786 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4787 dmae->comp_addr_hi = 0;
4788 dmae->comp_val = 1;
4789 } else {
4790 dmae->comp_addr_lo =
4791 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4792 dmae->comp_addr_hi =
4793 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4794 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004795
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004796 *stats_comp = 0;
4797 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004798 }
4799
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004800 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004801
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004802 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4803 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4804 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4805 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4806 dmae->dst_addr_lo = bp->func_stx >> 2;
4807 dmae->dst_addr_hi = 0;
4808 dmae->len = sizeof(struct host_func_stats) >> 2;
4809 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4810 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4811 dmae->comp_val = DMAE_COMP_VAL;
4812
4813 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004814 }
4815}
4816
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004817static void bnx2x_stats_stop(struct bnx2x *bp)
4818{
4819 int update = 0;
4820
4821 bnx2x_stats_comp(bp);
4822
4823 if (bp->port.pmf)
4824 update = (bnx2x_hw_stats_update(bp) == 0);
4825
4826 update |= (bnx2x_storm_stats_update(bp) == 0);
4827
4828 if (update) {
4829 bnx2x_net_stats_update(bp);
4830
4831 if (bp->port.pmf)
4832 bnx2x_port_stats_stop(bp);
4833
4834 bnx2x_hw_stats_post(bp);
4835 bnx2x_stats_comp(bp);
4836 }
4837}
4838
4839static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4840{
4841}
4842
4843static const struct {
4844 void (*action)(struct bnx2x *bp);
4845 enum bnx2x_stats_state next_state;
4846} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4847/* state event */
4848{
4849/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4850/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4851/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4852/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4853},
4854{
4855/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4856/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4857/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4858/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4859}
4860};
4861
4862static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4863{
4864 enum bnx2x_stats_state state = bp->stats_state;
4865
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004866 if (unlikely(bp->panic))
4867 return;
4868
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004869 bnx2x_stats_stm[state][event].action(bp);
4870 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4871
Eilon Greenstein89246652009-08-12 08:23:56 +00004872 /* Make sure the state has been "changed" */
4873 smp_wmb();
4874
Joe Perches7995c642010-02-17 15:01:52 +00004875 if ((event != STATS_EVENT_UPDATE) || netif_msg_timer(bp))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004876 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4877 state, event, bp->stats_state);
4878}
4879
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004880static void bnx2x_port_stats_base_init(struct bnx2x *bp)
4881{
4882 struct dmae_command *dmae;
4883 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4884
4885 /* sanity */
4886 if (!bp->port.pmf || !bp->port.port_stx) {
4887 BNX2X_ERR("BUG!\n");
4888 return;
4889 }
4890
4891 bp->executer_idx = 0;
4892
4893 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4894 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4895 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4896 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4897#ifdef __BIG_ENDIAN
4898 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4899#else
4900 DMAE_CMD_ENDIANITY_DW_SWAP |
4901#endif
4902 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4903 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4904 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4905 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4906 dmae->dst_addr_lo = bp->port.port_stx >> 2;
4907 dmae->dst_addr_hi = 0;
4908 dmae->len = sizeof(struct host_port_stats) >> 2;
4909 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4910 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4911 dmae->comp_val = DMAE_COMP_VAL;
4912
4913 *stats_comp = 0;
4914 bnx2x_hw_stats_post(bp);
4915 bnx2x_stats_comp(bp);
4916}
4917
4918static void bnx2x_func_stats_base_init(struct bnx2x *bp)
4919{
4920 int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX;
4921 int port = BP_PORT(bp);
4922 int func;
4923 u32 func_stx;
4924
4925 /* sanity */
4926 if (!bp->port.pmf || !bp->func_stx) {
4927 BNX2X_ERR("BUG!\n");
4928 return;
4929 }
4930
4931 /* save our func_stx */
4932 func_stx = bp->func_stx;
4933
4934 for (vn = VN_0; vn < vn_max; vn++) {
4935 func = 2*vn + port;
4936
4937 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4938 bnx2x_func_stats_init(bp);
4939 bnx2x_hw_stats_post(bp);
4940 bnx2x_stats_comp(bp);
4941 }
4942
4943 /* restore our func_stx */
4944 bp->func_stx = func_stx;
4945}
4946
4947static void bnx2x_func_stats_base_update(struct bnx2x *bp)
4948{
4949 struct dmae_command *dmae = &bp->stats_dmae;
4950 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4951
4952 /* sanity */
4953 if (!bp->func_stx) {
4954 BNX2X_ERR("BUG!\n");
4955 return;
4956 }
4957
4958 bp->executer_idx = 0;
4959 memset(dmae, 0, sizeof(struct dmae_command));
4960
4961 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4962 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4963 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4964#ifdef __BIG_ENDIAN
4965 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4966#else
4967 DMAE_CMD_ENDIANITY_DW_SWAP |
4968#endif
4969 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4970 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4971 dmae->src_addr_lo = bp->func_stx >> 2;
4972 dmae->src_addr_hi = 0;
4973 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
4974 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
4975 dmae->len = sizeof(struct host_func_stats) >> 2;
4976 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4977 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4978 dmae->comp_val = DMAE_COMP_VAL;
4979
4980 *stats_comp = 0;
4981 bnx2x_hw_stats_post(bp);
4982 bnx2x_stats_comp(bp);
4983}
4984
4985static void bnx2x_stats_init(struct bnx2x *bp)
4986{
4987 int port = BP_PORT(bp);
4988 int func = BP_FUNC(bp);
4989 int i;
4990
4991 bp->stats_pending = 0;
4992 bp->executer_idx = 0;
4993 bp->stats_counter = 0;
4994
4995 /* port and func stats for management */
4996 if (!BP_NOMCP(bp)) {
4997 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
4998 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4999
5000 } else {
5001 bp->port.port_stx = 0;
5002 bp->func_stx = 0;
5003 }
5004 DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
5005 bp->port.port_stx, bp->func_stx);
5006
5007 /* port stats */
5008 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
5009 bp->port.old_nig_stats.brb_discard =
5010 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
5011 bp->port.old_nig_stats.brb_truncate =
5012 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
5013 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
5014 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
5015 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
5016 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
5017
5018 /* function stats */
5019 for_each_queue(bp, i) {
5020 struct bnx2x_fastpath *fp = &bp->fp[i];
5021
5022 memset(&fp->old_tclient, 0,
5023 sizeof(struct tstorm_per_client_stats));
5024 memset(&fp->old_uclient, 0,
5025 sizeof(struct ustorm_per_client_stats));
5026 memset(&fp->old_xclient, 0,
5027 sizeof(struct xstorm_per_client_stats));
5028 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
5029 }
5030
5031 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
5032 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
5033
5034 bp->stats_state = STATS_STATE_DISABLED;
5035
5036 if (bp->port.pmf) {
5037 if (bp->port.port_stx)
5038 bnx2x_port_stats_base_init(bp);
5039
5040 if (bp->func_stx)
5041 bnx2x_func_stats_base_init(bp);
5042
5043 } else if (bp->func_stx)
5044 bnx2x_func_stats_base_update(bp);
5045}
5046
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047static void bnx2x_timer(unsigned long data)
5048{
5049 struct bnx2x *bp = (struct bnx2x *) data;
5050
5051 if (!netif_running(bp->dev))
5052 return;
5053
5054 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08005055 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005056
5057 if (poll) {
5058 struct bnx2x_fastpath *fp = &bp->fp[0];
5059 int rc;
5060
Eilon Greenstein7961f792009-03-02 07:59:31 +00005061 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005062 rc = bnx2x_rx_int(fp, 1000);
5063 }
5064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005065 if (!BP_NOMCP(bp)) {
5066 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067 u32 drv_pulse;
5068 u32 mcp_pulse;
5069
5070 ++bp->fw_drv_pulse_wr_seq;
5071 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5072 /* TBD - add SYSTEM_TIME */
5073 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005074 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005076 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077 MCP_PULSE_SEQ_MASK);
5078 /* The delta between driver pulse and mcp response
5079 * should be 1 (before mcp response) or 0 (after mcp response)
5080 */
5081 if ((drv_pulse != mcp_pulse) &&
5082 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5083 /* someone lost a heartbeat... */
5084 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5085 drv_pulse, mcp_pulse);
5086 }
5087 }
5088
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005089 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005090 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005091
Eliezer Tamirf1410642008-02-28 11:51:50 -08005092timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005093 mod_timer(&bp->timer, jiffies + bp->current_interval);
5094}
5095
5096/* end of Statistics */
5097
5098/* nic init */
5099
5100/*
5101 * nic init service functions
5102 */
5103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005104static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005105{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005106 int port = BP_PORT(bp);
5107
Eilon Greensteinca003922009-08-12 22:53:28 -07005108 /* "CSTORM" */
5109 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5110 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
5111 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
5112 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5113 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
5114 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005115}
5116
Eilon Greenstein5c862842008-08-13 15:51:48 -07005117static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
5118 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005119{
5120 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005121 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005122 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005123 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124
5125 /* USTORM */
5126 section = ((u64)mapping) + offsetof(struct host_status_block,
5127 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005128 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129
Eilon Greensteinca003922009-08-12 22:53:28 -07005130 REG_WR(bp, BAR_CSTRORM_INTMEM +
5131 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
5132 REG_WR(bp, BAR_CSTRORM_INTMEM +
5133 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005135 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
5136 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005137
5138 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005139 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5140 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005141
5142 /* CSTORM */
5143 section = ((u64)mapping) + offsetof(struct host_status_block,
5144 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005145 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146
5147 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005148 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005149 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005150 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005151 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005152 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005153 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005154
5155 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
5156 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005157 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005159 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
5160}
5161
5162static void bnx2x_zero_def_sb(struct bnx2x *bp)
5163{
5164 int func = BP_FUNC(bp);
5165
Eilon Greensteinca003922009-08-12 22:53:28 -07005166 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005167 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5168 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07005169 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5170 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
5171 sizeof(struct cstorm_def_status_block_u)/4);
5172 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
5173 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
5174 sizeof(struct cstorm_def_status_block_c)/4);
5175 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00005176 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
5177 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005178}
5179
5180static void bnx2x_init_def_sb(struct bnx2x *bp,
5181 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005182 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005183{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005184 int port = BP_PORT(bp);
5185 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005186 int index, val, reg_offset;
5187 u64 section;
5188
5189 /* ATTN */
5190 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5191 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005192 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193
Eliezer Tamir49d66772008-02-28 11:53:13 -08005194 bp->attn_state = 0;
5195
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005196 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5197 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5198
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005199 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005200 bp->attn_group[index].sig[0] = REG_RD(bp,
5201 reg_offset + 0x10*index);
5202 bp->attn_group[index].sig[1] = REG_RD(bp,
5203 reg_offset + 0x4 + 0x10*index);
5204 bp->attn_group[index].sig[2] = REG_RD(bp,
5205 reg_offset + 0x8 + 0x10*index);
5206 bp->attn_group[index].sig[3] = REG_RD(bp,
5207 reg_offset + 0xc + 0x10*index);
5208 }
5209
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005210 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5211 HC_REG_ATTN_MSG0_ADDR_L);
5212
5213 REG_WR(bp, reg_offset, U64_LO(section));
5214 REG_WR(bp, reg_offset + 4, U64_HI(section));
5215
5216 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
5217
5218 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005219 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005220 REG_WR(bp, reg_offset, val);
5221
5222 /* USTORM */
5223 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5224 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005225 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005226
Eilon Greensteinca003922009-08-12 22:53:28 -07005227 REG_WR(bp, BAR_CSTRORM_INTMEM +
5228 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
5229 REG_WR(bp, BAR_CSTRORM_INTMEM +
5230 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005231 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07005232 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
5233 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005234
5235 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07005236 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5237 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005238
5239 /* CSTORM */
5240 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5241 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005242 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243
5244 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005245 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005246 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005247 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005249 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07005250 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005251
5252 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
5253 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005254 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005255
5256 /* TSTORM */
5257 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5258 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005259 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005260
5261 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005262 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005263 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005264 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005265 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005266 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005267 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005268
5269 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
5270 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272
5273 /* XSTORM */
5274 section = ((u64)mapping) + offsetof(struct host_def_status_block,
5275 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005276 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005277
5278 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005279 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005281 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005282 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07005283 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005284 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005285
5286 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
5287 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005288 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005290 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005291 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005292
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005293 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005294}
5295
5296static void bnx2x_update_coalesce(struct bnx2x *bp)
5297{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005298 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005299 int i;
5300
5301 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005302 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005303
5304 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07005305 REG_WR8(bp, BAR_CSTRORM_INTMEM +
5306 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
5307 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005308 bp->rx_ticks/(4 * BNX2X_BTR));
Eilon Greensteinca003922009-08-12 22:53:28 -07005309 REG_WR16(bp, BAR_CSTRORM_INTMEM +
5310 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
5311 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005312 (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313
5314 /* HC_INDEX_C_ETH_TX_CQ_CONS */
5315 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005316 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
5317 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005318 bp->tx_ticks/(4 * BNX2X_BTR));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005319 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07005320 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
5321 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00005322 (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005323 }
5324}
5325
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005326static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
5327 struct bnx2x_fastpath *fp, int last)
5328{
5329 int i;
5330
5331 for (i = 0; i < last; i++) {
5332 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
5333 struct sk_buff *skb = rx_buf->skb;
5334
5335 if (skb == NULL) {
5336 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
5337 continue;
5338 }
5339
5340 if (fp->tpa_state[i] == BNX2X_TPA_START)
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005341 dma_unmap_single(&bp->pdev->dev,
5342 dma_unmap_addr(rx_buf, mapping),
5343 bp->rx_buf_size, DMA_FROM_DEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005344
5345 dev_kfree_skb(skb);
5346 rx_buf->skb = NULL;
5347 }
5348}
5349
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350static void bnx2x_init_rx_rings(struct bnx2x *bp)
5351{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005352 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07005353 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
5354 ETH_MAX_AGGREGATION_QUEUES_E1H;
5355 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005356 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005357
Eilon Greenstein87942b42009-02-12 08:36:49 +00005358 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00005359 DP(NETIF_MSG_IFUP,
5360 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005361
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005362 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005363
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005364 for_each_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07005365 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005366
Eilon Greenstein32626232008-08-13 15:51:07 -07005367 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005368 fp->tpa_pool[i].skb =
5369 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
5370 if (!fp->tpa_pool[i].skb) {
5371 BNX2X_ERR("Failed to allocate TPA "
5372 "skb pool for queue[%d] - "
5373 "disabling TPA on this "
5374 "queue!\n", j);
5375 bnx2x_free_tpa_pool(bp, fp, i);
5376 fp->disable_tpa = 1;
5377 break;
5378 }
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005379 dma_unmap_addr_set((struct sw_rx_bd *)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005380 &bp->fp->tpa_pool[i],
5381 mapping, 0);
5382 fp->tpa_state[i] = BNX2X_TPA_STOP;
5383 }
5384 }
5385 }
5386
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005387 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005388 struct bnx2x_fastpath *fp = &bp->fp[j];
5389
5390 fp->rx_bd_cons = 0;
5391 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005392 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005394 /* "next page" elements initialization */
5395 /* SGE ring */
5396 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
5397 struct eth_rx_sge *sge;
5398
5399 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
5400 sge->addr_hi =
5401 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
5402 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5403 sge->addr_lo =
5404 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
5405 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5406 }
5407
5408 bnx2x_init_sge_ring_bit_mask(fp);
5409
5410 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005411 for (i = 1; i <= NUM_RX_RINGS; i++) {
5412 struct eth_rx_bd *rx_bd;
5413
5414 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
5415 rx_bd->addr_hi =
5416 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005417 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005418 rx_bd->addr_lo =
5419 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005420 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005421 }
5422
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005423 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005424 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
5425 struct eth_rx_cqe_next_page *nextpg;
5426
5427 nextpg = (struct eth_rx_cqe_next_page *)
5428 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
5429 nextpg->addr_hi =
5430 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005431 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005432 nextpg->addr_lo =
5433 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005434 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005435 }
5436
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005437 /* Allocate SGEs and initialize the ring elements */
5438 for (i = 0, ring_prod = 0;
5439 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005441 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
5442 BNX2X_ERR("was only able to allocate "
5443 "%d rx sges\n", i);
5444 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
5445 /* Cleanup already allocated elements */
5446 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07005447 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005448 fp->disable_tpa = 1;
5449 ring_prod = 0;
5450 break;
5451 }
5452 ring_prod = NEXT_SGE_IDX(ring_prod);
5453 }
5454 fp->rx_sge_prod = ring_prod;
5455
5456 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005457 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005458 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005459 for (i = 0; i < bp->rx_ring_size; i++) {
5460 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
5461 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00005462 "%d rx skbs on queue[%d]\n", i, j);
5463 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005464 break;
5465 }
5466 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005467 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07005468 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005469 }
5470
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005471 fp->rx_bd_prod = ring_prod;
5472 /* must not have more available CQEs than BDs */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005473 fp->rx_comp_prod = min_t(u16, NUM_RCQ_RINGS*RCQ_DESC_CNT,
5474 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005475 fp->rx_pkt = fp->rx_calls = 0;
5476
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005477 /* Warning!
5478 * this will generate an interrupt (to the TSTORM)
5479 * must only be done after chip is initialized
5480 */
5481 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
5482 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005483 if (j != 0)
5484 continue;
5485
5486 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005487 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005488 U64_LO(fp->rx_comp_mapping));
5489 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005490 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491 U64_HI(fp->rx_comp_mapping));
5492 }
5493}
5494
5495static void bnx2x_init_tx_ring(struct bnx2x *bp)
5496{
5497 int i, j;
5498
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005499 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005500 struct bnx2x_fastpath *fp = &bp->fp[j];
5501
5502 for (i = 1; i <= NUM_TX_RINGS; i++) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005503 struct eth_tx_next_bd *tx_next_bd =
5504 &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005505
Eilon Greensteinca003922009-08-12 22:53:28 -07005506 tx_next_bd->addr_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005508 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eilon Greensteinca003922009-08-12 22:53:28 -07005509 tx_next_bd->addr_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005510 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005511 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005512 }
5513
Eilon Greensteinca003922009-08-12 22:53:28 -07005514 fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE;
5515 fp->tx_db.data.zero_fill1 = 0;
5516 fp->tx_db.data.prod = 0;
5517
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005518 fp->tx_pkt_prod = 0;
5519 fp->tx_pkt_cons = 0;
5520 fp->tx_bd_prod = 0;
5521 fp->tx_bd_cons = 0;
5522 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5523 fp->tx_pkt = 0;
5524 }
5525}
5526
5527static void bnx2x_init_sp_ring(struct bnx2x *bp)
5528{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005529 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005530
5531 spin_lock_init(&bp->spq_lock);
5532
5533 bp->spq_left = MAX_SPQ_PENDING;
5534 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005535 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5536 bp->spq_prod_bd = bp->spq;
5537 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
5538
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005539 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005540 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005541 REG_WR(bp,
5542 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005543 U64_HI(bp->spq_mapping));
5544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005545 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005546 bp->spq_prod_idx);
5547}
5548
5549static void bnx2x_init_context(struct bnx2x *bp)
5550{
5551 int i;
5552
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005553 /* Rx */
5554 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005555 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
5556 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00005557 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005558
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005559 context->ustorm_st_context.common.sb_index_numbers =
5560 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005561 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07005562 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005563 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005564 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
5565 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
5566 context->ustorm_st_context.common.statistics_counter_id =
5567 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005568 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00005569 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005570 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005571 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005572 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005573 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005574 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005575 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005576 if (!fp->disable_tpa) {
5577 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07005578 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005579 context->ustorm_st_context.common.sge_buff_size =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005580 (u16)min_t(u32, SGE_PAGE_SIZE*PAGES_PER_SGE,
5581 0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005582 context->ustorm_st_context.common.sge_page_base_hi =
5583 U64_HI(fp->rx_sge_mapping);
5584 context->ustorm_st_context.common.sge_page_base_lo =
5585 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07005586
5587 context->ustorm_st_context.common.max_sges_for_packet =
5588 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
5589 context->ustorm_st_context.common.max_sges_for_packet =
5590 ((context->ustorm_st_context.common.
5591 max_sges_for_packet + PAGES_PER_SGE - 1) &
5592 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005593 }
5594
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005595 context->ustorm_ag_context.cdu_usage =
5596 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5597 CDU_REGION_NUMBER_UCM_AG,
5598 ETH_CONNECTION_TYPE);
5599
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005600 context->xstorm_ag_context.cdu_reserved =
5601 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5602 CDU_REGION_NUMBER_XCM_AG,
5603 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005604 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005605
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005606 /* Tx */
5607 for_each_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005608 struct bnx2x_fastpath *fp = &bp->fp[i];
5609 struct eth_context *context =
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005610 bnx2x_sp(bp, context[i].eth);
Eilon Greensteinca003922009-08-12 22:53:28 -07005611
5612 context->cstorm_st_context.sb_index_number =
5613 C_SB_ETH_TX_CQ_INDEX;
5614 context->cstorm_st_context.status_block_id = fp->sb_id;
5615
5616 context->xstorm_st_context.tx_bd_page_base_hi =
5617 U64_HI(fp->tx_desc_mapping);
5618 context->xstorm_st_context.tx_bd_page_base_lo =
5619 U64_LO(fp->tx_desc_mapping);
5620 context->xstorm_st_context.statistics_data = (fp->cl_id |
5621 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
5622 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005623}
5624
5625static void bnx2x_init_ind_table(struct bnx2x *bp)
5626{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005627 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005628 int i;
5629
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005630 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005631 return;
5632
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005633 DP(NETIF_MSG_IFUP,
5634 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005635 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005636 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005637 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005638 bp->fp->cl_id + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005639}
5640
Eliezer Tamir49d66772008-02-28 11:53:13 -08005641static void bnx2x_set_client_config(struct bnx2x *bp)
5642{
Eliezer Tamir49d66772008-02-28 11:53:13 -08005643 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005644 int port = BP_PORT(bp);
5645 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005646
Eilon Greensteine7799c52009-01-14 21:30:27 -08005647 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005648 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005649 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
5650 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005651#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08005652 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08005653 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005654 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005655 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
5656 }
5657#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08005658
5659 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00005660 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
5661
Eliezer Tamir49d66772008-02-28 11:53:13 -08005662 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005663 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08005664 ((u32 *)&tstorm_client)[0]);
5665 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005666 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08005667 ((u32 *)&tstorm_client)[1]);
5668 }
5669
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005670 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
5671 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005672}
5673
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005674static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5675{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005677 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00005678 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005679 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00005680 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005682 /* All but management unicast packets should pass to the host as well */
5683 u32 llh_mask =
5684 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
5685 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
5686 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
5687 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688
Eilon Greenstein3196a882008-08-13 15:58:49 -07005689 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005690
5691 switch (mode) {
5692 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005693 tstorm_mac_filter.ucast_drop_all = mask;
5694 tstorm_mac_filter.mcast_drop_all = mask;
5695 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005696 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005697
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005698 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005699 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005702 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005703 tstorm_mac_filter.mcast_accept_all = mask;
5704 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005707 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005708 tstorm_mac_filter.ucast_accept_all = mask;
5709 tstorm_mac_filter.mcast_accept_all = mask;
5710 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005711 /* pass management unicast packets as well */
5712 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005713 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005714
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005715 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005716 BNX2X_ERR("BAD rx mode (%d)\n", mode);
5717 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005718 }
5719
Eilon Greenstein581ce432009-07-29 00:20:04 +00005720 REG_WR(bp,
5721 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
5722 llh_mask);
5723
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005724 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
5725 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005726 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005727 ((u32 *)&tstorm_mac_filter)[i]);
5728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005729/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005730 ((u32 *)&tstorm_mac_filter)[i]); */
5731 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005732
Eliezer Tamir49d66772008-02-28 11:53:13 -08005733 if (mode != BNX2X_RX_MODE_NONE)
5734 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005735}
5736
Eilon Greenstein471de712008-08-13 15:49:35 -07005737static void bnx2x_init_internal_common(struct bnx2x *bp)
5738{
5739 int i;
5740
5741 /* Zero this manually as its initialization is
5742 currently missing in the initTool */
5743 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5744 REG_WR(bp, BAR_USTRORM_INTMEM +
5745 USTORM_AGG_DATA_OFFSET + i * 4, 0);
5746}
5747
5748static void bnx2x_init_internal_port(struct bnx2x *bp)
5749{
5750 int port = BP_PORT(bp);
5751
Eilon Greensteinca003922009-08-12 22:53:28 -07005752 REG_WR(bp,
5753 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
5754 REG_WR(bp,
5755 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07005756 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5757 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5758}
5759
5760static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005761{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005762 struct tstorm_eth_function_common_config tstorm_config = {0};
5763 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005764 int port = BP_PORT(bp);
5765 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00005766 int i, j;
5767 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07005768 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005769
Tom Herbertc68ed252010-04-23 00:10:52 -07005770 tstorm_config.config_flags = RSS_FLAGS(bp);
5771
5772 if (is_multi(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005773 tstorm_config.rss_result_mask = MULTI_MASK;
Eilon Greensteinca003922009-08-12 22:53:28 -07005774
5775 /* Enable TPA if needed */
5776 if (bp->flags & TPA_ENABLE_FLAG)
5777 tstorm_config.config_flags |=
5778 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
5779
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005780 if (IS_E1HMF(bp))
5781 tstorm_config.config_flags |=
5782 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005783
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005784 tstorm_config.leading_client_id = BP_L_ID(bp);
5785
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005787 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788 (*(u32 *)&tstorm_config));
5789
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005790 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00005791 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792 bnx2x_set_storm_rx_mode(bp);
5793
Eilon Greensteinde832a52009-02-12 08:36:33 +00005794 for_each_queue(bp, i) {
5795 u8 cl_id = bp->fp[i].cl_id;
5796
5797 /* reset xstorm per client statistics */
5798 offset = BAR_XSTRORM_INTMEM +
5799 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5800 for (j = 0;
5801 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
5802 REG_WR(bp, offset + j*4, 0);
5803
5804 /* reset tstorm per client statistics */
5805 offset = BAR_TSTRORM_INTMEM +
5806 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5807 for (j = 0;
5808 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
5809 REG_WR(bp, offset + j*4, 0);
5810
5811 /* reset ustorm per client statistics */
5812 offset = BAR_USTRORM_INTMEM +
5813 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5814 for (j = 0;
5815 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
5816 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005817 }
5818
5819 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005820 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005821
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005822 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005823 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005824 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005825 ((u32 *)&stats_flags)[1]);
5826
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005827 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005829 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005830 ((u32 *)&stats_flags)[1]);
5831
Eilon Greensteinde832a52009-02-12 08:36:33 +00005832 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5833 ((u32 *)&stats_flags)[0]);
5834 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5835 ((u32 *)&stats_flags)[1]);
5836
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005837 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005839 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005840 ((u32 *)&stats_flags)[1]);
5841
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005842 REG_WR(bp, BAR_XSTRORM_INTMEM +
5843 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5844 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5845 REG_WR(bp, BAR_XSTRORM_INTMEM +
5846 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5847 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5848
5849 REG_WR(bp, BAR_TSTRORM_INTMEM +
5850 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5851 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5852 REG_WR(bp, BAR_TSTRORM_INTMEM +
5853 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5854 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005855
Eilon Greensteinde832a52009-02-12 08:36:33 +00005856 REG_WR(bp, BAR_USTRORM_INTMEM +
5857 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5858 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5859 REG_WR(bp, BAR_USTRORM_INTMEM +
5860 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5861 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5862
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005863 if (CHIP_IS_E1H(bp)) {
5864 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5865 IS_E1HMF(bp));
5866 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5867 IS_E1HMF(bp));
5868 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5869 IS_E1HMF(bp));
5870 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5871 IS_E1HMF(bp));
5872
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005873 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5874 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005875 }
5876
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005877 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005878 max_agg_size = min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) *
5879 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005880 for_each_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005881 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005882
5883 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005884 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005885 U64_LO(fp->rx_comp_mapping));
5886 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005887 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005888 U64_HI(fp->rx_comp_mapping));
5889
Eilon Greensteinca003922009-08-12 22:53:28 -07005890 /* Next page */
5891 REG_WR(bp, BAR_USTRORM_INTMEM +
5892 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
5893 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5894 REG_WR(bp, BAR_USTRORM_INTMEM +
5895 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
5896 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5897
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005898 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005899 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005900 max_agg_size);
5901 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005902
Eilon Greenstein1c063282009-02-12 08:36:43 +00005903 /* dropless flow control */
5904 if (CHIP_IS_E1H(bp)) {
5905 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5906
5907 rx_pause.bd_thr_low = 250;
5908 rx_pause.cqe_thr_low = 250;
5909 rx_pause.cos = 1;
5910 rx_pause.sge_thr_low = 0;
5911 rx_pause.bd_thr_high = 350;
5912 rx_pause.cqe_thr_high = 350;
5913 rx_pause.sge_thr_high = 0;
5914
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005915 for_each_queue(bp, i) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00005916 struct bnx2x_fastpath *fp = &bp->fp[i];
5917
5918 if (!fp->disable_tpa) {
5919 rx_pause.sge_thr_low = 150;
5920 rx_pause.sge_thr_high = 250;
5921 }
5922
5923
5924 offset = BAR_USTRORM_INTMEM +
5925 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5926 fp->cl_id);
5927 for (j = 0;
5928 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5929 j++)
5930 REG_WR(bp, offset + j*4,
5931 ((u32 *)&rx_pause)[j]);
5932 }
5933 }
5934
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005935 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5936
5937 /* Init rate shaping and fairness contexts */
5938 if (IS_E1HMF(bp)) {
5939 int vn;
5940
5941 /* During init there is no active link
5942 Until link is up, set link rate to 10Gbps */
5943 bp->link_vars.line_speed = SPEED_10000;
5944 bnx2x_init_port_minmax(bp);
5945
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005946 if (!BP_NOMCP(bp))
5947 bp->mf_config =
5948 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005949 bnx2x_calc_vn_weight_sum(bp);
5950
5951 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5952 bnx2x_init_vn_minmax(bp, 2*vn + port);
5953
5954 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005955 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005956 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005957
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005958 } else {
5959 /* rate shaping and fairness are disabled */
5960 DP(NETIF_MSG_IFUP,
5961 "single function mode minmax will be disabled\n");
5962 }
5963
5964
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005965 /* Store cmng structures to internal memory */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005966 if (bp->port.pmf)
5967 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5968 REG_WR(bp, BAR_XSTRORM_INTMEM +
5969 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5970 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971}
5972
Eilon Greenstein471de712008-08-13 15:49:35 -07005973static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5974{
5975 switch (load_code) {
5976 case FW_MSG_CODE_DRV_LOAD_COMMON:
5977 bnx2x_init_internal_common(bp);
5978 /* no break */
5979
5980 case FW_MSG_CODE_DRV_LOAD_PORT:
5981 bnx2x_init_internal_port(bp);
5982 /* no break */
5983
5984 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5985 bnx2x_init_internal_func(bp);
5986 break;
5987
5988 default:
5989 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5990 break;
5991 }
5992}
5993
5994static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995{
5996 int i;
5997
5998 for_each_queue(bp, i) {
5999 struct bnx2x_fastpath *fp = &bp->fp[i];
6000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006001 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006002 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006003 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006004 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00006005#ifdef BCM_CNIC
6006 fp->sb_id = fp->cl_id + 1;
6007#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006008 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00006009#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006010 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00006011 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
6012 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006013 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00006014 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006015 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016 }
6017
Eilon Greenstein16119782009-03-02 07:59:27 +00006018 /* ensure status block indices were read */
6019 rmb();
6020
6021
Eilon Greenstein5c862842008-08-13 15:51:48 -07006022 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
6023 DEF_SB_ID);
6024 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006025 bnx2x_update_coalesce(bp);
6026 bnx2x_init_rx_rings(bp);
6027 bnx2x_init_tx_ring(bp);
6028 bnx2x_init_sp_ring(bp);
6029 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006030 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006031 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006032 bnx2x_stats_init(bp);
6033
6034 /* At this point, we are ready for interrupts */
6035 atomic_set(&bp->intr_sem, 0);
6036
6037 /* flush all before enabling interrupts */
6038 mb();
6039 mmiowb();
6040
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006041 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006042
6043 /* Check for SPIO5 */
6044 bnx2x_attn_int_deasserted0(bp,
6045 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6046 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006047}
6048
6049/* end of nic init */
6050
6051/*
6052 * gzip service functions
6053 */
6054
6055static int bnx2x_gunzip_init(struct bnx2x *bp)
6056{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006057 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6058 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059 if (bp->gunzip_buf == NULL)
6060 goto gunzip_nomem1;
6061
6062 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6063 if (bp->strm == NULL)
6064 goto gunzip_nomem2;
6065
6066 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
6067 GFP_KERNEL);
6068 if (bp->strm->workspace == NULL)
6069 goto gunzip_nomem3;
6070
6071 return 0;
6072
6073gunzip_nomem3:
6074 kfree(bp->strm);
6075 bp->strm = NULL;
6076
6077gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006078 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6079 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006080 bp->gunzip_buf = NULL;
6081
6082gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006083 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
6084 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006085 return -ENOMEM;
6086}
6087
6088static void bnx2x_gunzip_end(struct bnx2x *bp)
6089{
6090 kfree(bp->strm->workspace);
6091
6092 kfree(bp->strm);
6093 bp->strm = NULL;
6094
6095 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006096 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6097 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006098 bp->gunzip_buf = NULL;
6099 }
6100}
6101
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006102static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006103{
6104 int n, rc;
6105
6106 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006107 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6108 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006110 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111
6112 n = 10;
6113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006114#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006115
6116 if (zbuf[3] & FNAME)
6117 while ((zbuf[n++] != 0) && (n < len));
6118
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006119 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120 bp->strm->avail_in = len - n;
6121 bp->strm->next_out = bp->gunzip_buf;
6122 bp->strm->avail_out = FW_BUF_SIZE;
6123
6124 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6125 if (rc != Z_OK)
6126 return rc;
6127
6128 rc = zlib_inflate(bp->strm, Z_FINISH);
6129 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006130 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6131 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006132
6133 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6134 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006135 netdev_err(bp->dev, "Firmware decompression error:"
6136 " gunzip_outlen (%d) not aligned\n",
6137 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006138 bp->gunzip_outlen >>= 2;
6139
6140 zlib_inflateEnd(bp->strm);
6141
6142 if (rc == Z_STREAM_END)
6143 return 0;
6144
6145 return rc;
6146}
6147
6148/* nic load/unload */
6149
6150/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006151 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006152 */
6153
6154/* send a NIG loopback debug packet */
6155static void bnx2x_lb_pckt(struct bnx2x *bp)
6156{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006157 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006158
6159 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006160 wb_write[0] = 0x55555555;
6161 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006162 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006163 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164
6165 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006166 wb_write[0] = 0x09000000;
6167 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006168 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006170}
6171
6172/* some of the internal memories
6173 * are not directly readable from the driver
6174 * to test them we send debug packets
6175 */
6176static int bnx2x_int_mem_test(struct bnx2x *bp)
6177{
6178 int factor;
6179 int count, i;
6180 u32 val = 0;
6181
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006182 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006183 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006184 else if (CHIP_REV_IS_EMUL(bp))
6185 factor = 200;
6186 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006187 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188
6189 DP(NETIF_MSG_HW, "start part1\n");
6190
6191 /* Disable inputs of parser neighbor blocks */
6192 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6193 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6194 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006195 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006196
6197 /* Write 0 to parser credits for CFC search request */
6198 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6199
6200 /* send Ethernet packet */
6201 bnx2x_lb_pckt(bp);
6202
6203 /* TODO do i reset NIG statistic? */
6204 /* Wait until NIG register shows 1 packet of size 0x10 */
6205 count = 1000 * factor;
6206 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006207
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006208 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6209 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006210 if (val == 0x10)
6211 break;
6212
6213 msleep(10);
6214 count--;
6215 }
6216 if (val != 0x10) {
6217 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6218 return -1;
6219 }
6220
6221 /* Wait until PRS register shows 1 packet */
6222 count = 1000 * factor;
6223 while (count) {
6224 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006225 if (val == 1)
6226 break;
6227
6228 msleep(10);
6229 count--;
6230 }
6231 if (val != 0x1) {
6232 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6233 return -2;
6234 }
6235
6236 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006237 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006238 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006240 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006241 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6242 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006243
6244 DP(NETIF_MSG_HW, "part2\n");
6245
6246 /* Disable inputs of parser neighbor blocks */
6247 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6248 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6249 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006250 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006251
6252 /* Write 0 to parser credits for CFC search request */
6253 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6254
6255 /* send 10 Ethernet packets */
6256 for (i = 0; i < 10; i++)
6257 bnx2x_lb_pckt(bp);
6258
6259 /* Wait until NIG register shows 10 + 1
6260 packets of size 11*0x10 = 0xb0 */
6261 count = 1000 * factor;
6262 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006263
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6265 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006266 if (val == 0xb0)
6267 break;
6268
6269 msleep(10);
6270 count--;
6271 }
6272 if (val != 0xb0) {
6273 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6274 return -3;
6275 }
6276
6277 /* Wait until PRS register shows 2 packets */
6278 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6279 if (val != 2)
6280 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6281
6282 /* Write 1 to parser credits for CFC search request */
6283 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6284
6285 /* Wait until PRS register shows 3 packets */
6286 msleep(10 * factor);
6287 /* Wait until NIG register shows 1 packet of size 0x10 */
6288 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6289 if (val != 3)
6290 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6291
6292 /* clear NIG EOP FIFO */
6293 for (i = 0; i < 11; i++)
6294 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6295 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6296 if (val != 1) {
6297 BNX2X_ERR("clear of NIG failed\n");
6298 return -4;
6299 }
6300
6301 /* Reset and init BRB, PRS, NIG */
6302 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6303 msleep(50);
6304 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6305 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006306 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6307 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006308#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006309 /* set NIC mode */
6310 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6311#endif
6312
6313 /* Enable inputs of parser neighbor blocks */
6314 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6315 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6316 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006317 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006318
6319 DP(NETIF_MSG_HW, "done\n");
6320
6321 return 0; /* OK */
6322}
6323
6324static void enable_blocks_attention(struct bnx2x *bp)
6325{
6326 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
6327 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
6328 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6329 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6330 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6331 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6332 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6333 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6334 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006335/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6336/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6338 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6339 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006340/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6341/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006342 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6343 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6344 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6345 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006346/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6347/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
6348 if (CHIP_REV_IS_FPGA(bp))
6349 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
6350 else
6351 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006352 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6353 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6354 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006355/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
6356/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006357 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6358 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006359/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
6360 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361}
6362
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006363static const struct {
6364 u32 addr;
6365 u32 mask;
6366} bnx2x_parity_mask[] = {
6367 {PXP_REG_PXP_PRTY_MASK, 0xffffffff},
6368 {PXP2_REG_PXP2_PRTY_MASK_0, 0xffffffff},
6369 {PXP2_REG_PXP2_PRTY_MASK_1, 0xffffffff},
6370 {HC_REG_HC_PRTY_MASK, 0xffffffff},
6371 {MISC_REG_MISC_PRTY_MASK, 0xffffffff},
6372 {QM_REG_QM_PRTY_MASK, 0x0},
6373 {DORQ_REG_DORQ_PRTY_MASK, 0x0},
6374 {GRCBASE_UPB + PB_REG_PB_PRTY_MASK, 0x0},
6375 {GRCBASE_XPB + PB_REG_PB_PRTY_MASK, 0x0},
6376 {SRC_REG_SRC_PRTY_MASK, 0x4}, /* bit 2 */
6377 {CDU_REG_CDU_PRTY_MASK, 0x0},
6378 {CFC_REG_CFC_PRTY_MASK, 0x0},
6379 {DBG_REG_DBG_PRTY_MASK, 0x0},
6380 {DMAE_REG_DMAE_PRTY_MASK, 0x0},
6381 {BRB1_REG_BRB1_PRTY_MASK, 0x0},
6382 {PRS_REG_PRS_PRTY_MASK, (1<<6)},/* bit 6 */
6383 {TSDM_REG_TSDM_PRTY_MASK, 0x18},/* bit 3,4 */
6384 {CSDM_REG_CSDM_PRTY_MASK, 0x8}, /* bit 3 */
6385 {USDM_REG_USDM_PRTY_MASK, 0x38},/* bit 3,4,5 */
6386 {XSDM_REG_XSDM_PRTY_MASK, 0x8}, /* bit 3 */
6387 {TSEM_REG_TSEM_PRTY_MASK_0, 0x0},
6388 {TSEM_REG_TSEM_PRTY_MASK_1, 0x0},
6389 {USEM_REG_USEM_PRTY_MASK_0, 0x0},
6390 {USEM_REG_USEM_PRTY_MASK_1, 0x0},
6391 {CSEM_REG_CSEM_PRTY_MASK_0, 0x0},
6392 {CSEM_REG_CSEM_PRTY_MASK_1, 0x0},
6393 {XSEM_REG_XSEM_PRTY_MASK_0, 0x0},
6394 {XSEM_REG_XSEM_PRTY_MASK_1, 0x0}
6395};
6396
6397static void enable_blocks_parity(struct bnx2x *bp)
6398{
6399 int i, mask_arr_len =
6400 sizeof(bnx2x_parity_mask)/(sizeof(bnx2x_parity_mask[0]));
6401
6402 for (i = 0; i < mask_arr_len; i++)
6403 REG_WR(bp, bnx2x_parity_mask[i].addr,
6404 bnx2x_parity_mask[i].mask);
6405}
6406
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006407
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006408static void bnx2x_reset_common(struct bnx2x *bp)
6409{
6410 /* reset_common */
6411 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6412 0xd3ffff7f);
6413 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
6414}
6415
Eilon Greenstein573f2032009-08-12 08:24:14 +00006416static void bnx2x_init_pxp(struct bnx2x *bp)
6417{
6418 u16 devctl;
6419 int r_order, w_order;
6420
6421 pci_read_config_word(bp->pdev,
6422 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
6423 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6424 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6425 if (bp->mrrs == -1)
6426 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6427 else {
6428 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6429 r_order = bp->mrrs;
6430 }
6431
6432 bnx2x_init_pxp_arb(bp, r_order, w_order);
6433}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006434
6435static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6436{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006437 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006438 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006439 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006440
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006441 if (BP_NOMCP(bp))
6442 return;
6443
6444 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006445 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6446 SHARED_HW_CFG_FAN_FAILURE_MASK;
6447
6448 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6449 is_required = 1;
6450
6451 /*
6452 * The fan failure mechanism is usually related to the PHY type since
6453 * the power consumption of the board is affected by the PHY. Currently,
6454 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6455 */
6456 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6457 for (port = PORT_0; port < PORT_MAX; port++) {
6458 u32 phy_type =
6459 SHMEM_RD(bp, dev_info.port_hw_config[port].
6460 external_phy_config) &
6461 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6462 is_required |=
6463 ((phy_type ==
6464 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
6465 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006466 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6467 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006468 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
6469 }
6470
6471 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6472
6473 if (is_required == 0)
6474 return;
6475
6476 /* Fan failure is indicated by SPIO 5 */
6477 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6478 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6479
6480 /* set to active low mode */
6481 val = REG_RD(bp, MISC_REG_SPIO_INT);
6482 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006483 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006484 REG_WR(bp, MISC_REG_SPIO_INT, val);
6485
6486 /* enable interrupt to signal the IGU */
6487 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6488 val |= (1 << MISC_REGISTERS_SPIO_5);
6489 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6490}
6491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006492static int bnx2x_init_common(struct bnx2x *bp)
6493{
6494 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00006495#ifdef BCM_CNIC
6496 u32 wb_write[2];
6497#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006498
6499 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
6500
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006501 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006502 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
6503 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
6504
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006505 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506 if (CHIP_IS_E1H(bp))
6507 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
6508
6509 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
6510 msleep(30);
6511 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
6512
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006513 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006514 if (CHIP_IS_E1(bp)) {
6515 /* enable HW interrupt from PXP on USDM overflow
6516 bit 16 on INT_MASK_0 */
6517 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518 }
6519
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006520 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006521 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006522
6523#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006524 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6525 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6526 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6527 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6528 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006529 /* make sure this value is 0 */
6530 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006531
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006532/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6533 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6534 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6535 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6536 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006537#endif
6538
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00006540#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006541 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
6542 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
6543 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006544#endif
6545
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006546 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6547 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006548
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549 /* let the HW do it's magic ... */
6550 msleep(100);
6551 /* finish PXP init */
6552 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6553 if (val != 1) {
6554 BNX2X_ERR("PXP2 CFG failed\n");
6555 return -EBUSY;
6556 }
6557 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6558 if (val != 1) {
6559 BNX2X_ERR("PXP2 RD_INIT failed\n");
6560 return -EBUSY;
6561 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006563 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6564 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006565
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006566 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006568 /* clean the DMAE memory */
6569 bp->dmae_ready = 1;
6570 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006572 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
6573 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
6574 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
6575 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006576
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006577 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6578 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6579 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6580 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6581
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006582 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006583
6584#ifdef BCM_CNIC
6585 wb_write[0] = 0;
6586 wb_write[1] = 0;
6587 for (i = 0; i < 64; i++) {
6588 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
6589 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
6590
6591 if (CHIP_IS_E1H(bp)) {
6592 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
6593 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
6594 wb_write, 2);
6595 }
6596 }
6597#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006598 /* soft reset pulse */
6599 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6600 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601
Michael Chan37b091b2009-10-10 13:46:55 +00006602#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006603 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006604#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006605
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006606 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006607 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
6608 if (!CHIP_REV_IS_SLOW(bp)) {
6609 /* enable hw interrupt from doorbell Q */
6610 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6611 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006613 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6614 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006615 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00006616#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07006617 /* set NIC mode */
6618 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00006619#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006620 if (CHIP_IS_E1H(bp))
6621 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006623 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
6624 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
6625 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
6626 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627
Eilon Greensteinca003922009-08-12 22:53:28 -07006628 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6629 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6630 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6631 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006632
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006633 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
6634 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
6635 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
6636 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006638 /* sync semi rtc */
6639 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6640 0x80000000);
6641 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6642 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006643
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006644 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
6645 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
6646 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006647
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006648 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07006649 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
6650 REG_WR(bp, i, random32());
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006651 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006652#ifdef BCM_CNIC
6653 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6654 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6655 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6656 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6657 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6658 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6659 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6660 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6661 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6662 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6663#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006664 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006666 if (sizeof(union cdu_context) != 1024)
6667 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006668 dev_alert(&bp->pdev->dev, "please adjust the size "
6669 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00006670 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006671
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006672 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006673 val = (4 << 24) + (0 << 12) + 1024;
6674 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006676 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006677 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006678 /* enable context validation interrupt from CFC */
6679 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6680
6681 /* set the thresholds to prevent CFC/CDU race */
6682 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006683
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006684 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
6685 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006686
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006687 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006688 /* Reset PCIE errors for debug */
6689 REG_WR(bp, 0x2814, 0xffffffff);
6690 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006691
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006692 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006693 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006694 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006695 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006696
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006697 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698 if (CHIP_IS_E1H(bp)) {
6699 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
6700 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
6701 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006702
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006703 if (CHIP_REV_IS_SLOW(bp))
6704 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006706 /* finish CFC init */
6707 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6708 if (val != 1) {
6709 BNX2X_ERR("CFC LL_INIT failed\n");
6710 return -EBUSY;
6711 }
6712 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6713 if (val != 1) {
6714 BNX2X_ERR("CFC AC_INIT failed\n");
6715 return -EBUSY;
6716 }
6717 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6718 if (val != 1) {
6719 BNX2X_ERR("CFC CAM_INIT failed\n");
6720 return -EBUSY;
6721 }
6722 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006723
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006724 /* read NIG statistic
6725 to see if this is our first up since powerup */
6726 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6727 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006729 /* do internal memory self test */
6730 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
6731 BNX2X_ERR("internal mem self test failed\n");
6732 return -EBUSY;
6733 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006735 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006736 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6737 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6738 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006739 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006740 bp->port.need_hw_lock = 1;
6741 break;
6742
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006743 default:
6744 break;
6745 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006746
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006747 bnx2x_setup_fan_failure_detection(bp);
6748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006749 /* clear PXP2 attentions */
6750 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006751
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006752 enable_blocks_attention(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006753 if (CHIP_PARITY_SUPPORTED(bp))
6754 enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006756 if (!BP_NOMCP(bp)) {
6757 bnx2x_acquire_phy_lock(bp);
6758 bnx2x_common_init_phy(bp, bp->common.shmem_base);
6759 bnx2x_release_phy_lock(bp);
6760 } else
6761 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6762
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006763 return 0;
6764}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006765
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006766static int bnx2x_init_port(struct bnx2x *bp)
6767{
6768 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006769 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006770 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006771 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006772
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006773 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006774
6775 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006776
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006777 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006778 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006779
6780 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
6781 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
6782 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006783 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784
Michael Chan37b091b2009-10-10 13:46:55 +00006785#ifdef BCM_CNIC
6786 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006787
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006788 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00006789 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6790 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006791#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006792
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006793 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006794
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006795 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006796 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
6797 /* no pause for emulation and FPGA */
6798 low = 0;
6799 high = 513;
6800 } else {
6801 if (IS_E1HMF(bp))
6802 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6803 else if (bp->dev->mtu > 4096) {
6804 if (bp->flags & ONE_PORT_FLAG)
6805 low = 160;
6806 else {
6807 val = bp->dev->mtu;
6808 /* (24*1024 + val*4)/256 */
6809 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
6810 }
6811 } else
6812 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6813 high = low + 56; /* 14*1024/256 */
6814 }
6815 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6816 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6817
6818
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006819 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006820
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006821 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006822 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006823 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006824 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006825
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006826 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
6827 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
6828 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
6829 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006830
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006831 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006832 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006833
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006834 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006835
6836 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006837 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006838
6839 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006840 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006841 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006842 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006843
6844 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006845 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006847 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006848
Michael Chan37b091b2009-10-10 13:46:55 +00006849#ifdef BCM_CNIC
6850 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006851#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006852 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006853 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006854
6855 if (CHIP_IS_E1(bp)) {
6856 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6857 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6858 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006859 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006860
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006861 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006862 /* init aeu_mask_attn_func_0/1:
6863 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6864 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6865 * bits 4-7 are used for "per vn group attention" */
6866 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
6867 (IS_E1HMF(bp) ? 0xF7 : 0x7));
6868
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006869 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006870 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006871 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006872 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006873 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006874
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006875 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006876
6877 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
6878
6879 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880 /* 0x2 disable e1hov, 0x1 enable */
6881 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6882 (IS_E1HMF(bp) ? 0x1 : 0x2));
6883
Eilon Greenstein1c063282009-02-12 08:36:43 +00006884 {
6885 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6886 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6887 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6888 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006889 }
6890
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006891 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006892 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006894 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006895 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6896 {
6897 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6898
6899 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6900 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6901
6902 /* The GPIO should be swapped if the swap register is
6903 set and active */
6904 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6905 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6906
6907 /* Select function upon port-swap configuration */
6908 if (port == 0) {
6909 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6910 aeu_gpio_mask = (swap_val && swap_override) ?
6911 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6912 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6913 } else {
6914 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6915 aeu_gpio_mask = (swap_val && swap_override) ?
6916 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6917 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6918 }
6919 val = REG_RD(bp, offset);
6920 /* add GPIO3 to group */
6921 val |= aeu_gpio_mask;
6922 REG_WR(bp, offset, val);
6923 }
6924 break;
6925
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006926 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006927 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006928 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006929 {
6930 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6931 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6932 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006933 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006934 REG_WR(bp, reg_addr, val);
6935 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006936 break;
6937
6938 default:
6939 break;
6940 }
6941
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006942 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006944 return 0;
6945}
6946
6947#define ILT_PER_FUNC (768/2)
6948#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6949/* the phys address is shifted right 12 bits and has an added
6950 1=valid bit added to the 53rd bit
6951 then since this is a wide register(TM)
6952 we split it into two 32 bit writes
6953 */
6954#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6955#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6956#define PXP_ONE_ILT(x) (((x) << 10) | x)
6957#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6958
Michael Chan37b091b2009-10-10 13:46:55 +00006959#ifdef BCM_CNIC
6960#define CNIC_ILT_LINES 127
6961#define CNIC_CTX_PER_ILT 16
6962#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006963#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00006964#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006965
6966static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6967{
6968 int reg;
6969
6970 if (CHIP_IS_E1H(bp))
6971 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6972 else /* E1 */
6973 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6974
6975 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6976}
6977
6978static int bnx2x_init_func(struct bnx2x *bp)
6979{
6980 int port = BP_PORT(bp);
6981 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006982 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006983 int i;
6984
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006985 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006986
Eilon Greenstein8badd272009-02-12 08:36:15 +00006987 /* set MSI reconfigure capability */
6988 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6989 val = REG_RD(bp, addr);
6990 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6991 REG_WR(bp, addr, val);
6992
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006993 i = FUNC_ILT_BASE(func);
6994
6995 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6996 if (CHIP_IS_E1H(bp)) {
6997 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6998 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6999 } else /* E1 */
7000 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
7001 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
7002
Michael Chan37b091b2009-10-10 13:46:55 +00007003#ifdef BCM_CNIC
7004 i += 1 + CNIC_ILT_LINES;
7005 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
7006 if (CHIP_IS_E1(bp))
7007 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
7008 else {
7009 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
7010 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
7011 }
7012
7013 i++;
7014 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
7015 if (CHIP_IS_E1(bp))
7016 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
7017 else {
7018 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
7019 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
7020 }
7021
7022 i++;
7023 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
7024 if (CHIP_IS_E1(bp))
7025 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
7026 else {
7027 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
7028 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
7029 }
7030
7031 /* tell the searcher where the T2 table is */
7032 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
7033
7034 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
7035 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
7036
7037 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
7038 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
7039 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
7040
7041 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
7042#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007043
7044 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00007045 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
7046 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
7047 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
7048 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
7049 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
7050 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
7051 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
7052 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
7053 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007054
7055 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
7056 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
7057 }
7058
7059 /* HC init per function */
7060 if (CHIP_IS_E1H(bp)) {
7061 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7062
7063 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7064 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7065 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007066 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007067
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007068 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007069 REG_WR(bp, 0x2114, 0xffffffff);
7070 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007071
7072 return 0;
7073}
7074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007075static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
7076{
7077 int i, rc = 0;
7078
7079 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
7080 BP_FUNC(bp), load_code);
7081
7082 bp->dmae_ready = 0;
7083 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00007084 rc = bnx2x_gunzip_init(bp);
7085 if (rc)
7086 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007087
7088 switch (load_code) {
7089 case FW_MSG_CODE_DRV_LOAD_COMMON:
7090 rc = bnx2x_init_common(bp);
7091 if (rc)
7092 goto init_hw_err;
7093 /* no break */
7094
7095 case FW_MSG_CODE_DRV_LOAD_PORT:
7096 bp->dmae_ready = 1;
7097 rc = bnx2x_init_port(bp);
7098 if (rc)
7099 goto init_hw_err;
7100 /* no break */
7101
7102 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
7103 bp->dmae_ready = 1;
7104 rc = bnx2x_init_func(bp);
7105 if (rc)
7106 goto init_hw_err;
7107 break;
7108
7109 default:
7110 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
7111 break;
7112 }
7113
7114 if (!BP_NOMCP(bp)) {
7115 int func = BP_FUNC(bp);
7116
7117 bp->fw_drv_pulse_wr_seq =
7118 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
7119 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00007120 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
7121 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007122
7123 /* this needs to be done before gunzip end */
7124 bnx2x_zero_def_sb(bp);
7125 for_each_queue(bp, i)
7126 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00007127#ifdef BCM_CNIC
7128 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
7129#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007130
7131init_hw_err:
7132 bnx2x_gunzip_end(bp);
7133
7134 return rc;
7135}
7136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007137static void bnx2x_free_mem(struct bnx2x *bp)
7138{
7139
7140#define BNX2X_PCI_FREE(x, y, size) \
7141 do { \
7142 if (x) { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007143 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007144 x = NULL; \
7145 y = 0; \
7146 } \
7147 } while (0)
7148
7149#define BNX2X_FREE(x) \
7150 do { \
7151 if (x) { \
7152 vfree(x); \
7153 x = NULL; \
7154 } \
7155 } while (0)
7156
7157 int i;
7158
7159 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007160 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007161 for_each_queue(bp, i) {
7162
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007163 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007164 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
7165 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007166 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007167 }
7168 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007169 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007170
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007171 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007172 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
7173 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
7174 bnx2x_fp(bp, i, rx_desc_mapping),
7175 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7176
7177 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
7178 bnx2x_fp(bp, i, rx_comp_mapping),
7179 sizeof(struct eth_fast_path_rx_cqe) *
7180 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007181
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007182 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07007183 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007184 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
7185 bnx2x_fp(bp, i, rx_sge_mapping),
7186 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
7187 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007188 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007189 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007190
7191 /* fastpath tx rings: tx_buf tx_desc */
7192 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
7193 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
7194 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007195 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007196 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007197 /* end of fastpath */
7198
7199 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007200 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007201
7202 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007203 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007204
Michael Chan37b091b2009-10-10 13:46:55 +00007205#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007206 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
7207 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
7208 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
7209 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007210 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
7211 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007212#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007213 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007214
7215#undef BNX2X_PCI_FREE
7216#undef BNX2X_KFREE
7217}
7218
7219static int bnx2x_alloc_mem(struct bnx2x *bp)
7220{
7221
7222#define BNX2X_PCI_ALLOC(x, y, size) \
7223 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007224 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007225 if (x == NULL) \
7226 goto alloc_mem_err; \
7227 memset(x, 0, size); \
7228 } while (0)
7229
7230#define BNX2X_ALLOC(x, size) \
7231 do { \
7232 x = vmalloc(size); \
7233 if (x == NULL) \
7234 goto alloc_mem_err; \
7235 memset(x, 0, size); \
7236 } while (0)
7237
7238 int i;
7239
7240 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007241 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007242 for_each_queue(bp, i) {
7243 bnx2x_fp(bp, i, bp) = bp;
7244
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007245 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007246 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
7247 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007248 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007249 }
7250 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007251 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007252
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007253 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
7255 sizeof(struct sw_rx_bd) * NUM_RX_BD);
7256 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
7257 &bnx2x_fp(bp, i, rx_desc_mapping),
7258 sizeof(struct eth_rx_bd) * NUM_RX_BD);
7259
7260 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
7261 &bnx2x_fp(bp, i, rx_comp_mapping),
7262 sizeof(struct eth_fast_path_rx_cqe) *
7263 NUM_RCQ_BD);
7264
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007265 /* SGE ring */
7266 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
7267 sizeof(struct sw_rx_page) * NUM_RX_SGE);
7268 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
7269 &bnx2x_fp(bp, i, rx_sge_mapping),
7270 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007271 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007272 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007273 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007274
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007275 /* fastpath tx rings: tx_buf tx_desc */
7276 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
7277 sizeof(struct sw_tx_bd) * NUM_TX_BD);
7278 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
7279 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07007280 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007281 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007282 /* end of fastpath */
7283
7284 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
7285 sizeof(struct host_def_status_block));
7286
7287 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7288 sizeof(struct bnx2x_slowpath));
7289
Michael Chan37b091b2009-10-10 13:46:55 +00007290#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007291 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
7292
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293 /* allocate searcher T2 table
7294 we allocate 1/4 of alloc num for T2
7295 (which is not entered into the ILT) */
7296 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
7297
Michael Chan37b091b2009-10-10 13:46:55 +00007298 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007299 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00007300 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301
Michael Chan37b091b2009-10-10 13:46:55 +00007302 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007303 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
7304
7305 /* QM queues (128*MAX_CONN) */
7306 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00007307
7308 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
7309 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007310#endif
7311
7312 /* Slow path ring */
7313 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7314
7315 return 0;
7316
7317alloc_mem_err:
7318 bnx2x_free_mem(bp);
7319 return -ENOMEM;
7320
7321#undef BNX2X_PCI_ALLOC
7322#undef BNX2X_ALLOC
7323}
7324
7325static void bnx2x_free_tx_skbs(struct bnx2x *bp)
7326{
7327 int i;
7328
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007329 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007330 struct bnx2x_fastpath *fp = &bp->fp[i];
7331
7332 u16 bd_cons = fp->tx_bd_cons;
7333 u16 sw_prod = fp->tx_pkt_prod;
7334 u16 sw_cons = fp->tx_pkt_cons;
7335
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007336 while (sw_cons != sw_prod) {
7337 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
7338 sw_cons++;
7339 }
7340 }
7341}
7342
7343static void bnx2x_free_rx_skbs(struct bnx2x *bp)
7344{
7345 int i, j;
7346
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007347 for_each_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007348 struct bnx2x_fastpath *fp = &bp->fp[j];
7349
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007350 for (i = 0; i < NUM_RX_BD; i++) {
7351 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
7352 struct sk_buff *skb = rx_buf->skb;
7353
7354 if (skb == NULL)
7355 continue;
7356
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007357 dma_unmap_single(&bp->pdev->dev,
7358 dma_unmap_addr(rx_buf, mapping),
7359 bp->rx_buf_size, DMA_FROM_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007360
7361 rx_buf->skb = NULL;
7362 dev_kfree_skb(skb);
7363 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007364 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07007365 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
7366 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007367 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007368 }
7369}
7370
7371static void bnx2x_free_skbs(struct bnx2x *bp)
7372{
7373 bnx2x_free_tx_skbs(bp);
7374 bnx2x_free_rx_skbs(bp);
7375}
7376
7377static void bnx2x_free_msix_irqs(struct bnx2x *bp)
7378{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007379 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380
7381 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007382 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007383 bp->msix_table[0].vector);
7384
Michael Chan37b091b2009-10-10 13:46:55 +00007385#ifdef BCM_CNIC
7386 offset++;
7387#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007388 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007389 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007390 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007391 bnx2x_fp(bp, i, state));
7392
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007393 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007394 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007395}
7396
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007397static void bnx2x_free_irq(struct bnx2x *bp, bool disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007398{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007399 if (bp->flags & USING_MSIX_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007400 if (!disable_only)
7401 bnx2x_free_msix_irqs(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007402 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007403 bp->flags &= ~USING_MSIX_FLAG;
7404
Eilon Greenstein8badd272009-02-12 08:36:15 +00007405 } else if (bp->flags & USING_MSI_FLAG) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007406 if (!disable_only)
7407 free_irq(bp->pdev->irq, bp->dev);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007408 pci_disable_msi(bp->pdev);
7409 bp->flags &= ~USING_MSI_FLAG;
7410
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007411 } else if (!disable_only)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007412 free_irq(bp->pdev->irq, bp->dev);
7413}
7414
7415static int bnx2x_enable_msix(struct bnx2x *bp)
7416{
Eilon Greenstein8badd272009-02-12 08:36:15 +00007417 int i, rc, offset = 1;
7418 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007419
Eilon Greenstein8badd272009-02-12 08:36:15 +00007420 bp->msix_table[0].entry = igu_vec;
7421 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007422
Michael Chan37b091b2009-10-10 13:46:55 +00007423#ifdef BCM_CNIC
7424 igu_vec = BP_L_ID(bp) + offset;
7425 bp->msix_table[1].entry = igu_vec;
7426 DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec);
7427 offset++;
7428#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007429 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007430 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007431 bp->msix_table[i + offset].entry = igu_vec;
7432 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
7433 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007434 }
7435
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007436 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007437 BNX2X_NUM_QUEUES(bp) + offset);
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +00007438
7439 /*
7440 * reconfigure number of tx/rx queues according to available
7441 * MSI-X vectors
7442 */
7443 if (rc >= BNX2X_MIN_MSIX_VEC_CNT) {
7444 /* vectors available for FP */
7445 int fp_vec = rc - BNX2X_MSIX_VEC_FP_START;
7446
7447 DP(NETIF_MSG_IFUP,
7448 "Trying to use less MSI-X vectors: %d\n", rc);
7449
7450 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0], rc);
7451
7452 if (rc) {
7453 DP(NETIF_MSG_IFUP,
7454 "MSI-X is not attainable rc %d\n", rc);
7455 return rc;
7456 }
7457
7458 bp->num_queues = min(bp->num_queues, fp_vec);
7459
7460 DP(NETIF_MSG_IFUP, "New queue configuration set: %d\n",
7461 bp->num_queues);
7462 } else if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007463 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
7464 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007465 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007467 bp->flags |= USING_MSIX_FLAG;
7468
7469 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007470}
7471
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007472static int bnx2x_req_msix_irqs(struct bnx2x *bp)
7473{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007474 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007475
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007476 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
7477 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007478 if (rc) {
7479 BNX2X_ERR("request sp irq failed\n");
7480 return -EBUSY;
7481 }
7482
Michael Chan37b091b2009-10-10 13:46:55 +00007483#ifdef BCM_CNIC
7484 offset++;
7485#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007486 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007487 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007488 snprintf(fp->name, sizeof(fp->name), "%s-fp-%d",
7489 bp->dev->name, i);
Eilon Greensteinca003922009-08-12 22:53:28 -07007490
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007491 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007492 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007493 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007494 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007495 bnx2x_free_msix_irqs(bp);
7496 return -EBUSY;
7497 }
7498
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007499 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007500 }
7501
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007502 i = BNX2X_NUM_QUEUES(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007503 netdev_info(bp->dev, "using MSI-X IRQs: sp %d fp[%d] %d"
7504 " ... fp[%d] %d\n",
7505 bp->msix_table[0].vector,
7506 0, bp->msix_table[offset].vector,
7507 i - 1, bp->msix_table[offset + i - 1].vector);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007508
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007509 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007510}
7511
Eilon Greenstein8badd272009-02-12 08:36:15 +00007512static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007513{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007514 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007515
Eilon Greenstein8badd272009-02-12 08:36:15 +00007516 rc = pci_enable_msi(bp->pdev);
7517 if (rc) {
7518 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
7519 return -1;
7520 }
7521 bp->flags |= USING_MSI_FLAG;
7522
7523 return 0;
7524}
7525
7526static int bnx2x_req_irq(struct bnx2x *bp)
7527{
7528 unsigned long flags;
7529 int rc;
7530
7531 if (bp->flags & USING_MSI_FLAG)
7532 flags = 0;
7533 else
7534 flags = IRQF_SHARED;
7535
7536 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007537 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007538 if (!rc)
7539 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
7540
7541 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007542}
7543
Yitchak Gertner65abd742008-08-25 15:26:24 -07007544static void bnx2x_napi_enable(struct bnx2x *bp)
7545{
7546 int i;
7547
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007548 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007549 napi_enable(&bnx2x_fp(bp, i, napi));
7550}
7551
7552static void bnx2x_napi_disable(struct bnx2x *bp)
7553{
7554 int i;
7555
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007556 for_each_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007557 napi_disable(&bnx2x_fp(bp, i, napi));
7558}
7559
7560static void bnx2x_netif_start(struct bnx2x *bp)
7561{
Eilon Greensteine1510702009-07-21 05:47:41 +00007562 int intr_sem;
7563
7564 intr_sem = atomic_dec_and_test(&bp->intr_sem);
7565 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
7566
7567 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007568 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007569 bnx2x_napi_enable(bp);
7570 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007571 if (bp->state == BNX2X_STATE_OPEN)
7572 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007573 }
7574 }
7575}
7576
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007577static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007578{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007579 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007580 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00007581 netif_tx_disable(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007582}
7583
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007584/*
7585 * Init service functions
7586 */
7587
Michael Chane665bfd2009-10-10 13:46:54 +00007588/**
7589 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
7590 *
7591 * @param bp driver descriptor
7592 * @param set set or clear an entry (1 or 0)
7593 * @param mac pointer to a buffer containing a MAC
7594 * @param cl_bit_vec bit vector of clients to register a MAC for
7595 * @param cam_offset offset in a CAM to use
7596 * @param with_bcast set broadcast MAC as well
7597 */
7598static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
7599 u32 cl_bit_vec, u8 cam_offset,
7600 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007601{
7602 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007603 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007604
7605 /* CAM allocation
7606 * unicasts 0-31:port0 32-63:port1
7607 * multicast 64-127:port0 128-191:port1
7608 */
Michael Chane665bfd2009-10-10 13:46:54 +00007609 config->hdr.length = 1 + (with_bcast ? 1 : 0);
7610 config->hdr.offset = cam_offset;
7611 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007612 config->hdr.reserved1 = 0;
7613
7614 /* primary MAC */
7615 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007616 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007617 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007618 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007619 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007620 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007621 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007622 if (set)
7623 config->config_table[0].target_table_entry.flags = 0;
7624 else
7625 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007626 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007627 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007628 config->config_table[0].target_table_entry.vlan_id = 0;
7629
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007630 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
7631 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007632 config->config_table[0].cam_entry.msb_mac_addr,
7633 config->config_table[0].cam_entry.middle_mac_addr,
7634 config->config_table[0].cam_entry.lsb_mac_addr);
7635
7636 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00007637 if (with_bcast) {
7638 config->config_table[1].cam_entry.msb_mac_addr =
7639 cpu_to_le16(0xffff);
7640 config->config_table[1].cam_entry.middle_mac_addr =
7641 cpu_to_le16(0xffff);
7642 config->config_table[1].cam_entry.lsb_mac_addr =
7643 cpu_to_le16(0xffff);
7644 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
7645 if (set)
7646 config->config_table[1].target_table_entry.flags =
7647 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
7648 else
7649 CAM_INVALIDATE(config->config_table[1]);
7650 config->config_table[1].target_table_entry.clients_bit_vector =
7651 cpu_to_le32(cl_bit_vec);
7652 config->config_table[1].target_table_entry.vlan_id = 0;
7653 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007654
7655 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7656 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7657 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7658}
7659
Michael Chane665bfd2009-10-10 13:46:54 +00007660/**
7661 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
7662 *
7663 * @param bp driver descriptor
7664 * @param set set or clear an entry (1 or 0)
7665 * @param mac pointer to a buffer containing a MAC
7666 * @param cl_bit_vec bit vector of clients to register a MAC for
7667 * @param cam_offset offset in a CAM to use
7668 */
7669static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
7670 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007671{
7672 struct mac_configuration_cmd_e1h *config =
7673 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
7674
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007675 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00007676 config->hdr.offset = cam_offset;
7677 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678 config->hdr.reserved1 = 0;
7679
7680 /* primary MAC */
7681 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007682 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007683 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007684 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007685 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007686 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007687 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007688 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 config->config_table[0].vlan_id = 0;
7690 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007691 if (set)
7692 config->config_table[0].flags = BP_PORT(bp);
7693 else
7694 config->config_table[0].flags =
7695 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007696
Michael Chane665bfd2009-10-10 13:46:54 +00007697 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007698 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007699 config->config_table[0].msb_mac_addr,
7700 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00007701 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007702
7703 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7704 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7705 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7706}
7707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007708static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
7709 int *state_p, int poll)
7710{
7711 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007712 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007713
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007714 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
7715 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007716
7717 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007718 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007719 if (poll) {
7720 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007721 /* if index is different from 0
7722 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007723 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724 */
7725 if (idx)
7726 bnx2x_rx_int(&bp->fp[idx], 10);
7727 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007728
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007729 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007730 if (*state_p == state) {
7731#ifdef BNX2X_STOP_ON_ERROR
7732 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
7733#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007734 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007735 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007736
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007737 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00007738
7739 if (bp->panic)
7740 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007741 }
7742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007743 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007744 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
7745 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007746#ifdef BNX2X_STOP_ON_ERROR
7747 bnx2x_panic();
7748#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007749
Eliezer Tamir49d66772008-02-28 11:53:13 -08007750 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007751}
7752
Michael Chane665bfd2009-10-10 13:46:54 +00007753static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
7754{
7755 bp->set_mac_pending++;
7756 smp_wmb();
7757
7758 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
7759 (1 << bp->fp->cl_id), BP_FUNC(bp));
7760
7761 /* Wait for a completion */
7762 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7763}
7764
7765static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
7766{
7767 bp->set_mac_pending++;
7768 smp_wmb();
7769
7770 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
7771 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
7772 1);
7773
7774 /* Wait for a completion */
7775 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7776}
7777
Michael Chan993ac7b2009-10-10 13:46:56 +00007778#ifdef BCM_CNIC
7779/**
7780 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
7781 * MAC(s). This function will wait until the ramdord completion
7782 * returns.
7783 *
7784 * @param bp driver handle
7785 * @param set set or clear the CAM entry
7786 *
7787 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
7788 */
7789static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
7790{
7791 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
7792
7793 bp->set_mac_pending++;
7794 smp_wmb();
7795
7796 /* Send a SET_MAC ramrod */
7797 if (CHIP_IS_E1(bp))
7798 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
7799 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
7800 1);
7801 else
7802 /* CAM allocation for E1H
7803 * unicasts: by func number
7804 * multicast: 20+FUNC*20, 20 each
7805 */
7806 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
7807 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
7808
7809 /* Wait for a completion when setting */
7810 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7811
7812 return 0;
7813}
7814#endif
7815
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007816static int bnx2x_setup_leading(struct bnx2x *bp)
7817{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007818 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007819
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007820 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007821 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007822
7823 /* SETUP ramrod */
7824 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
7825
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007826 /* Wait for completion */
7827 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007828
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007829 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007830}
7831
7832static int bnx2x_setup_multi(struct bnx2x *bp, int index)
7833{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007834 struct bnx2x_fastpath *fp = &bp->fp[index];
7835
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007837 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007838
Eliezer Tamir228241e2008-02-28 11:56:57 -08007839 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007840 fp->state = BNX2X_FP_STATE_OPENING;
7841 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
7842 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007843
7844 /* Wait for completion */
7845 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007846 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007847}
7848
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007849static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007850
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007851static void bnx2x_set_num_queues_msix(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007852{
Eilon Greensteinca003922009-08-12 22:53:28 -07007853
7854 switch (bp->multi_mode) {
7855 case ETH_RSS_MODE_DISABLED:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007856 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007857 break;
7858
7859 case ETH_RSS_MODE_REGULAR:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007860 if (num_queues)
7861 bp->num_queues = min_t(u32, num_queues,
7862 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007863 else
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007864 bp->num_queues = min_t(u32, num_online_cpus(),
7865 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07007866 break;
7867
7868
7869 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007870 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007871 break;
7872 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007873}
7874
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007875static int bnx2x_set_num_queues(struct bnx2x *bp)
Eilon Greensteinca003922009-08-12 22:53:28 -07007876{
7877 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007878
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00007879 switch (bp->int_mode) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007880 case INT_MODE_INTx:
7881 case INT_MODE_MSI:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007882 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07007883 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greenstein8badd272009-02-12 08:36:15 +00007884 break;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007885 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007886 /* Set number of queues according to bp->multi_mode value */
7887 bnx2x_set_num_queues_msix(bp);
Eilon Greensteinca003922009-08-12 22:53:28 -07007888
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007889 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
7890 bp->num_queues);
Eilon Greensteinca003922009-08-12 22:53:28 -07007891
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007892 /* if we can't use MSI-X we only need one fp,
7893 * so try to enable MSI-X with the requested number of fp's
7894 * and fallback to MSI or legacy INTx with one fp
7895 */
Eilon Greensteinca003922009-08-12 22:53:28 -07007896 rc = bnx2x_enable_msix(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007897 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007898 /* failed to enable MSI-X */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007899 bp->num_queues = 1;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007900 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007901 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007902 bp->dev->real_num_tx_queues = bp->num_queues;
Eilon Greensteinca003922009-08-12 22:53:28 -07007903 return rc;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007904}
7905
Michael Chan993ac7b2009-10-10 13:46:56 +00007906#ifdef BCM_CNIC
7907static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
7908static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
7909#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +00007910
7911/* must be called with rtnl_lock */
7912static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
7913{
7914 u32 load_code;
Eilon Greensteinca003922009-08-12 22:53:28 -07007915 int i, rc;
7916
Eilon Greenstein8badd272009-02-12 08:36:15 +00007917#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8badd272009-02-12 08:36:15 +00007918 if (unlikely(bp->panic))
7919 return -EPERM;
7920#endif
7921
7922 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
7923
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007924 rc = bnx2x_set_num_queues(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007925
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007926 if (bnx2x_alloc_mem(bp)) {
7927 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007928 return -ENOMEM;
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007929 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007930
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007931 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007932 bnx2x_fp(bp, i, disable_tpa) =
7933 ((bp->flags & TPA_ENABLE_FLAG) == 0);
7934
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007935 for_each_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007936 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
7937 bnx2x_poll, 128);
7938
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007939 bnx2x_napi_enable(bp);
7940
7941 if (bp->flags & USING_MSIX_FLAG) {
7942 rc = bnx2x_req_msix_irqs(bp);
7943 if (rc) {
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007944 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007945 goto load_error1;
7946 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007947 } else {
Eilon Greensteinca003922009-08-12 22:53:28 -07007948 /* Fall to INTx if failed to enable MSI-X due to lack of
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007949 memory (in bnx2x_set_num_queues()) */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007950 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
7951 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007952 bnx2x_ack_int(bp);
7953 rc = bnx2x_req_irq(bp);
7954 if (rc) {
7955 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007956 bnx2x_free_irq(bp, true);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007957 goto load_error1;
7958 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007959 if (bp->flags & USING_MSI_FLAG) {
7960 bp->dev->irq = bp->pdev->irq;
Joe Perches7995c642010-02-17 15:01:52 +00007961 netdev_info(bp->dev, "using MSI IRQ %d\n",
7962 bp->pdev->irq);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007963 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007964 }
7965
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007966 /* Send LOAD_REQUEST command to MCP
7967 Returns the type of LOAD command:
7968 if it is the first port to be initialized
7969 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007970 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007971 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007972 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
7973 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007974 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007975 rc = -EBUSY;
7976 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007977 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007978 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
7979 rc = -EBUSY; /* other port in diagnostic mode */
7980 goto load_error2;
7981 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007983 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007984 int port = BP_PORT(bp);
7985
Eilon Greensteinf5372252009-02-12 08:38:30 +00007986 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007987 load_count[0], load_count[1], load_count[2]);
7988 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007989 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007990 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007991 load_count[0], load_count[1], load_count[2]);
7992 if (load_count[0] == 1)
7993 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007994 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007995 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
7996 else
7997 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 }
7999
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008000 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
8001 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
8002 bp->port.pmf = 1;
8003 else
8004 bp->port.pmf = 0;
8005 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
8006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008008 rc = bnx2x_init_hw(bp, load_code);
8009 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008010 BNX2X_ERR("HW init failed, aborting\n");
Vladislav Zolotarovf1e1a192010-02-17 02:03:33 +00008011 bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
8012 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
8013 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008014 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008015 }
8016
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008017 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07008018 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008019
Eilon Greenstein2691d512009-08-12 08:22:08 +00008020 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) &&
8021 (bp->common.shmem2_base))
8022 SHMEM2_WR(bp, dcc_support,
8023 (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV |
8024 SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV));
8025
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008026 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008028 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
8029 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008030 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008031 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008032 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008033 }
8034 }
8035
8036 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
8037
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008038 rc = bnx2x_setup_leading(bp);
8039 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008040 BNX2X_ERR("Setup leading failed!\n");
Eilon Greensteine3553b22009-08-12 08:23:31 +00008041#ifndef BNX2X_STOP_ON_ERROR
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008042 goto load_error3;
Eilon Greensteine3553b22009-08-12 08:23:31 +00008043#else
8044 bp->panic = 1;
8045 return -EBUSY;
8046#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008047 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049 if (CHIP_IS_E1H(bp))
8050 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008051 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07008052 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008053 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008054
Eilon Greensteinca003922009-08-12 22:53:28 -07008055 if (bp->state == BNX2X_STATE_OPEN) {
Michael Chan37b091b2009-10-10 13:46:55 +00008056#ifdef BCM_CNIC
8057 /* Enable Timer scan */
8058 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1);
8059#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008060 for_each_nondefault_queue(bp, i) {
8061 rc = bnx2x_setup_multi(bp, i);
8062 if (rc)
Michael Chan37b091b2009-10-10 13:46:55 +00008063#ifdef BCM_CNIC
8064 goto load_error4;
8065#else
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008066 goto load_error3;
Michael Chan37b091b2009-10-10 13:46:55 +00008067#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008068 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008069
Eilon Greensteinca003922009-08-12 22:53:28 -07008070 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +00008071 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greensteinca003922009-08-12 22:53:28 -07008072 else
Michael Chane665bfd2009-10-10 13:46:54 +00008073 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Michael Chan993ac7b2009-10-10 13:46:56 +00008074#ifdef BCM_CNIC
8075 /* Set iSCSI L2 MAC */
8076 mutex_lock(&bp->cnic_mutex);
8077 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) {
8078 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
8079 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
Michael Chan4a6e47a2009-12-25 17:13:07 -08008080 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping,
8081 CNIC_SB_ID(bp));
Michael Chan993ac7b2009-10-10 13:46:56 +00008082 }
8083 mutex_unlock(&bp->cnic_mutex);
8084#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07008085 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008086
8087 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00008088 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008089
8090 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008091 switch (load_mode) {
8092 case LOAD_NORMAL:
Eilon Greensteinca003922009-08-12 22:53:28 -07008093 if (bp->state == BNX2X_STATE_OPEN) {
8094 /* Tx queue should be only reenabled */
8095 netif_tx_wake_all_queues(bp->dev);
8096 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008097 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008098 bnx2x_set_rx_mode(bp->dev);
8099 break;
8100
8101 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008102 netif_tx_start_all_queues(bp->dev);
Eilon Greensteinca003922009-08-12 22:53:28 -07008103 if (bp->state != BNX2X_STATE_OPEN)
8104 netif_tx_disable(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008105 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008106 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008107 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008109 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008110 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008111 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008112 bp->state = BNX2X_STATE_DIAG;
8113 break;
8114
8115 default:
8116 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008117 }
8118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008119 if (!bp->port.pmf)
8120 bnx2x__link_status_update(bp);
8121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008122 /* start the timer */
8123 mod_timer(&bp->timer, jiffies + bp->current_interval);
8124
Michael Chan993ac7b2009-10-10 13:46:56 +00008125#ifdef BCM_CNIC
8126 bnx2x_setup_cnic_irq_info(bp);
8127 if (bp->state == BNX2X_STATE_OPEN)
8128 bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD);
8129#endif
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008130 bnx2x_inc_load_cnt(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008132 return 0;
8133
Michael Chan37b091b2009-10-10 13:46:55 +00008134#ifdef BCM_CNIC
8135load_error4:
8136 /* Disable Timer scan */
8137 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0);
8138#endif
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008139load_error3:
8140 bnx2x_int_disable_sync(bp, 1);
8141 if (!BP_NOMCP(bp)) {
8142 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
8143 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8144 }
8145 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008146 /* Free SKBs, SGEs, TPA pool and driver internals */
8147 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008148 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008149 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008150load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07008151 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00008152 bnx2x_free_irq(bp, false);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00008153load_error1:
8154 bnx2x_napi_disable(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008155 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008156 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008157 bnx2x_free_mem(bp);
8158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008159 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008160}
8161
8162static int bnx2x_stop_multi(struct bnx2x *bp, int index)
8163{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008164 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008165 int rc;
8166
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008167 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008168 fp->state = BNX2X_FP_STATE_HALTING;
8169 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008170
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008171 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008172 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008173 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008174 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008175 return rc;
8176
8177 /* delete cfc entry */
8178 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
8179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008180 /* Wait for completion */
8181 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008182 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008183 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008184}
8185
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008186static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008187{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008188 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008189 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008190 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008191 int cnt = 500;
8192 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008193
8194 might_sleep();
8195
8196 /* Send HALT ramrod */
8197 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00008198 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008199
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008200 /* Wait for completion */
8201 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
8202 &(bp->fp[0].state), 1);
8203 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008204 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008205
Eliezer Tamir49d66772008-02-28 11:53:13 -08008206 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008207
Eliezer Tamir228241e2008-02-28 11:56:57 -08008208 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008209 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
8210
Eliezer Tamir49d66772008-02-28 11:53:13 -08008211 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008212 we are going to reset the chip anyway
8213 so there is not much to do if this times out
8214 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008215 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008216 if (!cnt) {
8217 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
8218 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
8219 *bp->dsb_sp_prod, dsb_sp_prod_idx);
8220#ifdef BNX2X_STOP_ON_ERROR
8221 bnx2x_panic();
8222#endif
Eilon Greenstein36e552ab2009-02-12 08:37:21 +00008223 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008224 break;
8225 }
8226 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008227 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00008228 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08008229 }
8230 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
8231 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008232
8233 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008234}
8235
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008236static void bnx2x_reset_func(struct bnx2x *bp)
8237{
8238 int port = BP_PORT(bp);
8239 int func = BP_FUNC(bp);
8240 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08008241
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008242 /* Configure IGU */
8243 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8244 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8245
Michael Chan37b091b2009-10-10 13:46:55 +00008246#ifdef BCM_CNIC
8247 /* Disable Timer scan */
8248 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8249 /*
8250 * Wait for at least 10ms and up to 2 second for the timers scan to
8251 * complete
8252 */
8253 for (i = 0; i < 200; i++) {
8254 msleep(10);
8255 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8256 break;
8257 }
8258#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008259 /* Clear ILT */
8260 base = FUNC_ILT_BASE(func);
8261 for (i = base; i < base + ILT_PER_FUNC; i++)
8262 bnx2x_ilt_wr(bp, i, 0);
8263}
8264
8265static void bnx2x_reset_port(struct bnx2x *bp)
8266{
8267 int port = BP_PORT(bp);
8268 u32 val;
8269
8270 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8271
8272 /* Do not rcv packets to BRB */
8273 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8274 /* Do not direct rcv packets that are not for MCP to the BRB */
8275 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8276 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8277
8278 /* Configure AEU */
8279 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8280
8281 msleep(100);
8282 /* Check for BRB port occupancy */
8283 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8284 if (val)
8285 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008286 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008287
8288 /* TODO: Close Doorbell port? */
8289}
8290
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008291static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
8292{
8293 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
8294 BP_FUNC(bp), reset_code);
8295
8296 switch (reset_code) {
8297 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
8298 bnx2x_reset_port(bp);
8299 bnx2x_reset_func(bp);
8300 bnx2x_reset_common(bp);
8301 break;
8302
8303 case FW_MSG_CODE_DRV_UNLOAD_PORT:
8304 bnx2x_reset_port(bp);
8305 bnx2x_reset_func(bp);
8306 break;
8307
8308 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
8309 bnx2x_reset_func(bp);
8310 break;
8311
8312 default:
8313 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
8314 break;
8315 }
8316}
8317
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008318static void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008319{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008320 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008321 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008322 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008323
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008324 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008325 for_each_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08008326 struct bnx2x_fastpath *fp = &bp->fp[i];
8327
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008328 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08008329 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008330
Eilon Greenstein7961f792009-03-02 07:59:31 +00008331 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008332 if (!cnt) {
8333 BNX2X_ERR("timeout waiting for queue[%d]\n",
8334 i);
8335#ifdef BNX2X_STOP_ON_ERROR
8336 bnx2x_panic();
8337 return -EBUSY;
8338#else
8339 break;
8340#endif
8341 }
8342 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008343 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008344 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08008345 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008346 /* Give HW time to discard old tx messages */
8347 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008348
Yitchak Gertner65abd742008-08-25 15:26:24 -07008349 if (CHIP_IS_E1(bp)) {
8350 struct mac_configuration_cmd *config =
8351 bnx2x_sp(bp, mcast_config);
8352
Michael Chane665bfd2009-10-10 13:46:54 +00008353 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008354
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008355 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07008356 CAM_INVALIDATE(config->config_table[i]);
8357
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08008358 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008359 if (CHIP_REV_IS_SLOW(bp))
8360 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
8361 else
8362 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00008363 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07008364 config->hdr.reserved1 = 0;
8365
Michael Chane665bfd2009-10-10 13:46:54 +00008366 bp->set_mac_pending++;
8367 smp_wmb();
8368
Yitchak Gertner65abd742008-08-25 15:26:24 -07008369 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
8370 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
8371 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
8372
8373 } else { /* E1H */
8374 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8375
Michael Chane665bfd2009-10-10 13:46:54 +00008376 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008377
8378 for (i = 0; i < MC_HASH_SIZE; i++)
8379 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008380
8381 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07008382 }
Michael Chan993ac7b2009-10-10 13:46:56 +00008383#ifdef BCM_CNIC
8384 /* Clear iSCSI L2 MAC */
8385 mutex_lock(&bp->cnic_mutex);
8386 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
8387 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
8388 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
8389 }
8390 mutex_unlock(&bp->cnic_mutex);
8391#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008392
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008393 if (unload_mode == UNLOAD_NORMAL)
8394 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008395
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008396 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008397 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008398
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008399 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008400 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008401 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008402 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008403 /* The mac address is written to entries 1-4 to
8404 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008405 u8 entry = (BP_E1HVN(bp) + 1)*8;
8406
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008407 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008408 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409
8410 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8411 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008412 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008413
8414 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008415
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008416 } else
8417 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8418
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008419 /* Close multi and leading connections
8420 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008421 for_each_nondefault_queue(bp, i)
8422 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008423 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008425 rc = bnx2x_stop_leading(bp);
8426 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008427 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008428#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008429 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008430#else
8431 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008432#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08008433 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008434
Eliezer Tamir228241e2008-02-28 11:56:57 -08008435unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008436 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008437 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008438 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008439 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008440 load_count[0], load_count[1], load_count[2]);
8441 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008442 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00008443 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008444 load_count[0], load_count[1], load_count[2]);
8445 if (load_count[0] == 0)
8446 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008447 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008448 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8449 else
8450 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8451 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008452
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008453 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
8454 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
8455 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008456
8457 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08008458 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008459
8460 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008461 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008462 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00008463
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008464}
8465
8466static inline void bnx2x_disable_close_the_gate(struct bnx2x *bp)
8467{
8468 u32 val;
8469
8470 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
8471
8472 if (CHIP_IS_E1(bp)) {
8473 int port = BP_PORT(bp);
8474 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8475 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8476
8477 val = REG_RD(bp, addr);
8478 val &= ~(0x300);
8479 REG_WR(bp, addr, val);
8480 } else if (CHIP_IS_E1H(bp)) {
8481 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8482 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8483 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8484 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8485 }
8486}
8487
8488/* must be called with rtnl_lock */
8489static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
8490{
8491 int i;
8492
8493 if (bp->state == BNX2X_STATE_CLOSED) {
8494 /* Interface has been removed - nothing to recover */
8495 bp->recovery_state = BNX2X_RECOVERY_DONE;
8496 bp->is_leader = 0;
8497 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8498 smp_wmb();
8499
8500 return -EINVAL;
8501 }
8502
8503#ifdef BCM_CNIC
8504 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
8505#endif
8506 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
8507
8508 /* Set "drop all" */
8509 bp->rx_mode = BNX2X_RX_MODE_NONE;
8510 bnx2x_set_storm_rx_mode(bp);
8511
8512 /* Disable HW interrupts, NAPI and Tx */
8513 bnx2x_netif_stop(bp, 1);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07008514 netif_carrier_off(bp->dev);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008515
8516 del_timer_sync(&bp->timer);
8517 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
8518 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
8519 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
8520
8521 /* Release IRQs */
8522 bnx2x_free_irq(bp, false);
8523
8524 /* Cleanup the chip if needed */
8525 if (unload_mode != UNLOAD_RECOVERY)
8526 bnx2x_chip_cleanup(bp, unload_mode);
8527
Eilon Greenstein9a035442008-11-03 16:45:55 -08008528 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008529
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008530 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008531 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008532 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008533 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00008534 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008535 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008536 bnx2x_free_mem(bp);
8537
8538 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008539
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008540 /* The last driver must disable a "close the gate" if there is no
8541 * parity attention or "process kill" pending.
8542 */
8543 if ((!bnx2x_dec_load_cnt(bp)) && (!bnx2x_chk_parity_attn(bp)) &&
8544 bnx2x_reset_is_done(bp))
8545 bnx2x_disable_close_the_gate(bp);
8546
8547 /* Reset MCP mail box sequence if there is on going recovery */
8548 if (unload_mode == UNLOAD_RECOVERY)
8549 bp->fw_seq = 0;
8550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008551 return 0;
8552}
8553
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008554/* Close gates #2, #3 and #4: */
8555static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8556{
8557 u32 val, addr;
8558
8559 /* Gates #2 and #4a are closed/opened for "not E1" only */
8560 if (!CHIP_IS_E1(bp)) {
8561 /* #4 */
8562 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
8563 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
8564 close ? (val | 0x1) : (val & (~(u32)1)));
8565 /* #2 */
8566 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
8567 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
8568 close ? (val | 0x1) : (val & (~(u32)1)));
8569 }
8570
8571 /* #3 */
8572 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
8573 val = REG_RD(bp, addr);
8574 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
8575
8576 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
8577 close ? "closing" : "opening");
8578 mmiowb();
8579}
8580
8581#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8582
8583static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8584{
8585 /* Do some magic... */
8586 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8587 *magic_val = val & SHARED_MF_CLP_MAGIC;
8588 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8589}
8590
8591/* Restore the value of the `magic' bit.
8592 *
8593 * @param pdev Device handle.
8594 * @param magic_val Old value of the `magic' bit.
8595 */
8596static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8597{
8598 /* Restore the `magic' bit value... */
8599 /* u32 val = SHMEM_RD(bp, mf_cfg.shared_mf_config.clp_mb);
8600 SHMEM_WR(bp, mf_cfg.shared_mf_config.clp_mb,
8601 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); */
8602 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8603 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8604 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8605}
8606
8607/* Prepares for MCP reset: takes care of CLP configurations.
8608 *
8609 * @param bp
8610 * @param magic_val Old value of 'magic' bit.
8611 */
8612static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8613{
8614 u32 shmem;
8615 u32 validity_offset;
8616
8617 DP(NETIF_MSG_HW, "Starting\n");
8618
8619 /* Set `magic' bit in order to save MF config */
8620 if (!CHIP_IS_E1(bp))
8621 bnx2x_clp_reset_prep(bp, magic_val);
8622
8623 /* Get shmem offset */
8624 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8625 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8626
8627 /* Clear validity map flags */
8628 if (shmem > 0)
8629 REG_WR(bp, shmem + validity_offset, 0);
8630}
8631
8632#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8633#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8634
8635/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
8636 * depending on the HW type.
8637 *
8638 * @param bp
8639 */
8640static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8641{
8642 /* special handling for emulation and FPGA,
8643 wait 10 times longer */
8644 if (CHIP_REV_IS_SLOW(bp))
8645 msleep(MCP_ONE_TIMEOUT*10);
8646 else
8647 msleep(MCP_ONE_TIMEOUT);
8648}
8649
8650static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8651{
8652 u32 shmem, cnt, validity_offset, val;
8653 int rc = 0;
8654
8655 msleep(100);
8656
8657 /* Get shmem offset */
8658 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8659 if (shmem == 0) {
8660 BNX2X_ERR("Shmem 0 return failure\n");
8661 rc = -ENOTTY;
8662 goto exit_lbl;
8663 }
8664
8665 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8666
8667 /* Wait for MCP to come up */
8668 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
8669 /* TBD: its best to check validity map of last port.
8670 * currently checks on port 0.
8671 */
8672 val = REG_RD(bp, shmem + validity_offset);
8673 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
8674 shmem + validity_offset, val);
8675
8676 /* check that shared memory is valid. */
8677 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8678 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8679 break;
8680
8681 bnx2x_mcp_wait_one(bp);
8682 }
8683
8684 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
8685
8686 /* Check that shared memory is valid. This indicates that MCP is up. */
8687 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
8688 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
8689 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
8690 rc = -ENOTTY;
8691 goto exit_lbl;
8692 }
8693
8694exit_lbl:
8695 /* Restore the `magic' bit value */
8696 if (!CHIP_IS_E1(bp))
8697 bnx2x_clp_reset_done(bp, magic_val);
8698
8699 return rc;
8700}
8701
8702static void bnx2x_pxp_prep(struct bnx2x *bp)
8703{
8704 if (!CHIP_IS_E1(bp)) {
8705 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8706 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
8707 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
8708 mmiowb();
8709 }
8710}
8711
8712/*
8713 * Reset the whole chip except for:
8714 * - PCIE core
8715 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8716 * one reset bit)
8717 * - IGU
8718 * - MISC (including AEU)
8719 * - GRC
8720 * - RBCN, RBCP
8721 */
8722static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
8723{
8724 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
8725
8726 not_reset_mask1 =
8727 MISC_REGISTERS_RESET_REG_1_RST_HC |
8728 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8729 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8730
8731 not_reset_mask2 =
8732 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
8733 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8734 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8735 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8736 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8737 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8738 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
8739 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
8740
8741 reset_mask1 = 0xffffffff;
8742
8743 if (CHIP_IS_E1(bp))
8744 reset_mask2 = 0xffff;
8745 else
8746 reset_mask2 = 0x1ffff;
8747
8748 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8749 reset_mask1 & (~not_reset_mask1));
8750 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8751 reset_mask2 & (~not_reset_mask2));
8752
8753 barrier();
8754 mmiowb();
8755
8756 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
8757 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
8758 mmiowb();
8759}
8760
8761static int bnx2x_process_kill(struct bnx2x *bp)
8762{
8763 int cnt = 1000;
8764 u32 val = 0;
8765 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8766
8767
8768 /* Empty the Tetris buffer, wait for 1s */
8769 do {
8770 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8771 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8772 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8773 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8774 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8775 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8776 ((port_is_idle_0 & 0x1) == 0x1) &&
8777 ((port_is_idle_1 & 0x1) == 0x1) &&
8778 (pgl_exp_rom2 == 0xffffffff))
8779 break;
8780 msleep(1);
8781 } while (cnt-- > 0);
8782
8783 if (cnt <= 0) {
8784 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
8785 " are still"
8786 " outstanding read requests after 1s!\n");
8787 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
8788 " port_is_idle_0=0x%08x,"
8789 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
8790 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8791 pgl_exp_rom2);
8792 return -EAGAIN;
8793 }
8794
8795 barrier();
8796
8797 /* Close gates #2, #3 and #4 */
8798 bnx2x_set_234_gates(bp, true);
8799
8800 /* TBD: Indicate that "process kill" is in progress to MCP */
8801
8802 /* Clear "unprepared" bit */
8803 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8804 barrier();
8805
8806 /* Make sure all is written to the chip before the reset */
8807 mmiowb();
8808
8809 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8810 * PSWHST, GRC and PSWRD Tetris buffer.
8811 */
8812 msleep(1);
8813
8814 /* Prepare to chip reset: */
8815 /* MCP */
8816 bnx2x_reset_mcp_prep(bp, &val);
8817
8818 /* PXP */
8819 bnx2x_pxp_prep(bp);
8820 barrier();
8821
8822 /* reset the chip */
8823 bnx2x_process_kill_chip_reset(bp);
8824 barrier();
8825
8826 /* Recover after reset: */
8827 /* MCP */
8828 if (bnx2x_reset_mcp_comp(bp, val))
8829 return -EAGAIN;
8830
8831 /* PXP */
8832 bnx2x_pxp_prep(bp);
8833
8834 /* Open the gates #2, #3 and #4 */
8835 bnx2x_set_234_gates(bp, false);
8836
8837 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8838 * reset state, re-enable attentions. */
8839
8840 return 0;
8841}
8842
8843static int bnx2x_leader_reset(struct bnx2x *bp)
8844{
8845 int rc = 0;
8846 /* Try to recover after the failure */
8847 if (bnx2x_process_kill(bp)) {
8848 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
8849 bp->dev->name);
8850 rc = -EAGAIN;
8851 goto exit_leader_reset;
8852 }
8853
8854 /* Clear "reset is in progress" bit and update the driver state */
8855 bnx2x_set_reset_done(bp);
8856 bp->recovery_state = BNX2X_RECOVERY_DONE;
8857
8858exit_leader_reset:
8859 bp->is_leader = 0;
8860 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
8861 smp_wmb();
8862 return rc;
8863}
8864
8865static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
8866
8867/* Assumption: runs under rtnl lock. This together with the fact
8868 * that it's called only from bnx2x_reset_task() ensure that it
8869 * will never be called when netif_running(bp->dev) is false.
8870 */
8871static void bnx2x_parity_recover(struct bnx2x *bp)
8872{
8873 DP(NETIF_MSG_HW, "Handling parity\n");
8874 while (1) {
8875 switch (bp->recovery_state) {
8876 case BNX2X_RECOVERY_INIT:
8877 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
8878 /* Try to get a LEADER_LOCK HW lock */
8879 if (bnx2x_trylock_hw_lock(bp,
8880 HW_LOCK_RESOURCE_RESERVED_08))
8881 bp->is_leader = 1;
8882
8883 /* Stop the driver */
8884 /* If interface has been removed - break */
8885 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8886 return;
8887
8888 bp->recovery_state = BNX2X_RECOVERY_WAIT;
8889 /* Ensure "is_leader" and "recovery_state"
8890 * update values are seen on other CPUs
8891 */
8892 smp_wmb();
8893 break;
8894
8895 case BNX2X_RECOVERY_WAIT:
8896 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8897 if (bp->is_leader) {
8898 u32 load_counter = bnx2x_get_load_cnt(bp);
8899 if (load_counter) {
8900 /* Wait until all other functions get
8901 * down.
8902 */
8903 schedule_delayed_work(&bp->reset_task,
8904 HZ/10);
8905 return;
8906 } else {
8907 /* If all other functions got down -
8908 * try to bring the chip back to
8909 * normal. In any case it's an exit
8910 * point for a leader.
8911 */
8912 if (bnx2x_leader_reset(bp) ||
8913 bnx2x_nic_load(bp, LOAD_NORMAL)) {
8914 printk(KERN_ERR"%s: Recovery "
8915 "has failed. Power cycle is "
8916 "needed.\n", bp->dev->name);
8917 /* Disconnect this device */
8918 netif_device_detach(bp->dev);
8919 /* Block ifup for all function
8920 * of this ASIC until
8921 * "process kill" or power
8922 * cycle.
8923 */
8924 bnx2x_set_reset_in_progress(bp);
8925 /* Shut down the power */
8926 bnx2x_set_power_state(bp,
8927 PCI_D3hot);
8928 return;
8929 }
8930
8931 return;
8932 }
8933 } else { /* non-leader */
8934 if (!bnx2x_reset_is_done(bp)) {
8935 /* Try to get a LEADER_LOCK HW lock as
8936 * long as a former leader may have
8937 * been unloaded by the user or
8938 * released a leadership by another
8939 * reason.
8940 */
8941 if (bnx2x_trylock_hw_lock(bp,
8942 HW_LOCK_RESOURCE_RESERVED_08)) {
8943 /* I'm a leader now! Restart a
8944 * switch case.
8945 */
8946 bp->is_leader = 1;
8947 break;
8948 }
8949
8950 schedule_delayed_work(&bp->reset_task,
8951 HZ/10);
8952 return;
8953
8954 } else { /* A leader has completed
8955 * the "process kill". It's an exit
8956 * point for a non-leader.
8957 */
8958 bnx2x_nic_load(bp, LOAD_NORMAL);
8959 bp->recovery_state =
8960 BNX2X_RECOVERY_DONE;
8961 smp_wmb();
8962 return;
8963 }
8964 }
8965 default:
8966 return;
8967 }
8968 }
8969}
8970
8971/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8972 * scheduled on a general queue in order to prevent a dead lock.
8973 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008974static void bnx2x_reset_task(struct work_struct *work)
8975{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008976 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008977
8978#ifdef BNX2X_STOP_ON_ERROR
8979 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8980 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008981 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008982 return;
8983#endif
8984
8985 rtnl_lock();
8986
8987 if (!netif_running(bp->dev))
8988 goto reset_task_exit;
8989
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008990 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
8991 bnx2x_parity_recover(bp);
8992 else {
8993 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8994 bnx2x_nic_load(bp, LOAD_NORMAL);
8995 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008996
8997reset_task_exit:
8998 rtnl_unlock();
8999}
9000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009001/* end of nic load/unload */
9002
9003/* ethtool_ops */
9004
9005/*
9006 * Init service functions
9007 */
9008
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009009static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
9010{
9011 switch (func) {
9012 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
9013 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
9014 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
9015 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
9016 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
9017 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
9018 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
9019 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
9020 default:
9021 BNX2X_ERR("Unsupported function index: %d\n", func);
9022 return (u32)(-1);
9023 }
9024}
9025
9026static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
9027{
9028 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
9029
9030 /* Flush all outstanding writes */
9031 mmiowb();
9032
9033 /* Pretend to be function 0 */
9034 REG_WR(bp, reg, 0);
9035 /* Flush the GRC transaction (in the chip) */
9036 new_val = REG_RD(bp, reg);
9037 if (new_val != 0) {
9038 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
9039 new_val);
9040 BUG();
9041 }
9042
9043 /* From now we are in the "like-E1" mode */
9044 bnx2x_int_disable(bp);
9045
9046 /* Flush all outstanding writes */
9047 mmiowb();
9048
9049 /* Restore the original funtion settings */
9050 REG_WR(bp, reg, orig_func);
9051 new_val = REG_RD(bp, reg);
9052 if (new_val != orig_func) {
9053 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
9054 orig_func, new_val);
9055 BUG();
9056 }
9057}
9058
9059static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
9060{
9061 if (CHIP_IS_E1H(bp))
9062 bnx2x_undi_int_disable_e1h(bp, func);
9063 else
9064 bnx2x_int_disable(bp);
9065}
9066
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009067static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009068{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009069 u32 val;
9070
9071 /* Check if there is any driver already loaded */
9072 val = REG_RD(bp, MISC_REG_UNPREPARED);
9073 if (val == 0x1) {
9074 /* Check if it is the UNDI driver
9075 * UNDI driver initializes CID offset for normal bell to 0x7
9076 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009077 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009078 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9079 if (val == 0x7) {
9080 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009081 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009082 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009083 u32 swap_en;
9084 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009085
Eilon Greensteinb4661732009-01-14 06:43:56 +00009086 /* clear the UNDI indication */
9087 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9088
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009089 BNX2X_DEV_INFO("UNDI is active! reset device\n");
9090
9091 /* try unload UNDI on port 0 */
9092 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009093 bp->fw_seq =
9094 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9095 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009096 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009097
9098 /* if UNDI is loaded on the other port */
9099 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9100
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009101 /* send "DONE" for previous unload */
9102 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9103
9104 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009105 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009106 bp->fw_seq =
9107 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9108 DRV_MSG_SEQ_NUMBER_MASK);
9109 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009110
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009111 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009112 }
9113
Eilon Greensteinb4661732009-01-14 06:43:56 +00009114 /* now it's safe to release the lock */
9115 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
9116
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009117 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009118
9119 /* close input traffic and wait for it */
9120 /* Do not rcv packets to BRB */
9121 REG_WR(bp,
9122 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
9123 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
9124 /* Do not direct rcv packets that are not for MCP to
9125 * the BRB */
9126 REG_WR(bp,
9127 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
9128 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
9129 /* clear AEU */
9130 REG_WR(bp,
9131 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9132 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
9133 msleep(10);
9134
9135 /* save NIG port swap info */
9136 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
9137 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009138 /* reset device */
9139 REG_WR(bp,
9140 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009141 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009142 REG_WR(bp,
9143 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9144 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009145 /* take the NIG out of reset and restore swap values */
9146 REG_WR(bp,
9147 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
9148 MISC_REGISTERS_RESET_REG_1_RST_NIG);
9149 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
9150 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
9151
9152 /* send unload done to the MCP */
9153 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
9154
9155 /* restore our func and fw_seq */
9156 bp->func = func;
9157 bp->fw_seq =
9158 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
9159 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009160
9161 } else
9162 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009163 }
9164}
9165
9166static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9167{
9168 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009169 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009170
9171 /* Get the chip revision id and number. */
9172 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9173 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9174 id = ((val & 0xffff) << 16);
9175 val = REG_RD(bp, MISC_REG_CHIP_REV);
9176 id |= ((val & 0xf) << 12);
9177 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9178 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009179 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009180 id |= (val & 0xf);
9181 bp->common.chip_id = id;
9182 bp->link_params.chip_id = bp->common.chip_id;
9183 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
9184
Eilon Greenstein1c063282009-02-12 08:36:43 +00009185 val = (REG_RD(bp, 0x2874) & 0x55);
9186 if ((bp->common.chip_id & 0x1) ||
9187 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9188 bp->flags |= ONE_PORT_FLAG;
9189 BNX2X_DEV_INFO("single port device\n");
9190 }
9191
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009192 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
9193 bp->common.flash_size = (NVRAM_1MB_SIZE <<
9194 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9195 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9196 bp->common.flash_size, bp->common.flash_size);
9197
9198 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009199 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009200 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009201 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9202 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009203
9204 if (!bp->common.shmem_base ||
9205 (bp->common.shmem_base < 0xA0000) ||
9206 (bp->common.shmem_base >= 0xC0000)) {
9207 BNX2X_DEV_INFO("MCP not active\n");
9208 bp->flags |= NO_MCP_FLAG;
9209 return;
9210 }
9211
9212 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9213 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9214 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009215 BNX2X_ERROR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009216
9217 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009218 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009219
9220 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9221 SHARED_HW_CFG_LED_MODE_MASK) >>
9222 SHARED_HW_CFG_LED_MODE_SHIFT);
9223
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009224 bp->link_params.feature_config_flags = 0;
9225 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9226 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9227 bp->link_params.feature_config_flags |=
9228 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9229 else
9230 bp->link_params.feature_config_flags &=
9231 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9232
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009233 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9234 bp->common.bc_ver = val;
9235 BNX2X_DEV_INFO("bc_ver %X\n", val);
9236 if (val < BNX2X_BC_VER) {
9237 /* for now only warn
9238 * later we might need to enforce this */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009239 BNX2X_ERROR("This driver needs bc_ver %X but found %X, "
9240 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009241 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009242 bp->link_params.feature_config_flags |=
9243 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
9244 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009245
9246 if (BP_E1HVN(bp) == 0) {
9247 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9248 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9249 } else {
9250 /* no WOL capability for E1HVN != 0 */
9251 bp->flags |= NO_WOL_FLAG;
9252 }
9253 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009254 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009255
9256 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9257 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9258 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9259 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9260
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009261 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9262 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009263}
9264
9265static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9266 u32 switch_cfg)
9267{
9268 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009269 u32 ext_phy_type;
9270
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009271 switch (switch_cfg) {
9272 case SWITCH_CFG_1G:
9273 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
9274
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009275 ext_phy_type =
9276 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009277 switch (ext_phy_type) {
9278 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
9279 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9280 ext_phy_type);
9281
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009282 bp->port.supported |= (SUPPORTED_10baseT_Half |
9283 SUPPORTED_10baseT_Full |
9284 SUPPORTED_100baseT_Half |
9285 SUPPORTED_100baseT_Full |
9286 SUPPORTED_1000baseT_Full |
9287 SUPPORTED_2500baseX_Full |
9288 SUPPORTED_TP |
9289 SUPPORTED_FIBRE |
9290 SUPPORTED_Autoneg |
9291 SUPPORTED_Pause |
9292 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009293 break;
9294
9295 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
9296 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
9297 ext_phy_type);
9298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009299 bp->port.supported |= (SUPPORTED_10baseT_Half |
9300 SUPPORTED_10baseT_Full |
9301 SUPPORTED_100baseT_Half |
9302 SUPPORTED_100baseT_Full |
9303 SUPPORTED_1000baseT_Full |
9304 SUPPORTED_TP |
9305 SUPPORTED_FIBRE |
9306 SUPPORTED_Autoneg |
9307 SUPPORTED_Pause |
9308 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009309 break;
9310
9311 default:
9312 BNX2X_ERR("NVRAM config error. "
9313 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009314 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009315 return;
9316 }
9317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009318 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
9319 port*0x10);
9320 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009321 break;
9322
9323 case SWITCH_CFG_10G:
9324 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
9325
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009326 ext_phy_type =
9327 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009328 switch (ext_phy_type) {
9329 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
9330 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
9331 ext_phy_type);
9332
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009333 bp->port.supported |= (SUPPORTED_10baseT_Half |
9334 SUPPORTED_10baseT_Full |
9335 SUPPORTED_100baseT_Half |
9336 SUPPORTED_100baseT_Full |
9337 SUPPORTED_1000baseT_Full |
9338 SUPPORTED_2500baseX_Full |
9339 SUPPORTED_10000baseT_Full |
9340 SUPPORTED_TP |
9341 SUPPORTED_FIBRE |
9342 SUPPORTED_Autoneg |
9343 SUPPORTED_Pause |
9344 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009345 break;
9346
Eliezer Tamirf1410642008-02-28 11:51:50 -08009347 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
9348 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
9349 ext_phy_type);
9350
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009351 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9352 SUPPORTED_1000baseT_Full |
9353 SUPPORTED_FIBRE |
9354 SUPPORTED_Autoneg |
9355 SUPPORTED_Pause |
9356 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009357 break;
9358
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009359 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
9360 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
9361 ext_phy_type);
9362
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009363 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9364 SUPPORTED_2500baseX_Full |
9365 SUPPORTED_1000baseT_Full |
9366 SUPPORTED_FIBRE |
9367 SUPPORTED_Autoneg |
9368 SUPPORTED_Pause |
9369 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009370 break;
9371
Eilon Greenstein589abe32009-02-12 08:36:55 +00009372 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
9373 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
9374 ext_phy_type);
9375
9376 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9377 SUPPORTED_FIBRE |
9378 SUPPORTED_Pause |
9379 SUPPORTED_Asym_Pause);
9380 break;
9381
9382 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
9383 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
9384 ext_phy_type);
9385
9386 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9387 SUPPORTED_1000baseT_Full |
9388 SUPPORTED_FIBRE |
9389 SUPPORTED_Pause |
9390 SUPPORTED_Asym_Pause);
9391 break;
9392
9393 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
9394 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
9395 ext_phy_type);
9396
9397 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9398 SUPPORTED_1000baseT_Full |
9399 SUPPORTED_Autoneg |
9400 SUPPORTED_FIBRE |
9401 SUPPORTED_Pause |
9402 SUPPORTED_Asym_Pause);
9403 break;
9404
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009405 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
9406 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
9407 ext_phy_type);
9408
9409 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9410 SUPPORTED_1000baseT_Full |
9411 SUPPORTED_Autoneg |
9412 SUPPORTED_FIBRE |
9413 SUPPORTED_Pause |
9414 SUPPORTED_Asym_Pause);
9415 break;
9416
Eliezer Tamirf1410642008-02-28 11:51:50 -08009417 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
9418 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
9419 ext_phy_type);
9420
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009421 bp->port.supported |= (SUPPORTED_10000baseT_Full |
9422 SUPPORTED_TP |
9423 SUPPORTED_Autoneg |
9424 SUPPORTED_Pause |
9425 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009426 break;
9427
Eilon Greenstein28577182009-02-12 08:37:00 +00009428 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
9429 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
9430 ext_phy_type);
9431
9432 bp->port.supported |= (SUPPORTED_10baseT_Half |
9433 SUPPORTED_10baseT_Full |
9434 SUPPORTED_100baseT_Half |
9435 SUPPORTED_100baseT_Full |
9436 SUPPORTED_1000baseT_Full |
9437 SUPPORTED_10000baseT_Full |
9438 SUPPORTED_TP |
9439 SUPPORTED_Autoneg |
9440 SUPPORTED_Pause |
9441 SUPPORTED_Asym_Pause);
9442 break;
9443
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009444 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
9445 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
9446 bp->link_params.ext_phy_config);
9447 break;
9448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009449 default:
9450 BNX2X_ERR("NVRAM config error. "
9451 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009452 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009453 return;
9454 }
9455
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009456 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
9457 port*0x18);
9458 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009459
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009460 break;
9461
9462 default:
9463 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009464 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009465 return;
9466 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009467 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009468
9469 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009470 if (!(bp->link_params.speed_cap_mask &
9471 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009472 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009473
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009474 if (!(bp->link_params.speed_cap_mask &
9475 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009476 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009477
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009478 if (!(bp->link_params.speed_cap_mask &
9479 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009480 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009481
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009482 if (!(bp->link_params.speed_cap_mask &
9483 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009484 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009485
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009486 if (!(bp->link_params.speed_cap_mask &
9487 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009488 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
9489 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009490
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009491 if (!(bp->link_params.speed_cap_mask &
9492 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009493 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009494
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009495 if (!(bp->link_params.speed_cap_mask &
9496 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009497 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009498
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009499 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009500}
9501
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009502static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009503{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009504 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009506 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009507 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009508 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009509 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009510 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009511 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009512 u32 ext_phy_type =
9513 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9514
9515 if ((ext_phy_type ==
9516 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
9517 (ext_phy_type ==
9518 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009519 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009520 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009521 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009522 (ADVERTISED_10000baseT_Full |
9523 ADVERTISED_FIBRE);
9524 break;
9525 }
9526 BNX2X_ERR("NVRAM config error. "
9527 "Invalid link_config 0x%x"
9528 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009529 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009530 return;
9531 }
9532 break;
9533
9534 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009535 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009536 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009537 bp->port.advertising = (ADVERTISED_10baseT_Full |
9538 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009539 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009540 BNX2X_ERROR("NVRAM config error. "
9541 "Invalid link_config 0x%x"
9542 " speed_cap_mask 0x%x\n",
9543 bp->port.link_config,
9544 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009545 return;
9546 }
9547 break;
9548
9549 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009550 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009551 bp->link_params.req_line_speed = SPEED_10;
9552 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009553 bp->port.advertising = (ADVERTISED_10baseT_Half |
9554 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009555 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009556 BNX2X_ERROR("NVRAM config error. "
9557 "Invalid link_config 0x%x"
9558 " speed_cap_mask 0x%x\n",
9559 bp->port.link_config,
9560 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009561 return;
9562 }
9563 break;
9564
9565 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009566 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009567 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009568 bp->port.advertising = (ADVERTISED_100baseT_Full |
9569 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009570 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009571 BNX2X_ERROR("NVRAM config error. "
9572 "Invalid link_config 0x%x"
9573 " speed_cap_mask 0x%x\n",
9574 bp->port.link_config,
9575 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009576 return;
9577 }
9578 break;
9579
9580 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009581 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009582 bp->link_params.req_line_speed = SPEED_100;
9583 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009584 bp->port.advertising = (ADVERTISED_100baseT_Half |
9585 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009586 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009587 BNX2X_ERROR("NVRAM config error. "
9588 "Invalid link_config 0x%x"
9589 " speed_cap_mask 0x%x\n",
9590 bp->port.link_config,
9591 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009592 return;
9593 }
9594 break;
9595
9596 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009597 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009598 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009599 bp->port.advertising = (ADVERTISED_1000baseT_Full |
9600 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009601 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009602 BNX2X_ERROR("NVRAM config error. "
9603 "Invalid link_config 0x%x"
9604 " speed_cap_mask 0x%x\n",
9605 bp->port.link_config,
9606 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009607 return;
9608 }
9609 break;
9610
9611 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009612 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009613 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009614 bp->port.advertising = (ADVERTISED_2500baseX_Full |
9615 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009616 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009617 BNX2X_ERROR("NVRAM config error. "
9618 "Invalid link_config 0x%x"
9619 " speed_cap_mask 0x%x\n",
9620 bp->port.link_config,
9621 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009622 return;
9623 }
9624 break;
9625
9626 case PORT_FEATURE_LINK_SPEED_10G_CX4:
9627 case PORT_FEATURE_LINK_SPEED_10G_KX4:
9628 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009629 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009630 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009631 bp->port.advertising = (ADVERTISED_10000baseT_Full |
9632 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009633 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009634 BNX2X_ERROR("NVRAM config error. "
9635 "Invalid link_config 0x%x"
9636 " speed_cap_mask 0x%x\n",
9637 bp->port.link_config,
9638 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009639 return;
9640 }
9641 break;
9642
9643 default:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009644 BNX2X_ERROR("NVRAM config error. "
9645 "BAD link speed link_config 0x%x\n",
9646 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009647 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009648 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009649 break;
9650 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009651
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009652 bp->link_params.req_flow_ctrl = (bp->port.link_config &
9653 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08009654 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07009655 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08009656 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009657
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009658 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08009659 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009660 bp->link_params.req_line_speed,
9661 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009662 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009663}
9664
Michael Chane665bfd2009-10-10 13:46:54 +00009665static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9666{
9667 mac_hi = cpu_to_be16(mac_hi);
9668 mac_lo = cpu_to_be32(mac_lo);
9669 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9670 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9671}
9672
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009673static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009674{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009675 int port = BP_PORT(bp);
9676 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00009677 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009678 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009679 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009680
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009681 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009682 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009683
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009684 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009685 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009686 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009687 SHMEM_RD(bp,
9688 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009689 /* BCM8727_NOC => BCM8727 no over current */
9690 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9691 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
9692 bp->link_params.ext_phy_config &=
9693 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
9694 bp->link_params.ext_phy_config |=
9695 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
9696 bp->link_params.feature_config_flags |=
9697 FEATURE_CONFIG_BCM8727_NOC;
9698 }
9699
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009700 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009701 SHMEM_RD(bp,
9702 dev_info.port_hw_config[port].speed_capability_mask);
9703
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009704 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009705 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9706
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009707 /* Get the 4 lanes xgxs config rx and tx */
9708 for (i = 0; i < 2; i++) {
9709 val = SHMEM_RD(bp,
9710 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
9711 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
9712 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
9713
9714 val = SHMEM_RD(bp,
9715 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
9716 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
9717 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
9718 }
9719
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009720 /* If the device is capable of WoL, set the default state according
9721 * to the HW
9722 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009723 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009724 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9725 (config & PORT_FEATURE_WOL_ENABLED));
9726
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009727 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
9728 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009729 bp->link_params.lane_config,
9730 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009731 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009732
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009733 bp->link_params.switch_cfg |= (bp->port.link_config &
9734 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009735 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009736
9737 bnx2x_link_settings_requested(bp);
9738
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009739 /*
9740 * If connected directly, work with the internal PHY, otherwise, work
9741 * with the external PHY
9742 */
9743 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
9744 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
9745 bp->mdio.prtad = bp->link_params.phy_addr;
9746
9747 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9748 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9749 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00009750 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009752 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9753 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00009754 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009755 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9756 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009757
9758#ifdef BCM_CNIC
9759 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
9760 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
9761 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
9762#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009763}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009764
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009765static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9766{
9767 int func = BP_FUNC(bp);
9768 u32 val, val2;
9769 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009771 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009772
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009773 bp->e1hov = 0;
9774 bp->e1hmf = 0;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00009775 if (CHIP_IS_E1H(bp) && !BP_NOMCP(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009776 bp->mf_config =
9777 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009778
Eilon Greenstein2691d512009-08-12 08:22:08 +00009779 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07009780 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009781 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009782 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009783 BNX2X_DEV_INFO("%s function mode\n",
9784 IS_E1HMF(bp) ? "multi" : "single");
9785
9786 if (IS_E1HMF(bp)) {
9787 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
9788 e1hov_tag) &
9789 FUNC_MF_CFG_E1HOV_TAG_MASK);
9790 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9791 bp->e1hov = val;
9792 BNX2X_DEV_INFO("E1HOV for func %d is %d "
9793 "(0x%04x)\n",
9794 func, bp->e1hov, bp->e1hov);
9795 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009796 BNX2X_ERROR("No valid E1HOV for func %d,"
9797 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009798 rc = -EPERM;
9799 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00009800 } else {
9801 if (BP_E1HVN(bp)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009802 BNX2X_ERROR("VN %d in single function mode,"
9803 " aborting\n", BP_E1HVN(bp));
Eilon Greenstein2691d512009-08-12 08:22:08 +00009804 rc = -EPERM;
9805 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009806 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009807 }
9808
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009809 if (!BP_NOMCP(bp)) {
9810 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009812 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
9813 DRV_MSG_SEQ_NUMBER_MASK);
9814 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9815 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009816
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009817 if (IS_E1HMF(bp)) {
9818 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
9819 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
9820 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9821 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
9822 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
9823 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
9824 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
9825 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
9826 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
9827 bp->dev->dev_addr[5] = (u8)(val & 0xff);
9828 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
9829 ETH_ALEN);
9830 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
9831 ETH_ALEN);
9832 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009833
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009834 return rc;
9835 }
9836
9837 if (BP_NOMCP(bp)) {
9838 /* only supposed to happen on emulation/FPGA */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009839 BNX2X_ERROR("warning: random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009840 random_ether_addr(bp->dev->dev_addr);
9841 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
9842 }
9843
9844 return rc;
9845}
9846
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009847static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9848{
9849 int cnt, i, block_end, rodi;
9850 char vpd_data[BNX2X_VPD_LEN+1];
9851 char str_id_reg[VENDOR_ID_LEN+1];
9852 char str_id_cap[VENDOR_ID_LEN+1];
9853 u8 len;
9854
9855 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9856 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9857
9858 if (cnt < BNX2X_VPD_LEN)
9859 goto out_not_found;
9860
9861 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9862 PCI_VPD_LRDT_RO_DATA);
9863 if (i < 0)
9864 goto out_not_found;
9865
9866
9867 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9868 pci_vpd_lrdt_size(&vpd_data[i]);
9869
9870 i += PCI_VPD_LRDT_TAG_SIZE;
9871
9872 if (block_end > BNX2X_VPD_LEN)
9873 goto out_not_found;
9874
9875 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9876 PCI_VPD_RO_KEYWORD_MFR_ID);
9877 if (rodi < 0)
9878 goto out_not_found;
9879
9880 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9881
9882 if (len != VENDOR_ID_LEN)
9883 goto out_not_found;
9884
9885 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9886
9887 /* vendor specific info */
9888 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9889 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9890 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9891 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9892
9893 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9894 PCI_VPD_RO_KEYWORD_VENDOR0);
9895 if (rodi >= 0) {
9896 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9897
9898 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9899
9900 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9901 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9902 bp->fw_ver[len] = ' ';
9903 }
9904 }
9905 return;
9906 }
9907out_not_found:
9908 return;
9909}
9910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009911static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9912{
9913 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00009914 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009915 int rc;
9916
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009917 /* Disable interrupt handling until HW is initialized */
9918 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00009919 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009920
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009921 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009922 mutex_init(&bp->fw_mb_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +00009923#ifdef BCM_CNIC
9924 mutex_init(&bp->cnic_mutex);
9925#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009926
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009927 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009928 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009929
9930 rc = bnx2x_get_hwinfo(bp);
9931
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009932 bnx2x_read_fwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009933 /* need to reset chip if undi was active */
9934 if (!BP_NOMCP(bp))
9935 bnx2x_undi_unload(bp);
9936
9937 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009938 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009939
9940 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009941 dev_err(&bp->pdev->dev, "MCP disabled, "
9942 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009943
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009944 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00009945 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
9946 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009947 dev_err(&bp->pdev->dev, "Multi disabled since int_mode "
9948 "requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009949 multi_mode = ETH_RSS_MODE_DISABLED;
9950 }
9951 bp->multi_mode = multi_mode;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009952 bp->int_mode = int_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009953
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07009954 bp->dev->features |= NETIF_F_GRO;
9955
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009956 /* Set TPA flags */
9957 if (disable_tpa) {
9958 bp->flags &= ~TPA_ENABLE_FLAG;
9959 bp->dev->features &= ~NETIF_F_LRO;
9960 } else {
9961 bp->flags |= TPA_ENABLE_FLAG;
9962 bp->dev->features |= NETIF_F_LRO;
9963 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009964 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009965
Eilon Greensteina18f5122009-08-12 08:23:26 +00009966 if (CHIP_IS_E1(bp))
9967 bp->dropless_fc = 0;
9968 else
9969 bp->dropless_fc = dropless_fc;
9970
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009971 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009973 bp->tx_ring_size = MAX_TX_AVAIL;
9974 bp->rx_ring_size = MAX_RX_AVAIL;
9975
9976 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009977
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009978 /* make sure that the numbers are in the right granularity */
9979 bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
9980 bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009981
Eilon Greenstein87942b42009-02-12 08:36:49 +00009982 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9983 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009984
9985 init_timer(&bp->timer);
9986 bp->timer.expires = jiffies + bp->current_interval;
9987 bp->timer.data = (unsigned long) bp;
9988 bp->timer.function = bnx2x_timer;
9989
9990 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009991}
9992
9993/*
9994 * ethtool service functions
9995 */
9996
9997/* All ethtool functions called with rtnl_lock */
9998
9999static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10000{
10001 struct bnx2x *bp = netdev_priv(dev);
10002
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010003 cmd->supported = bp->port.supported;
10004 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010005
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010006 if ((bp->state == BNX2X_STATE_OPEN) &&
10007 !(bp->flags & MF_FUNC_DIS) &&
10008 (bp->link_vars.link_up)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010009 cmd->speed = bp->link_vars.line_speed;
10010 cmd->duplex = bp->link_vars.duplex;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010011 if (IS_E1HMF(bp)) {
10012 u16 vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010013
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010014 vn_max_rate =
10015 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010016 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -070010017 if (vn_max_rate < cmd->speed)
10018 cmd->speed = vn_max_rate;
10019 }
10020 } else {
10021 cmd->speed = -1;
10022 cmd->duplex = -1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010023 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010024
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010025 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
10026 u32 ext_phy_type =
10027 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -080010028
10029 switch (ext_phy_type) {
10030 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010031 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010032 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +000010033 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
10034 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
10035 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010036 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010037 cmd->port = PORT_FIBRE;
10038 break;
10039
10040 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +000010041 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010042 cmd->port = PORT_TP;
10043 break;
10044
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010045 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
10046 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
10047 bp->link_params.ext_phy_config);
10048 break;
10049
Eliezer Tamirf1410642008-02-28 11:51:50 -080010050 default:
10051 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010052 bp->link_params.ext_phy_config);
10053 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010054 }
10055 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010056 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010057
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010058 cmd->phy_address = bp->mdio.prtad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010059 cmd->transceiver = XCVR_INTERNAL;
10060
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010061 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010062 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010063 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010064 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010065
10066 cmd->maxtxpkt = 0;
10067 cmd->maxrxpkt = 0;
10068
10069 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10070 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10071 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10072 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10073 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10074 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10075 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10076
10077 return 0;
10078}
10079
10080static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10081{
10082 struct bnx2x *bp = netdev_priv(dev);
10083 u32 advertising;
10084
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010085 if (IS_E1HMF(bp))
10086 return 0;
10087
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010088 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
10089 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
10090 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
10091 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
10092 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
10093 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
10094 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
10095
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010096 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010097 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
10098 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010100 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010101
10102 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010103 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010104
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010105 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
10106 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010107 bp->port.advertising |= (ADVERTISED_Autoneg |
10108 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010109
10110 } else { /* forced speed */
10111 /* advertise the requested speed and duplex if supported */
10112 switch (cmd->speed) {
10113 case SPEED_10:
10114 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010115 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010116 SUPPORTED_10baseT_Full)) {
10117 DP(NETIF_MSG_LINK,
10118 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010119 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010120 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010121
10122 advertising = (ADVERTISED_10baseT_Full |
10123 ADVERTISED_TP);
10124 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010125 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010126 SUPPORTED_10baseT_Half)) {
10127 DP(NETIF_MSG_LINK,
10128 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010129 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010130 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010131
10132 advertising = (ADVERTISED_10baseT_Half |
10133 ADVERTISED_TP);
10134 }
10135 break;
10136
10137 case SPEED_100:
10138 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010139 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010140 SUPPORTED_100baseT_Full)) {
10141 DP(NETIF_MSG_LINK,
10142 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010143 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010144 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010145
10146 advertising = (ADVERTISED_100baseT_Full |
10147 ADVERTISED_TP);
10148 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010149 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -080010150 SUPPORTED_100baseT_Half)) {
10151 DP(NETIF_MSG_LINK,
10152 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010153 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010154 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010155
10156 advertising = (ADVERTISED_100baseT_Half |
10157 ADVERTISED_TP);
10158 }
10159 break;
10160
10161 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010162 if (cmd->duplex != DUPLEX_FULL) {
10163 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010164 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010165 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010166
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010167 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010168 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010169 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010170 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010171
10172 advertising = (ADVERTISED_1000baseT_Full |
10173 ADVERTISED_TP);
10174 break;
10175
10176 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010177 if (cmd->duplex != DUPLEX_FULL) {
10178 DP(NETIF_MSG_LINK,
10179 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010180 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010181 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010182
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010183 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010184 DP(NETIF_MSG_LINK,
10185 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010187 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010188
Eliezer Tamirf1410642008-02-28 11:51:50 -080010189 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010190 ADVERTISED_TP);
10191 break;
10192
10193 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010194 if (cmd->duplex != DUPLEX_FULL) {
10195 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010196 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010197 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010198
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010199 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -080010200 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010201 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -080010202 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010203
10204 advertising = (ADVERTISED_10000baseT_Full |
10205 ADVERTISED_FIBRE);
10206 break;
10207
10208 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -080010209 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010210 return -EINVAL;
10211 }
10212
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010213 bp->link_params.req_line_speed = cmd->speed;
10214 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010215 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010216 }
10217
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010218 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010219 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010220 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010221 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010222
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010223 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010224 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010225 bnx2x_link_set(bp);
10226 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010227
10228 return 0;
10229}
10230
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010231#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
10232#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
10233
10234static int bnx2x_get_regs_len(struct net_device *dev)
10235{
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010236 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010237 int regdump_len = 0;
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010238 int i;
10239
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010240 if (CHIP_IS_E1(bp)) {
10241 for (i = 0; i < REGS_COUNT; i++)
10242 if (IS_E1_ONLINE(reg_addrs[i].info))
10243 regdump_len += reg_addrs[i].size;
10244
10245 for (i = 0; i < WREGS_COUNT_E1; i++)
10246 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
10247 regdump_len += wreg_addrs_e1[i].size *
10248 (1 + wreg_addrs_e1[i].read_regs_count);
10249
10250 } else { /* E1H */
10251 for (i = 0; i < REGS_COUNT; i++)
10252 if (IS_E1H_ONLINE(reg_addrs[i].info))
10253 regdump_len += reg_addrs[i].size;
10254
10255 for (i = 0; i < WREGS_COUNT_E1H; i++)
10256 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
10257 regdump_len += wreg_addrs_e1h[i].size *
10258 (1 + wreg_addrs_e1h[i].read_regs_count);
10259 }
10260 regdump_len *= 4;
10261 regdump_len += sizeof(struct dump_hdr);
10262
10263 return regdump_len;
10264}
10265
10266static void bnx2x_get_regs(struct net_device *dev,
10267 struct ethtool_regs *regs, void *_p)
10268{
10269 u32 *p = _p, i, j;
10270 struct bnx2x *bp = netdev_priv(dev);
10271 struct dump_hdr dump_hdr = {0};
10272
10273 regs->version = 0;
10274 memset(p, 0, regs->len);
10275
10276 if (!netif_running(bp->dev))
10277 return;
10278
10279 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
10280 dump_hdr.dump_sign = dump_sign_all;
10281 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
10282 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
10283 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
10284 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
10285 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
10286
10287 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
10288 p += dump_hdr.hdr_size + 1;
10289
10290 if (CHIP_IS_E1(bp)) {
10291 for (i = 0; i < REGS_COUNT; i++)
10292 if (IS_E1_ONLINE(reg_addrs[i].info))
10293 for (j = 0; j < reg_addrs[i].size; j++)
10294 *p++ = REG_RD(bp,
10295 reg_addrs[i].addr + j*4);
10296
10297 } else { /* E1H */
10298 for (i = 0; i < REGS_COUNT; i++)
10299 if (IS_E1H_ONLINE(reg_addrs[i].info))
10300 for (j = 0; j < reg_addrs[i].size; j++)
10301 *p++ = REG_RD(bp,
10302 reg_addrs[i].addr + j*4);
10303 }
10304}
10305
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010306#define PHY_FW_VER_LEN 10
10307
10308static void bnx2x_get_drvinfo(struct net_device *dev,
10309 struct ethtool_drvinfo *info)
10310{
10311 struct bnx2x *bp = netdev_priv(dev);
10312 u8 phy_fw_ver[PHY_FW_VER_LEN];
10313
10314 strcpy(info->driver, DRV_MODULE_NAME);
10315 strcpy(info->version, DRV_MODULE_VERSION);
10316
10317 phy_fw_ver[0] = '\0';
10318 if (bp->port.pmf) {
10319 bnx2x_acquire_phy_lock(bp);
10320 bnx2x_get_ext_phy_fw_version(&bp->link_params,
10321 (bp->state != BNX2X_STATE_CLOSED),
10322 phy_fw_ver, PHY_FW_VER_LEN);
10323 bnx2x_release_phy_lock(bp);
10324 }
10325
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010326 strncpy(info->fw_version, bp->fw_ver, 32);
10327 snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
10328 "bc %d.%d.%d%s%s",
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010329 (bp->common.bc_ver & 0xff0000) >> 16,
10330 (bp->common.bc_ver & 0xff00) >> 8,
10331 (bp->common.bc_ver & 0xff),
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010332 ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
Eilon Greenstein0d28e492009-08-12 08:23:40 +000010333 strcpy(info->bus_info, pci_name(bp->pdev));
10334 info->n_stats = BNX2X_NUM_STATS;
10335 info->testinfo_len = BNX2X_NUM_TESTS;
10336 info->eedump_len = bp->common.flash_size;
10337 info->regdump_len = bnx2x_get_regs_len(dev);
10338}
10339
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010340static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10341{
10342 struct bnx2x *bp = netdev_priv(dev);
10343
10344 if (bp->flags & NO_WOL_FLAG) {
10345 wol->supported = 0;
10346 wol->wolopts = 0;
10347 } else {
10348 wol->supported = WAKE_MAGIC;
10349 if (bp->wol)
10350 wol->wolopts = WAKE_MAGIC;
10351 else
10352 wol->wolopts = 0;
10353 }
10354 memset(&wol->sopass, 0, sizeof(wol->sopass));
10355}
10356
10357static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10358{
10359 struct bnx2x *bp = netdev_priv(dev);
10360
10361 if (wol->wolopts & ~WAKE_MAGIC)
10362 return -EINVAL;
10363
10364 if (wol->wolopts & WAKE_MAGIC) {
10365 if (bp->flags & NO_WOL_FLAG)
10366 return -EINVAL;
10367
10368 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010369 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010370 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010372 return 0;
10373}
10374
10375static u32 bnx2x_get_msglevel(struct net_device *dev)
10376{
10377 struct bnx2x *bp = netdev_priv(dev);
10378
Joe Perches7995c642010-02-17 15:01:52 +000010379 return bp->msg_enable;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010380}
10381
10382static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
10383{
10384 struct bnx2x *bp = netdev_priv(dev);
10385
10386 if (capable(CAP_NET_ADMIN))
Joe Perches7995c642010-02-17 15:01:52 +000010387 bp->msg_enable = level;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010388}
10389
10390static int bnx2x_nway_reset(struct net_device *dev)
10391{
10392 struct bnx2x *bp = netdev_priv(dev);
10393
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010394 if (!bp->port.pmf)
10395 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010396
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010397 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010398 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010399 bnx2x_link_set(bp);
10400 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010401
10402 return 0;
10403}
10404
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010405static u32 bnx2x_get_link(struct net_device *dev)
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010406{
10407 struct bnx2x *bp = netdev_priv(dev);
10408
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010409 if (bp->flags & MF_FUNC_DIS)
10410 return 0;
10411
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010412 return bp->link_vars.link_up;
10413}
10414
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010415static int bnx2x_get_eeprom_len(struct net_device *dev)
10416{
10417 struct bnx2x *bp = netdev_priv(dev);
10418
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010419 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010420}
10421
10422static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
10423{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010424 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010425 int count, i;
10426 u32 val = 0;
10427
10428 /* adjust timeout for emulation/FPGA */
10429 count = NVRAM_TIMEOUT_COUNT;
10430 if (CHIP_REV_IS_SLOW(bp))
10431 count *= 100;
10432
10433 /* request access to nvram interface */
10434 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10435 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
10436
10437 for (i = 0; i < count*10; i++) {
10438 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10439 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
10440 break;
10441
10442 udelay(5);
10443 }
10444
10445 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010446 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010447 return -EBUSY;
10448 }
10449
10450 return 0;
10451}
10452
10453static int bnx2x_release_nvram_lock(struct bnx2x *bp)
10454{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010455 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010456 int count, i;
10457 u32 val = 0;
10458
10459 /* adjust timeout for emulation/FPGA */
10460 count = NVRAM_TIMEOUT_COUNT;
10461 if (CHIP_REV_IS_SLOW(bp))
10462 count *= 100;
10463
10464 /* relinquish nvram interface */
10465 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10466 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
10467
10468 for (i = 0; i < count*10; i++) {
10469 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
10470 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
10471 break;
10472
10473 udelay(5);
10474 }
10475
10476 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010477 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010478 return -EBUSY;
10479 }
10480
10481 return 0;
10482}
10483
10484static void bnx2x_enable_nvram_access(struct bnx2x *bp)
10485{
10486 u32 val;
10487
10488 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10489
10490 /* enable both bits, even on read */
10491 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10492 (val | MCPR_NVM_ACCESS_ENABLE_EN |
10493 MCPR_NVM_ACCESS_ENABLE_WR_EN));
10494}
10495
10496static void bnx2x_disable_nvram_access(struct bnx2x *bp)
10497{
10498 u32 val;
10499
10500 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
10501
10502 /* disable both bits, even after read */
10503 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
10504 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
10505 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
10506}
10507
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010508static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010509 u32 cmd_flags)
10510{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010511 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010512 u32 val;
10513
10514 /* build the command word */
10515 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
10516
10517 /* need to clear DONE bit separately */
10518 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10519
10520 /* address of the NVRAM to read from */
10521 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10522 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10523
10524 /* issue a read command */
10525 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10526
10527 /* adjust timeout for emulation/FPGA */
10528 count = NVRAM_TIMEOUT_COUNT;
10529 if (CHIP_REV_IS_SLOW(bp))
10530 count *= 100;
10531
10532 /* wait for completion */
10533 *ret_val = 0;
10534 rc = -EBUSY;
10535 for (i = 0; i < count; i++) {
10536 udelay(5);
10537 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10538
10539 if (val & MCPR_NVM_COMMAND_DONE) {
10540 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010541 /* we read nvram data in cpu order
10542 * but ethtool sees it as an array of bytes
10543 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010544 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010545 rc = 0;
10546 break;
10547 }
10548 }
10549
10550 return rc;
10551}
10552
10553static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
10554 int buf_size)
10555{
10556 int rc;
10557 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010558 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010559
10560 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010561 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010562 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010563 offset, buf_size);
10564 return -EINVAL;
10565 }
10566
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010567 if (offset + buf_size > bp->common.flash_size) {
10568 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010569 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010570 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010571 return -EINVAL;
10572 }
10573
10574 /* request access to nvram interface */
10575 rc = bnx2x_acquire_nvram_lock(bp);
10576 if (rc)
10577 return rc;
10578
10579 /* enable access to nvram interface */
10580 bnx2x_enable_nvram_access(bp);
10581
10582 /* read the first word(s) */
10583 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10584 while ((buf_size > sizeof(u32)) && (rc == 0)) {
10585 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10586 memcpy(ret_buf, &val, 4);
10587
10588 /* advance to the next dword */
10589 offset += sizeof(u32);
10590 ret_buf += sizeof(u32);
10591 buf_size -= sizeof(u32);
10592 cmd_flags = 0;
10593 }
10594
10595 if (rc == 0) {
10596 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10597 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
10598 memcpy(ret_buf, &val, 4);
10599 }
10600
10601 /* disable access to nvram interface */
10602 bnx2x_disable_nvram_access(bp);
10603 bnx2x_release_nvram_lock(bp);
10604
10605 return rc;
10606}
10607
10608static int bnx2x_get_eeprom(struct net_device *dev,
10609 struct ethtool_eeprom *eeprom, u8 *eebuf)
10610{
10611 struct bnx2x *bp = netdev_priv(dev);
10612 int rc;
10613
Eilon Greenstein2add3ac2009-01-14 06:44:07 +000010614 if (!netif_running(dev))
10615 return -EAGAIN;
10616
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010617 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010618 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10619 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10620 eeprom->len, eeprom->len);
10621
10622 /* parameters already validated in ethtool_get_eeprom */
10623
10624 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
10625
10626 return rc;
10627}
10628
10629static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
10630 u32 cmd_flags)
10631{
Eliezer Tamirf1410642008-02-28 11:51:50 -080010632 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010633
10634 /* build the command word */
10635 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
10636
10637 /* need to clear DONE bit separately */
10638 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
10639
10640 /* write the data */
10641 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
10642
10643 /* address of the NVRAM to write to */
10644 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
10645 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
10646
10647 /* issue the write command */
10648 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
10649
10650 /* adjust timeout for emulation/FPGA */
10651 count = NVRAM_TIMEOUT_COUNT;
10652 if (CHIP_REV_IS_SLOW(bp))
10653 count *= 100;
10654
10655 /* wait for completion */
10656 rc = -EBUSY;
10657 for (i = 0; i < count; i++) {
10658 udelay(5);
10659 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
10660 if (val & MCPR_NVM_COMMAND_DONE) {
10661 rc = 0;
10662 break;
10663 }
10664 }
10665
10666 return rc;
10667}
10668
Eliezer Tamirf1410642008-02-28 11:51:50 -080010669#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010670
10671static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
10672 int buf_size)
10673{
10674 int rc;
10675 u32 cmd_flags;
10676 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010677 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010678
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010679 if (offset + buf_size > bp->common.flash_size) {
10680 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010681 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010682 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010683 return -EINVAL;
10684 }
10685
10686 /* request access to nvram interface */
10687 rc = bnx2x_acquire_nvram_lock(bp);
10688 if (rc)
10689 return rc;
10690
10691 /* enable access to nvram interface */
10692 bnx2x_enable_nvram_access(bp);
10693
10694 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
10695 align_offset = (offset & ~0x03);
10696 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
10697
10698 if (rc == 0) {
10699 val &= ~(0xff << BYTE_OFFSET(offset));
10700 val |= (*data_buf << BYTE_OFFSET(offset));
10701
10702 /* nvram data is returned as an array of bytes
10703 * convert it back to cpu order */
10704 val = be32_to_cpu(val);
10705
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010706 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
10707 cmd_flags);
10708 }
10709
10710 /* disable access to nvram interface */
10711 bnx2x_disable_nvram_access(bp);
10712 bnx2x_release_nvram_lock(bp);
10713
10714 return rc;
10715}
10716
10717static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
10718 int buf_size)
10719{
10720 int rc;
10721 u32 cmd_flags;
10722 u32 val;
10723 u32 written_so_far;
10724
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010725 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010726 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010727
10728 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010729 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010730 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010731 offset, buf_size);
10732 return -EINVAL;
10733 }
10734
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010735 if (offset + buf_size > bp->common.flash_size) {
10736 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010737 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010738 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010739 return -EINVAL;
10740 }
10741
10742 /* request access to nvram interface */
10743 rc = bnx2x_acquire_nvram_lock(bp);
10744 if (rc)
10745 return rc;
10746
10747 /* enable access to nvram interface */
10748 bnx2x_enable_nvram_access(bp);
10749
10750 written_so_far = 0;
10751 cmd_flags = MCPR_NVM_COMMAND_FIRST;
10752 while ((written_so_far < buf_size) && (rc == 0)) {
10753 if (written_so_far == (buf_size - sizeof(u32)))
10754 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10755 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
10756 cmd_flags |= MCPR_NVM_COMMAND_LAST;
10757 else if ((offset % NVRAM_PAGE_SIZE) == 0)
10758 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
10759
10760 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010761
10762 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
10763
10764 /* advance to the next dword */
10765 offset += sizeof(u32);
10766 data_buf += sizeof(u32);
10767 written_so_far += sizeof(u32);
10768 cmd_flags = 0;
10769 }
10770
10771 /* disable access to nvram interface */
10772 bnx2x_disable_nvram_access(bp);
10773 bnx2x_release_nvram_lock(bp);
10774
10775 return rc;
10776}
10777
10778static int bnx2x_set_eeprom(struct net_device *dev,
10779 struct ethtool_eeprom *eeprom, u8 *eebuf)
10780{
10781 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010782 int port = BP_PORT(bp);
10783 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010784
Eilon Greenstein9f4c9582009-01-08 11:21:43 -080010785 if (!netif_running(dev))
10786 return -EAGAIN;
10787
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010788 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010789 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
10790 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
10791 eeprom->len, eeprom->len);
10792
10793 /* parameters already validated in ethtool_set_eeprom */
10794
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010795 /* PHY eeprom can be accessed only by the PMF */
10796 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
10797 !bp->port.pmf)
10798 return -EINVAL;
10799
10800 if (eeprom->magic == 0x50485950) {
10801 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
10802 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
10803
10804 bnx2x_acquire_phy_lock(bp);
10805 rc |= bnx2x_link_reset(&bp->link_params,
10806 &bp->link_vars, 0);
10807 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10808 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
10809 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10810 MISC_REGISTERS_GPIO_HIGH, port);
10811 bnx2x_release_phy_lock(bp);
10812 bnx2x_link_report(bp);
10813
10814 } else if (eeprom->magic == 0x50485952) {
10815 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
Eilon Greensteinf34d28e2009-10-15 00:18:08 -070010816 if (bp->state == BNX2X_STATE_OPEN) {
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010817 bnx2x_acquire_phy_lock(bp);
10818 rc |= bnx2x_link_reset(&bp->link_params,
10819 &bp->link_vars, 1);
10820
10821 rc |= bnx2x_phy_init(&bp->link_params,
10822 &bp->link_vars);
10823 bnx2x_release_phy_lock(bp);
10824 bnx2x_calc_fc_adv(bp);
10825 }
10826 } else if (eeprom->magic == 0x53985943) {
10827 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
10828 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
10829 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
10830 u8 ext_phy_addr =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +000010831 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010832
10833 /* DSP Remove Download Mode */
10834 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
10835 MISC_REGISTERS_GPIO_LOW, port);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010836
Yitchak Gertner4a37fb62008-08-13 15:50:23 -070010837 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010838
Eilon Greensteinf57a6022009-08-12 08:23:11 +000010839 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
10840
10841 /* wait 0.5 sec to allow it to run */
10842 msleep(500);
10843 bnx2x_ext_phy_hw_reset(bp, port);
10844 msleep(500);
10845 bnx2x_release_phy_lock(bp);
10846 }
10847 } else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010848 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010849
10850 return rc;
10851}
10852
10853static int bnx2x_get_coalesce(struct net_device *dev,
10854 struct ethtool_coalesce *coal)
10855{
10856 struct bnx2x *bp = netdev_priv(dev);
10857
10858 memset(coal, 0, sizeof(struct ethtool_coalesce));
10859
10860 coal->rx_coalesce_usecs = bp->rx_ticks;
10861 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010862
10863 return 0;
10864}
10865
10866static int bnx2x_set_coalesce(struct net_device *dev,
10867 struct ethtool_coalesce *coal)
10868{
10869 struct bnx2x *bp = netdev_priv(dev);
10870
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010871 bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
10872 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
10873 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010874
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010875 bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
10876 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
10877 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010878
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010879 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010880 bnx2x_update_coalesce(bp);
10881
10882 return 0;
10883}
10884
10885static void bnx2x_get_ringparam(struct net_device *dev,
10886 struct ethtool_ringparam *ering)
10887{
10888 struct bnx2x *bp = netdev_priv(dev);
10889
10890 ering->rx_max_pending = MAX_RX_AVAIL;
10891 ering->rx_mini_max_pending = 0;
10892 ering->rx_jumbo_max_pending = 0;
10893
10894 ering->rx_pending = bp->rx_ring_size;
10895 ering->rx_mini_pending = 0;
10896 ering->rx_jumbo_pending = 0;
10897
10898 ering->tx_max_pending = MAX_TX_AVAIL;
10899 ering->tx_pending = bp->tx_ring_size;
10900}
10901
10902static int bnx2x_set_ringparam(struct net_device *dev,
10903 struct ethtool_ringparam *ering)
10904{
10905 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010906 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010907
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010908 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
10909 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
10910 return -EAGAIN;
10911 }
10912
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010913 if ((ering->rx_pending > MAX_RX_AVAIL) ||
10914 (ering->tx_pending > MAX_TX_AVAIL) ||
10915 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
10916 return -EINVAL;
10917
10918 bp->rx_ring_size = ering->rx_pending;
10919 bp->tx_ring_size = ering->tx_pending;
10920
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010921 if (netif_running(dev)) {
10922 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10923 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010924 }
10925
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010926 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010927}
10928
10929static void bnx2x_get_pauseparam(struct net_device *dev,
10930 struct ethtool_pauseparam *epause)
10931{
10932 struct bnx2x *bp = netdev_priv(dev);
10933
Eilon Greenstein356e2382009-02-12 08:38:32 +000010934 epause->autoneg = (bp->link_params.req_flow_ctrl ==
10935 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010936 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
10937
David S. Millerc0700f92008-12-16 23:53:20 -080010938 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
10939 BNX2X_FLOW_CTRL_RX);
10940 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
10941 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010942
10943 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10944 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10945 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10946}
10947
10948static int bnx2x_set_pauseparam(struct net_device *dev,
10949 struct ethtool_pauseparam *epause)
10950{
10951 struct bnx2x *bp = netdev_priv(dev);
10952
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010953 if (IS_E1HMF(bp))
10954 return 0;
10955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010956 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
10957 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
10958 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
10959
David S. Millerc0700f92008-12-16 23:53:20 -080010960 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010961
10962 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010963 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010964
10965 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -080010966 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010967
David S. Millerc0700f92008-12-16 23:53:20 -080010968 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
10969 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010970
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010971 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010972 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -070010973 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -080010974 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010975 }
10976
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010977 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -080010978 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010979 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010980
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010981 DP(NETIF_MSG_LINK,
10982 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010983
10984 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010985 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010986 bnx2x_link_set(bp);
10987 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010988
10989 return 0;
10990}
10991
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010992static int bnx2x_set_flags(struct net_device *dev, u32 data)
10993{
10994 struct bnx2x *bp = netdev_priv(dev);
10995 int changed = 0;
10996 int rc = 0;
10997
Stanislaw Gruszkae0d904f2010-06-27 23:28:11 +000010998 if (data & ~(ETH_FLAG_LRO | ETH_FLAG_RXHASH))
Ben Hutchings97d19352010-06-30 02:46:56 +000010999 return -EINVAL;
Stanislaw Gruszkae0d904f2010-06-27 23:28:11 +000011000
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011001 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11002 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11003 return -EAGAIN;
11004 }
11005
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011006 /* TPA requires Rx CSUM offloading */
11007 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +000011008 if (!bp->disable_tpa) {
Vladislav Zolotarovd43a7e62010-02-17 02:03:40 +000011009 if (!(dev->features & NETIF_F_LRO)) {
11010 dev->features |= NETIF_F_LRO;
11011 bp->flags |= TPA_ENABLE_FLAG;
11012 changed = 1;
11013 }
11014 } else
11015 rc = -EINVAL;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011016 } else if (dev->features & NETIF_F_LRO) {
11017 dev->features &= ~NETIF_F_LRO;
11018 bp->flags &= ~TPA_ENABLE_FLAG;
11019 changed = 1;
11020 }
11021
Tom Herbertc68ed252010-04-23 00:10:52 -070011022 if (data & ETH_FLAG_RXHASH)
11023 dev->features |= NETIF_F_RXHASH;
11024 else
11025 dev->features &= ~NETIF_F_RXHASH;
11026
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011027 if (changed && netif_running(dev)) {
11028 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11029 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
11030 }
11031
11032 return rc;
11033}
11034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011035static u32 bnx2x_get_rx_csum(struct net_device *dev)
11036{
11037 struct bnx2x *bp = netdev_priv(dev);
11038
11039 return bp->rx_csum;
11040}
11041
11042static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
11043{
11044 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011045 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011046
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011047 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11048 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11049 return -EAGAIN;
11050 }
11051
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011052 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070011053
11054 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
11055 TPA'ed packets will be discarded due to wrong TCP CSUM */
11056 if (!data) {
11057 u32 flags = ethtool_op_get_flags(dev);
11058
11059 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
11060 }
11061
11062 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011063}
11064
11065static int bnx2x_set_tso(struct net_device *dev, u32 data)
11066{
Eilon Greenstein755735e2008-06-23 20:35:13 -070011067 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011068 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011069 dev->features |= NETIF_F_TSO6;
11070 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011071 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011072 dev->features &= ~NETIF_F_TSO6;
11073 }
11074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011075 return 0;
11076}
11077
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011078static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011079 char string[ETH_GSTRING_LEN];
11080} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011081 { "register_test (offline)" },
11082 { "memory_test (offline)" },
11083 { "loopback_test (offline)" },
11084 { "nvram_test (online)" },
11085 { "interrupt_test (online)" },
11086 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +000011087 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011088};
11089
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011090static int bnx2x_test_registers(struct bnx2x *bp)
11091{
11092 int idx, i, rc = -ENODEV;
11093 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011094 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011095 static const struct {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011096 u32 offset0;
11097 u32 offset1;
11098 u32 mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011099 } reg_tbl[] = {
11100/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
11101 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
11102 { HC_REG_AGG_INT_0, 4, 0x000003ff },
11103 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
11104 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
11105 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
11106 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
11107 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11108 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
11109 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
11110/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
11111 { QM_REG_CONNNUM_0, 4, 0x000fffff },
11112 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
11113 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
11114 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
11115 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
11116 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
11117 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011118 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011119 { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
11120/* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011121 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
11122 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
11123 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
11124 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
11125 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
11126 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
11127 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
11128 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000011129 { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
11130/* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011131 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
11132 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
11133 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
11134 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
11135 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
11136 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
11137
11138 { 0xffffffff, 0, 0x00000000 }
11139 };
11140
11141 if (!netif_running(bp->dev))
11142 return rc;
11143
11144 /* Repeat the test twice:
11145 First by writing 0x00000000, second by writing 0xffffffff */
11146 for (idx = 0; idx < 2; idx++) {
11147
11148 switch (idx) {
11149 case 0:
11150 wr_val = 0;
11151 break;
11152 case 1:
11153 wr_val = 0xffffffff;
11154 break;
11155 }
11156
11157 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
11158 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011159
11160 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
11161 mask = reg_tbl[i].mask;
11162
11163 save_val = REG_RD(bp, offset);
11164
Vladislav Zolotarov8eb5a202010-04-19 01:14:37 +000011165 REG_WR(bp, offset, (wr_val & mask));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011166 val = REG_RD(bp, offset);
11167
11168 /* Restore the original register's value */
11169 REG_WR(bp, offset, save_val);
11170
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011171 /* verify value is as expected */
11172 if ((val & mask) != (wr_val & mask)) {
11173 DP(NETIF_MSG_PROBE,
11174 "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
11175 offset, val, wr_val, mask);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011176 goto test_reg_exit;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011177 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011178 }
11179 }
11180
11181 rc = 0;
11182
11183test_reg_exit:
11184 return rc;
11185}
11186
11187static int bnx2x_test_memory(struct bnx2x *bp)
11188{
11189 int i, j, rc = -ENODEV;
11190 u32 val;
11191 static const struct {
11192 u32 offset;
11193 int size;
11194 } mem_tbl[] = {
11195 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
11196 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
11197 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
11198 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
11199 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
11200 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
11201 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
11202
11203 { 0xffffffff, 0 }
11204 };
11205 static const struct {
11206 char *name;
11207 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011208 u32 e1_mask;
11209 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011210 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011211 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
11212 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
11213 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
11214 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
11215 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
11216 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011217
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011218 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011219 };
11220
11221 if (!netif_running(bp->dev))
11222 return rc;
11223
11224 /* Go through all the memories */
11225 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
11226 for (j = 0; j < mem_tbl[i].size; j++)
11227 REG_RD(bp, mem_tbl[i].offset + j*4);
11228
11229 /* Check the parity status */
11230 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
11231 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -070011232 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
11233 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011234 DP(NETIF_MSG_HW,
11235 "%s is 0x%x\n", prty_tbl[i].name, val);
11236 goto test_mem_exit;
11237 }
11238 }
11239
11240 rc = 0;
11241
11242test_mem_exit:
11243 return rc;
11244}
11245
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011246static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
11247{
11248 int cnt = 1000;
11249
11250 if (link_up)
11251 while (bnx2x_link_test(bp) && cnt--)
11252 msleep(10);
11253}
11254
11255static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
11256{
11257 unsigned int pkt_size, num_pkts, i;
11258 struct sk_buff *skb;
11259 unsigned char *packet;
Eilon Greensteinca003922009-08-12 22:53:28 -070011260 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011261 struct bnx2x_fastpath *fp_tx = &bp->fp[0];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011262 u16 tx_start_idx, tx_idx;
11263 u16 rx_start_idx, rx_idx;
Eilon Greensteinca003922009-08-12 22:53:28 -070011264 u16 pkt_prod, bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011265 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070011266 struct eth_tx_start_bd *tx_start_bd;
11267 struct eth_tx_parse_bd *pbd = NULL;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011268 dma_addr_t mapping;
11269 union eth_rx_cqe *cqe;
11270 u8 cqe_fp_flags;
11271 struct sw_rx_bd *rx_buf;
11272 u16 len;
11273 int rc = -ENODEV;
11274
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011275 /* check the loopback mode */
11276 switch (loopback_mode) {
11277 case BNX2X_PHY_LOOPBACK:
11278 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
11279 return -EINVAL;
11280 break;
11281 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011282 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011283 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011284 break;
11285 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011286 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011287 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011288
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011289 /* prepare the loopback packet */
11290 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
11291 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011292 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
11293 if (!skb) {
11294 rc = -ENOMEM;
11295 goto test_loopback_exit;
11296 }
11297 packet = skb_put(skb, pkt_size);
11298 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Eilon Greensteinca003922009-08-12 22:53:28 -070011299 memset(packet + ETH_ALEN, 0, ETH_ALEN);
11300 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011301 for (i = ETH_HLEN; i < pkt_size; i++)
11302 packet[i] = (unsigned char) (i & 0xff);
11303
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011304 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011305 num_pkts = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011306 tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
11307 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011308
Eilon Greensteinca003922009-08-12 22:53:28 -070011309 pkt_prod = fp_tx->tx_pkt_prod++;
11310 tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
11311 tx_buf->first_bd = fp_tx->tx_bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011312 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070011313 tx_buf->flags = 0;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011314
Eilon Greensteinca003922009-08-12 22:53:28 -070011315 bd_prod = TX_BD(fp_tx->tx_bd_prod);
11316 tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000011317 mapping = dma_map_single(&bp->pdev->dev, skb->data,
11318 skb_headlen(skb), DMA_TO_DEVICE);
Eilon Greensteinca003922009-08-12 22:53:28 -070011319 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11320 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11321 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
11322 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
11323 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
11324 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
11325 tx_start_bd->general_data = ((UNICAST_ADDRESS <<
11326 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
11327
11328 /* turn on parsing and get a BD */
11329 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11330 pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
11331
11332 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011333
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011334 wmb();
11335
Eilon Greensteinca003922009-08-12 22:53:28 -070011336 fp_tx->tx_db.data.prod += 2;
11337 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011338 DOORBELL(bp, fp_tx->index, fp_tx->tx_db.raw);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011339
11340 mmiowb();
11341
11342 num_pkts++;
Eilon Greensteinca003922009-08-12 22:53:28 -070011343 fp_tx->tx_bd_prod += 2; /* start + pbd */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011344
11345 udelay(100);
11346
Eilon Greensteinca003922009-08-12 22:53:28 -070011347 tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011348 if (tx_idx != tx_start_idx + num_pkts)
11349 goto test_loopback_exit;
11350
Eilon Greensteinca003922009-08-12 22:53:28 -070011351 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011352 if (rx_idx != rx_start_idx + num_pkts)
11353 goto test_loopback_exit;
11354
Eilon Greensteinca003922009-08-12 22:53:28 -070011355 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011356 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
11357 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
11358 goto test_loopback_rx_exit;
11359
11360 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
11361 if (len != pkt_size)
11362 goto test_loopback_rx_exit;
11363
Eilon Greensteinca003922009-08-12 22:53:28 -070011364 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011365 skb = rx_buf->skb;
11366 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
11367 for (i = ETH_HLEN; i < pkt_size; i++)
11368 if (*(skb->data + i) != (unsigned char) (i & 0xff))
11369 goto test_loopback_rx_exit;
11370
11371 rc = 0;
11372
11373test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011374
Eilon Greensteinca003922009-08-12 22:53:28 -070011375 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
11376 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
11377 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
11378 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011379
11380 /* Update producers */
Eilon Greensteinca003922009-08-12 22:53:28 -070011381 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
11382 fp_rx->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011383
11384test_loopback_exit:
11385 bp->link_params.loopback_mode = LOOPBACK_NONE;
11386
11387 return rc;
11388}
11389
11390static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
11391{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011392 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011393
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011394 if (BP_NOMCP(bp))
11395 return rc;
11396
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011397 if (!netif_running(bp->dev))
11398 return BNX2X_LOOPBACK_FAILED;
11399
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011400 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011401 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011402
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011403 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
11404 if (res) {
11405 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
11406 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011407 }
11408
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000011409 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
11410 if (res) {
11411 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
11412 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011413 }
11414
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000011415 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011416 bnx2x_netif_start(bp);
11417
11418 return rc;
11419}
11420
11421#define CRC32_RESIDUAL 0xdebb20e3
11422
11423static int bnx2x_test_nvram(struct bnx2x *bp)
11424{
11425 static const struct {
11426 int offset;
11427 int size;
11428 } nvram_tbl[] = {
11429 { 0, 0x14 }, /* bootstrap */
11430 { 0x14, 0xec }, /* dir */
11431 { 0x100, 0x350 }, /* manuf_info */
11432 { 0x450, 0xf0 }, /* feature_info */
11433 { 0x640, 0x64 }, /* upgrade_key_info */
11434 { 0x6a4, 0x64 },
11435 { 0x708, 0x70 }, /* manuf_key_info */
11436 { 0x778, 0x70 },
11437 { 0, 0 }
11438 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011439 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011440 u8 *data = (u8 *)buf;
11441 int i, rc;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011442 u32 magic, crc;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011443
Vladislav Zolotarov2145a922010-04-19 01:13:49 +000011444 if (BP_NOMCP(bp))
11445 return 0;
11446
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011447 rc = bnx2x_nvram_read(bp, 0, data, 4);
11448 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000011449 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011450 goto test_nvram_exit;
11451 }
11452
11453 magic = be32_to_cpu(buf[0]);
11454 if (magic != 0x669955aa) {
11455 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
11456 rc = -ENODEV;
11457 goto test_nvram_exit;
11458 }
11459
11460 for (i = 0; nvram_tbl[i].size; i++) {
11461
11462 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
11463 nvram_tbl[i].size);
11464 if (rc) {
11465 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +000011466 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011467 goto test_nvram_exit;
11468 }
11469
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011470 crc = ether_crc_le(nvram_tbl[i].size, data);
11471 if (crc != CRC32_RESIDUAL) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011472 DP(NETIF_MSG_PROBE,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011473 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011474 rc = -ENODEV;
11475 goto test_nvram_exit;
11476 }
11477 }
11478
11479test_nvram_exit:
11480 return rc;
11481}
11482
11483static int bnx2x_test_intr(struct bnx2x *bp)
11484{
11485 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
11486 int i, rc;
11487
11488 if (!netif_running(bp->dev))
11489 return -ENODEV;
11490
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011491 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +000011492 if (CHIP_IS_E1(bp))
Vladislav Zolotarov0c43f432010-02-17 02:04:00 +000011493 /* use last unicast entries */
11494 config->hdr.offset = (BP_PORT(bp) ? 63 : 31);
Eilon Greensteinaf246402009-01-14 06:43:59 +000011495 else
11496 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +000011497 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011498 config->hdr.reserved1 = 0;
11499
Michael Chane665bfd2009-10-10 13:46:54 +000011500 bp->set_mac_pending++;
11501 smp_wmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011502 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
11503 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
11504 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
11505 if (rc == 0) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011506 for (i = 0; i < 10; i++) {
11507 if (!bp->set_mac_pending)
11508 break;
Michael Chane665bfd2009-10-10 13:46:54 +000011509 smp_rmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011510 msleep_interruptible(10);
11511 }
11512 if (i == 10)
11513 rc = -ENODEV;
11514 }
11515
11516 return rc;
11517}
11518
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011519static void bnx2x_self_test(struct net_device *dev,
11520 struct ethtool_test *etest, u64 *buf)
11521{
11522 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011523
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011524 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
11525 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
11526 etest->flags |= ETH_TEST_FL_FAILED;
11527 return;
11528 }
11529
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011530 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
11531
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011532 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011533 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011534
Eilon Greenstein33471622008-08-13 15:59:08 -070011535 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011536 if (IS_E1HMF(bp))
11537 etest->flags &= ~ETH_TEST_FL_OFFLINE;
11538
11539 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011540 int port = BP_PORT(bp);
11541 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011542 u8 link_up;
11543
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011544 /* save current value of input enable for TX port IF */
11545 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
11546 /* disable input for TX port IF */
11547 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
11548
Eilon Greenstein061bc702009-10-15 00:18:47 -070011549 link_up = (bnx2x_link_test(bp) == 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011550 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11551 bnx2x_nic_load(bp, LOAD_DIAG);
11552 /* wait until link state is restored */
11553 bnx2x_wait_for_link(bp, link_up);
11554
11555 if (bnx2x_test_registers(bp) != 0) {
11556 buf[0] = 1;
11557 etest->flags |= ETH_TEST_FL_FAILED;
11558 }
11559 if (bnx2x_test_memory(bp) != 0) {
11560 buf[1] = 1;
11561 etest->flags |= ETH_TEST_FL_FAILED;
11562 }
11563 buf[2] = bnx2x_test_loopback(bp, link_up);
11564 if (buf[2] != 0)
11565 etest->flags |= ETH_TEST_FL_FAILED;
11566
11567 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +000011568
11569 /* restore input for TX port IF */
11570 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
11571
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011572 bnx2x_nic_load(bp, LOAD_NORMAL);
11573 /* wait until link state is restored */
11574 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011575 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011576 if (bnx2x_test_nvram(bp) != 0) {
11577 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011578 etest->flags |= ETH_TEST_FL_FAILED;
11579 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011580 if (bnx2x_test_intr(bp) != 0) {
11581 buf[4] = 1;
11582 etest->flags |= ETH_TEST_FL_FAILED;
11583 }
11584 if (bp->port.pmf)
11585 if (bnx2x_link_test(bp) != 0) {
11586 buf[5] = 1;
11587 etest->flags |= ETH_TEST_FL_FAILED;
11588 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070011589
11590#ifdef BNX2X_EXTRA_DEBUG
11591 bnx2x_panic_dump(bp);
11592#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011593}
11594
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011595static const struct {
11596 long offset;
11597 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +000011598 u8 string[ETH_GSTRING_LEN];
11599} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
11600/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
11601 { Q_STATS_OFFSET32(error_bytes_received_hi),
11602 8, "[%d]: rx_error_bytes" },
11603 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
11604 8, "[%d]: rx_ucast_packets" },
11605 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
11606 8, "[%d]: rx_mcast_packets" },
11607 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
11608 8, "[%d]: rx_bcast_packets" },
11609 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
11610 { Q_STATS_OFFSET32(rx_err_discard_pkt),
11611 4, "[%d]: rx_phy_ip_err_discards"},
11612 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
11613 4, "[%d]: rx_skb_alloc_discard" },
11614 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
11615
11616/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
11617 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011618 8, "[%d]: tx_ucast_packets" },
11619 { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11620 8, "[%d]: tx_mcast_packets" },
11621 { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11622 8, "[%d]: tx_bcast_packets" }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011623};
11624
11625static const struct {
11626 long offset;
11627 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011628 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011629#define STATS_FLAGS_PORT 1
11630#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +000011631#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011632 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011633} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011634/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
11635 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011636 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011637 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011638 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011639 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011640 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011641 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011642 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000011643 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011644 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011645 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011646 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011647 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011648 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
11649 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
11650 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
11651 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
11652/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
11653 8, STATS_FLAGS_PORT, "rx_fragments" },
11654 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
11655 8, STATS_FLAGS_PORT, "rx_jabbers" },
11656 { STATS_OFFSET32(no_buff_discard_hi),
11657 8, STATS_FLAGS_BOTH, "rx_discards" },
11658 { STATS_OFFSET32(mac_filter_discard),
11659 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
11660 { STATS_OFFSET32(xxoverflow_discard),
11661 4, STATS_FLAGS_PORT, "rx_fw_discards" },
11662 { STATS_OFFSET32(brb_drop_hi),
11663 8, STATS_FLAGS_PORT, "rx_brb_discard" },
11664 { STATS_OFFSET32(brb_truncate_hi),
11665 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
11666 { STATS_OFFSET32(pause_frames_received_hi),
11667 8, STATS_FLAGS_PORT, "rx_pause_frames" },
11668 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
11669 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
11670 { STATS_OFFSET32(nig_timer_max),
11671 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
11672/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
11673 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
11674 { STATS_OFFSET32(rx_skb_alloc_failed),
11675 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
11676 { STATS_OFFSET32(hw_csum_err),
11677 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
11678
11679 { STATS_OFFSET32(total_bytes_transmitted_hi),
11680 8, STATS_FLAGS_BOTH, "tx_bytes" },
11681 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
11682 8, STATS_FLAGS_PORT, "tx_error_bytes" },
11683 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011684 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
11685 { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
11686 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
11687 { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
11688 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011689 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
11690 8, STATS_FLAGS_PORT, "tx_mac_errors" },
11691 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
11692 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011693/* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011694 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011695 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011696 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011697 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011698 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011699 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011700 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011701 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011702 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011703 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011704 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011705 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011706 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011707 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011708 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011709 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011710 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011711 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011712 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011713/* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011714 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011715 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011716 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000011717 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011718 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000011719 { STATS_OFFSET32(pause_frames_sent_hi),
11720 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011721};
11722
Eilon Greensteinde832a52009-02-12 08:36:33 +000011723#define IS_PORT_STAT(i) \
11724 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
11725#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
11726#define IS_E1HMF_MODE_STAT(bp) \
Joe Perches7995c642010-02-17 15:01:52 +000011727 (IS_E1HMF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -070011728
Ben Hutchings15f0a392009-10-01 11:58:24 +000011729static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
11730{
11731 struct bnx2x *bp = netdev_priv(dev);
11732 int i, num_stats;
11733
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011734 switch (stringset) {
Ben Hutchings15f0a392009-10-01 11:58:24 +000011735 case ETH_SS_STATS:
11736 if (is_multi(bp)) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011737 num_stats = BNX2X_NUM_Q_STATS * bp->num_queues;
Ben Hutchings15f0a392009-10-01 11:58:24 +000011738 if (!IS_E1HMF_MODE_STAT(bp))
11739 num_stats += BNX2X_NUM_STATS;
11740 } else {
11741 if (IS_E1HMF_MODE_STAT(bp)) {
11742 num_stats = 0;
11743 for (i = 0; i < BNX2X_NUM_STATS; i++)
11744 if (IS_FUNC_STAT(i))
11745 num_stats++;
11746 } else
11747 num_stats = BNX2X_NUM_STATS;
11748 }
11749 return num_stats;
11750
11751 case ETH_SS_TEST:
11752 return BNX2X_NUM_TESTS;
11753
11754 default:
11755 return -EINVAL;
11756 }
11757}
11758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011759static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
11760{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011761 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011762 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011763
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011764 switch (stringset) {
11765 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +000011766 if (is_multi(bp)) {
11767 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011768 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011769 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
11770 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
11771 bnx2x_q_stats_arr[j].string, i);
11772 k += BNX2X_NUM_Q_STATS;
11773 }
11774 if (IS_E1HMF_MODE_STAT(bp))
11775 break;
11776 for (j = 0; j < BNX2X_NUM_STATS; j++)
11777 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
11778 bnx2x_stats_arr[j].string);
11779 } else {
11780 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11781 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11782 continue;
11783 strcpy(buf + j*ETH_GSTRING_LEN,
11784 bnx2x_stats_arr[i].string);
11785 j++;
11786 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011787 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011788 break;
11789
11790 case ETH_SS_TEST:
11791 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
11792 break;
11793 }
11794}
11795
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011796static void bnx2x_get_ethtool_stats(struct net_device *dev,
11797 struct ethtool_stats *stats, u64 *buf)
11798{
11799 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000011800 u32 *hw_stats, *offset;
11801 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011802
Eilon Greensteinde832a52009-02-12 08:36:33 +000011803 if (is_multi(bp)) {
11804 k = 0;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000011805 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000011806 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
11807 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
11808 if (bnx2x_q_stats_arr[j].size == 0) {
11809 /* skip this counter */
11810 buf[k + j] = 0;
11811 continue;
11812 }
11813 offset = (hw_stats +
11814 bnx2x_q_stats_arr[j].offset);
11815 if (bnx2x_q_stats_arr[j].size == 4) {
11816 /* 4-byte counter */
11817 buf[k + j] = (u64) *offset;
11818 continue;
11819 }
11820 /* 8-byte counter */
11821 buf[k + j] = HILO_U64(*offset, *(offset + 1));
11822 }
11823 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011824 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011825 if (IS_E1HMF_MODE_STAT(bp))
11826 return;
11827 hw_stats = (u32 *)&bp->eth_stats;
11828 for (j = 0; j < BNX2X_NUM_STATS; j++) {
11829 if (bnx2x_stats_arr[j].size == 0) {
11830 /* skip this counter */
11831 buf[k + j] = 0;
11832 continue;
11833 }
11834 offset = (hw_stats + bnx2x_stats_arr[j].offset);
11835 if (bnx2x_stats_arr[j].size == 4) {
11836 /* 4-byte counter */
11837 buf[k + j] = (u64) *offset;
11838 continue;
11839 }
11840 /* 8-byte counter */
11841 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011842 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000011843 } else {
11844 hw_stats = (u32 *)&bp->eth_stats;
11845 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
11846 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
11847 continue;
11848 if (bnx2x_stats_arr[i].size == 0) {
11849 /* skip this counter */
11850 buf[j] = 0;
11851 j++;
11852 continue;
11853 }
11854 offset = (hw_stats + bnx2x_stats_arr[i].offset);
11855 if (bnx2x_stats_arr[i].size == 4) {
11856 /* 4-byte counter */
11857 buf[j] = (u64) *offset;
11858 j++;
11859 continue;
11860 }
11861 /* 8-byte counter */
11862 buf[j] = HILO_U64(*offset, *(offset + 1));
11863 j++;
11864 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011865 }
11866}
11867
11868static int bnx2x_phys_id(struct net_device *dev, u32 data)
11869{
11870 struct bnx2x *bp = netdev_priv(dev);
11871 int i;
11872
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011873 if (!netif_running(dev))
11874 return 0;
11875
11876 if (!bp->port.pmf)
11877 return 0;
11878
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011879 if (data == 0)
11880 data = 2;
11881
11882 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011883 if ((i % 2) == 0)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011884 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11885 SPEED_1000);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011886 else
Yaniv Rosner7846e472009-11-05 19:18:07 +020011887 bnx2x_set_led(&bp->link_params, LED_MODE_OFF, 0);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011888
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011889 msleep_interruptible(500);
11890 if (signal_pending(current))
11891 break;
11892 }
11893
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011894 if (bp->link_vars.link_up)
Yaniv Rosner7846e472009-11-05 19:18:07 +020011895 bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
11896 bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011897
11898 return 0;
11899}
11900
Stephen Hemminger0fc0b732009-09-02 01:03:33 -070011901static const struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011902 .get_settings = bnx2x_get_settings,
11903 .set_settings = bnx2x_set_settings,
11904 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000011905 .get_regs_len = bnx2x_get_regs_len,
11906 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011907 .get_wol = bnx2x_get_wol,
11908 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011909 .get_msglevel = bnx2x_get_msglevel,
11910 .set_msglevel = bnx2x_set_msglevel,
11911 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070011912 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011913 .get_eeprom_len = bnx2x_get_eeprom_len,
11914 .get_eeprom = bnx2x_get_eeprom,
11915 .set_eeprom = bnx2x_set_eeprom,
11916 .get_coalesce = bnx2x_get_coalesce,
11917 .set_coalesce = bnx2x_set_coalesce,
11918 .get_ringparam = bnx2x_get_ringparam,
11919 .set_ringparam = bnx2x_set_ringparam,
11920 .get_pauseparam = bnx2x_get_pauseparam,
11921 .set_pauseparam = bnx2x_set_pauseparam,
11922 .get_rx_csum = bnx2x_get_rx_csum,
11923 .set_rx_csum = bnx2x_set_rx_csum,
11924 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011925 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011926 .set_flags = bnx2x_set_flags,
11927 .get_flags = ethtool_op_get_flags,
11928 .get_sg = ethtool_op_get_sg,
11929 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011930 .get_tso = ethtool_op_get_tso,
11931 .set_tso = bnx2x_set_tso,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011932 .self_test = bnx2x_self_test,
Ben Hutchings15f0a392009-10-01 11:58:24 +000011933 .get_sset_count = bnx2x_get_sset_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011934 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011935 .phys_id = bnx2x_phys_id,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011936 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011937};
11938
11939/* end of ethtool_ops */
11940
11941/****************************************************************************
11942* General service functions
11943****************************************************************************/
11944
11945static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
11946{
11947 u16 pmcsr;
11948
11949 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
11950
11951 switch (state) {
11952 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011953 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011954 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
11955 PCI_PM_CTRL_PME_STATUS));
11956
11957 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070011958 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011959 msleep(20);
11960 break;
11961
11962 case PCI_D3hot:
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011963 /* If there are other clients above don't
11964 shut down the power */
11965 if (atomic_read(&bp->pdev->enable_cnt) != 1)
11966 return 0;
11967 /* Don't shut down the power for emulation and FPGA */
11968 if (CHIP_REV_IS_SLOW(bp))
11969 return 0;
11970
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011971 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11972 pmcsr |= 3;
11973
11974 if (bp->wol)
11975 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
11976
11977 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
11978 pmcsr);
11979
11980 /* No more memory access after this point until
11981 * device is brought back to D0.
11982 */
11983 break;
11984
11985 default:
11986 return -EINVAL;
11987 }
11988 return 0;
11989}
11990
Eilon Greenstein237907c2009-01-14 06:42:44 +000011991static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
11992{
11993 u16 rx_cons_sb;
11994
11995 /* Tell compiler that status block fields can change */
11996 barrier();
11997 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
11998 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
11999 rx_cons_sb++;
12000 return (fp->rx_comp_cons != rx_cons_sb);
12001}
12002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012003/*
12004 * net_device service functions
12005 */
12006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012007static int bnx2x_poll(struct napi_struct *napi, int budget)
12008{
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012009 int work_done = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012010 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
12011 napi);
12012 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012013
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012014 while (1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012015#ifdef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012016 if (unlikely(bp->panic)) {
12017 napi_complete(napi);
12018 return 0;
12019 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012020#endif
12021
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012022 if (bnx2x_has_tx_work(fp))
12023 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012024
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012025 if (bnx2x_has_rx_work(fp)) {
12026 work_done += bnx2x_rx_int(fp, budget - work_done);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012027
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012028 /* must not complete if we consumed full budget */
12029 if (work_done >= budget)
12030 break;
12031 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000012032
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012033 /* Fall out from the NAPI loop if needed */
12034 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12035 bnx2x_update_fpsb_idx(fp);
12036 /* bnx2x_has_rx_work() reads the status block, thus we need
12037 * to ensure that status block indices have been actually read
12038 * (bnx2x_update_fpsb_idx) prior to this check
12039 * (bnx2x_has_rx_work) so that we won't write the "newer"
12040 * value of the status block to IGU (if there was a DMA right
12041 * after bnx2x_has_rx_work and if there is no rmb, the memory
12042 * reading (bnx2x_update_fpsb_idx) may be postponed to right
12043 * before bnx2x_ack_sb). In this case there will never be
12044 * another interrupt until there is another update of the
12045 * status block, while there is still unhandled work.
12046 */
12047 rmb();
12048
12049 if (!(bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
12050 napi_complete(napi);
12051 /* Re-enable interrupts */
12052 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
12053 le16_to_cpu(fp->fp_c_idx),
12054 IGU_INT_NOP, 1);
12055 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
12056 le16_to_cpu(fp->fp_u_idx),
12057 IGU_INT_ENABLE, 1);
12058 break;
12059 }
12060 }
Eilon Greenstein8534f322009-03-02 07:59:45 +000012061 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012063 return work_done;
12064}
12065
Eilon Greenstein755735e2008-06-23 20:35:13 -070012066
12067/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070012068 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735e2008-06-23 20:35:13 -070012069 * we use one mapping for both BDs
12070 * So far this has only been observed to happen
12071 * in Other Operating Systems(TM)
12072 */
12073static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
12074 struct bnx2x_fastpath *fp,
Eilon Greensteinca003922009-08-12 22:53:28 -070012075 struct sw_tx_bd *tx_buf,
12076 struct eth_tx_start_bd **tx_bd, u16 hlen,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012077 u16 bd_prod, int nbd)
12078{
Eilon Greensteinca003922009-08-12 22:53:28 -070012079 struct eth_tx_start_bd *h_tx_bd = *tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012080 struct eth_tx_bd *d_tx_bd;
12081 dma_addr_t mapping;
12082 int old_len = le16_to_cpu(h_tx_bd->nbytes);
12083
12084 /* first fix first BD */
12085 h_tx_bd->nbd = cpu_to_le16(nbd);
12086 h_tx_bd->nbytes = cpu_to_le16(hlen);
12087
12088 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
12089 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
12090 h_tx_bd->addr_lo, h_tx_bd->nbd);
12091
12092 /* now get a new data BD
12093 * (after the pbd) and fill it */
12094 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012095 d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012096
12097 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
12098 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
12099
12100 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12101 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12102 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012103
12104 /* this marks the BD as one that has no individual mapping */
12105 tx_buf->flags |= BNX2X_TSO_SPLIT_BD;
12106
Eilon Greenstein755735e2008-06-23 20:35:13 -070012107 DP(NETIF_MSG_TX_QUEUED,
12108 "TSO split data size is %d (%x:%x)\n",
12109 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
12110
Eilon Greensteinca003922009-08-12 22:53:28 -070012111 /* update tx_bd */
12112 *tx_bd = (struct eth_tx_start_bd *)d_tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012113
12114 return bd_prod;
12115}
12116
12117static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
12118{
12119 if (fix > 0)
12120 csum = (u16) ~csum_fold(csum_sub(csum,
12121 csum_partial(t_header - fix, fix, 0)));
12122
12123 else if (fix < 0)
12124 csum = (u16) ~csum_fold(csum_add(csum,
12125 csum_partial(t_header, -fix, 0)));
12126
12127 return swab16(csum);
12128}
12129
12130static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
12131{
12132 u32 rc;
12133
12134 if (skb->ip_summed != CHECKSUM_PARTIAL)
12135 rc = XMIT_PLAIN;
12136
12137 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012138 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735e2008-06-23 20:35:13 -070012139 rc = XMIT_CSUM_V6;
12140 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
12141 rc |= XMIT_CSUM_TCP;
12142
12143 } else {
12144 rc = XMIT_CSUM_V4;
12145 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
12146 rc |= XMIT_CSUM_TCP;
12147 }
12148 }
12149
12150 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012151 rc |= (XMIT_GSO_V4 | XMIT_CSUM_V4 | XMIT_CSUM_TCP);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012152
12153 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
Eilon Greensteind6a2f982009-11-09 06:09:22 +000012154 rc |= (XMIT_GSO_V6 | XMIT_CSUM_TCP | XMIT_CSUM_V6);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012155
12156 return rc;
12157}
12158
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012159#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012160/* check if packet requires linearization (packet is too fragmented)
12161 no need to check fragmentation if page size > 8K (there will be no
12162 violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012163static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
12164 u32 xmit_type)
12165{
12166 int to_copy = 0;
12167 int hlen = 0;
12168 int first_bd_sz = 0;
12169
12170 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
12171 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
12172
12173 if (xmit_type & XMIT_GSO) {
12174 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
12175 /* Check if LSO packet needs to be copied:
12176 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
12177 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070012178 /* Number of windows to check */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012179 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
12180 int wnd_idx = 0;
12181 int frag_idx = 0;
12182 u32 wnd_sum = 0;
12183
12184 /* Headers length */
12185 hlen = (int)(skb_transport_header(skb) - skb->data) +
12186 tcp_hdrlen(skb);
12187
12188 /* Amount of data (w/o headers) on linear part of SKB*/
12189 first_bd_sz = skb_headlen(skb) - hlen;
12190
12191 wnd_sum = first_bd_sz;
12192
12193 /* Calculate the first sum - it's special */
12194 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
12195 wnd_sum +=
12196 skb_shinfo(skb)->frags[frag_idx].size;
12197
12198 /* If there was data on linear skb data - check it */
12199 if (first_bd_sz > 0) {
12200 if (unlikely(wnd_sum < lso_mss)) {
12201 to_copy = 1;
12202 goto exit_lbl;
12203 }
12204
12205 wnd_sum -= first_bd_sz;
12206 }
12207
12208 /* Others are easier: run through the frag list and
12209 check all windows */
12210 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
12211 wnd_sum +=
12212 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
12213
12214 if (unlikely(wnd_sum < lso_mss)) {
12215 to_copy = 1;
12216 break;
12217 }
12218 wnd_sum -=
12219 skb_shinfo(skb)->frags[wnd_idx].size;
12220 }
Eilon Greenstein755735e2008-06-23 20:35:13 -070012221 } else {
12222 /* in non-LSO too fragmented packet should always
12223 be linearized */
12224 to_copy = 1;
12225 }
12226 }
12227
12228exit_lbl:
12229 if (unlikely(to_copy))
12230 DP(NETIF_MSG_TX_QUEUED,
12231 "Linearization IS REQUIRED for %s packet. "
12232 "num_frags %d hlen %d first_bd_sz %d\n",
12233 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
12234 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
12235
12236 return to_copy;
12237}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012238#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012239
12240/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012241 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735e2008-06-23 20:35:13 -070012242 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012243 */
Stephen Hemminger613573252009-08-31 19:50:58 +000012244static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012245{
12246 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012247 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012248 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012249 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070012250 struct eth_tx_start_bd *tx_start_bd;
12251 struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012252 struct eth_tx_parse_bd *pbd = NULL;
12253 u16 pkt_prod, bd_prod;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012254 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012255 dma_addr_t mapping;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012256 u32 xmit_type = bnx2x_xmit_type(bp, skb);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012257 int i;
12258 u8 hlen = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012259 __le16 pkt_size = 0;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012260 struct ethhdr *eth;
12261 u8 mac_type = UNICAST_ADDRESS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012262
12263#ifdef BNX2X_STOP_ON_ERROR
12264 if (unlikely(bp->panic))
12265 return NETDEV_TX_BUSY;
12266#endif
12267
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012268 fp_index = skb_get_queue_mapping(skb);
12269 txq = netdev_get_tx_queue(dev, fp_index);
12270
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012271 fp = &bp->fp[fp_index];
Eilon Greenstein755735e2008-06-23 20:35:13 -070012272
Yitchak Gertner231fd582008-08-25 15:27:06 -070012273 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012274 fp->eth_q_stats.driver_xoff++;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012275 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012276 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
12277 return NETDEV_TX_BUSY;
12278 }
12279
Eilon Greenstein755735e2008-06-23 20:35:13 -070012280 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
12281 " gso type %x xmit_type %x\n",
12282 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
12283 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
12284
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012285 eth = (struct ethhdr *)skb->data;
12286
12287 /* set flag according to packet type (UNICAST_ADDRESS is default)*/
12288 if (unlikely(is_multicast_ether_addr(eth->h_dest))) {
12289 if (is_broadcast_ether_addr(eth->h_dest))
12290 mac_type = BROADCAST_ADDRESS;
12291 else
12292 mac_type = MULTICAST_ADDRESS;
12293 }
12294
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012295#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000012296 /* First, check if we need to linearize the skb (due to FW
12297 restrictions). No need to check fragmentation if page size > 8K
12298 (there will be no violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070012299 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
12300 /* Statistics of linearization */
12301 bp->lin_cnt++;
12302 if (skb_linearize(skb) != 0) {
12303 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
12304 "silently dropping this SKB\n");
12305 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012306 return NETDEV_TX_OK;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012307 }
12308 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000012309#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070012310
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012311 /*
Eilon Greenstein755735e2008-06-23 20:35:13 -070012312 Please read carefully. First we use one BD which we mark as start,
Eilon Greensteinca003922009-08-12 22:53:28 -070012313 then we have a parsing info BD (used for TSO or xsum),
Eilon Greenstein755735e2008-06-23 20:35:13 -070012314 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012315 (don't forget to mark the last one as last,
12316 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735e2008-06-23 20:35:13 -070012317 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012318 */
12319
12320 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012321 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012322
Eilon Greenstein755735e2008-06-23 20:35:13 -070012323 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012324 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
Eilon Greensteinca003922009-08-12 22:53:28 -070012325 tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012326
Eilon Greensteinca003922009-08-12 22:53:28 -070012327 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +000012328 tx_start_bd->general_data = (mac_type <<
12329 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070012330 /* header nbd */
Eilon Greensteinca003922009-08-12 22:53:28 -070012331 tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012332
Eilon Greenstein755735e2008-06-23 20:35:13 -070012333 /* remember the first BD of the packet */
12334 tx_buf->first_bd = fp->tx_bd_prod;
12335 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070012336 tx_buf->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012337
12338 DP(NETIF_MSG_TX_QUEUED,
12339 "sending pkt %u @%p next_idx %u bd %u @%p\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012340 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012341
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012342#ifdef BCM_VLAN
12343 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
12344 (bp->flags & HW_VLAN_TX_FLAG)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012345 tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
12346 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012347 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012348#endif
Eilon Greensteinca003922009-08-12 22:53:28 -070012349 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012350
Eilon Greensteinca003922009-08-12 22:53:28 -070012351 /* turn on parsing and get a BD */
12352 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12353 pbd = &fp->tx_desc_ring[bd_prod].parse_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012354
Eilon Greensteinca003922009-08-12 22:53:28 -070012355 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012356
12357 if (xmit_type & XMIT_CSUM) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012358 hlen = (skb_network_header(skb) - skb->data) / 2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012359
12360 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000012361 pbd->global_data =
12362 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
12363 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012364
12365 pbd->ip_hlen = (skb_transport_header(skb) -
12366 skb_network_header(skb)) / 2;
12367
12368 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
12369
12370 pbd->total_hlen = cpu_to_le16(hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070012371 hlen = hlen*2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012372
Eilon Greensteinca003922009-08-12 22:53:28 -070012373 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012374
12375 if (xmit_type & XMIT_CSUM_V4)
Eilon Greensteinca003922009-08-12 22:53:28 -070012376 tx_start_bd->bd_flags.as_bitfield |=
Eilon Greenstein755735e2008-06-23 20:35:13 -070012377 ETH_TX_BD_FLAGS_IP_CSUM;
12378 else
Eilon Greensteinca003922009-08-12 22:53:28 -070012379 tx_start_bd->bd_flags.as_bitfield |=
12380 ETH_TX_BD_FLAGS_IPV6;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012381
12382 if (xmit_type & XMIT_CSUM_TCP) {
12383 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
12384
12385 } else {
12386 s8 fix = SKB_CS_OFF(skb); /* signed! */
12387
Eilon Greensteinca003922009-08-12 22:53:28 -070012388 pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070012389
12390 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012391 "hlen %d fix %d csum before fix %x\n",
12392 le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012393
12394 /* HW bug: fixup the CSUM */
12395 pbd->tcp_pseudo_csum =
12396 bnx2x_csum_fix(skb_transport_header(skb),
12397 SKB_CS(skb), fix);
12398
12399 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
12400 pbd->tcp_pseudo_csum);
12401 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012402 }
12403
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012404 mapping = dma_map_single(&bp->pdev->dev, skb->data,
12405 skb_headlen(skb), DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012406
Eilon Greensteinca003922009-08-12 22:53:28 -070012407 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12408 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12409 nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */
12410 tx_start_bd->nbd = cpu_to_le16(nbd);
12411 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
12412 pkt_size = tx_start_bd->nbytes;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012413
12414 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735e2008-06-23 20:35:13 -070012415 " nbytes %d flags %x vlan %x\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070012416 tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo,
12417 le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes),
12418 tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012419
Eilon Greenstein755735e2008-06-23 20:35:13 -070012420 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012421
12422 DP(NETIF_MSG_TX_QUEUED,
12423 "TSO packet len %d hlen %d total len %d tso size %d\n",
12424 skb->len, hlen, skb_headlen(skb),
12425 skb_shinfo(skb)->gso_size);
12426
Eilon Greensteinca003922009-08-12 22:53:28 -070012427 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012428
Eilon Greenstein755735e2008-06-23 20:35:13 -070012429 if (unlikely(skb_headlen(skb) > hlen))
Eilon Greensteinca003922009-08-12 22:53:28 -070012430 bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd,
12431 hlen, bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012432
12433 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
12434 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735e2008-06-23 20:35:13 -070012435 pbd->tcp_flags = pbd_tcp_flags(skb);
12436
12437 if (xmit_type & XMIT_GSO_V4) {
12438 pbd->ip_id = swab16(ip_hdr(skb)->id);
12439 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012440 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
12441 ip_hdr(skb)->daddr,
12442 0, IPPROTO_TCP, 0));
Eilon Greenstein755735e2008-06-23 20:35:13 -070012443
12444 } else
12445 pbd->tcp_pseudo_csum =
12446 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
12447 &ipv6_hdr(skb)->daddr,
12448 0, IPPROTO_TCP, 0));
12449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012450 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
12451 }
Eilon Greensteinca003922009-08-12 22:53:28 -070012452 tx_data_bd = (struct eth_tx_bd *)tx_start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012453
Eilon Greenstein755735e2008-06-23 20:35:13 -070012454 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
12455 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012456
Eilon Greenstein755735e2008-06-23 20:35:13 -070012457 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070012458 tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
12459 if (total_pkt_bd == NULL)
12460 total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012461
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012462 mapping = dma_map_page(&bp->pdev->dev, frag->page,
12463 frag->page_offset,
12464 frag->size, DMA_TO_DEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012465
Eilon Greensteinca003922009-08-12 22:53:28 -070012466 tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
12467 tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
12468 tx_data_bd->nbytes = cpu_to_le16(frag->size);
12469 le16_add_cpu(&pkt_size, frag->size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012470
Eilon Greenstein755735e2008-06-23 20:35:13 -070012471 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070012472 "frag %d bd @%p addr (%x:%x) nbytes %d\n",
12473 i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo,
12474 le16_to_cpu(tx_data_bd->nbytes));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012475 }
12476
Eilon Greensteinca003922009-08-12 22:53:28 -070012477 DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012479 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
12480
Eilon Greenstein755735e2008-06-23 20:35:13 -070012481 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012482 * if the packet contains or ends with it
12483 */
12484 if (TX_BD_POFF(bd_prod) < nbd)
12485 nbd++;
12486
Eilon Greensteinca003922009-08-12 22:53:28 -070012487 if (total_pkt_bd != NULL)
12488 total_pkt_bd->total_pkt_bytes = pkt_size;
12489
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012490 if (pbd)
12491 DP(NETIF_MSG_TX_QUEUED,
12492 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
12493 " tcp_flags %x xsum %x seq %u hlen %u\n",
12494 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
12495 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070012496 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012497
Eilon Greenstein755735e2008-06-23 20:35:13 -070012498 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012499
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012500 /*
12501 * Make sure that the BD data is updated before updating the producer
12502 * since FW might read the BD right after the producer is updated.
12503 * This is only applicable for weak-ordered memory model archs such
12504 * as IA-64. The following barrier is also mandatory since FW will
12505 * assumes packets must have BDs.
12506 */
12507 wmb();
12508
Eilon Greensteinca003922009-08-12 22:53:28 -070012509 fp->tx_db.data.prod += nbd;
12510 barrier();
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012511 DOORBELL(bp, fp->index, fp->tx_db.raw);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012512
12513 mmiowb();
12514
Eilon Greenstein755735e2008-06-23 20:35:13 -070012515 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012516
12517 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070012518 netif_tx_stop_queue(txq);
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012519
12520 /* paired memory barrier is in bnx2x_tx_int(), we have to keep
12521 * ordering of set_bit() in netif_tx_stop_queue() and read of
12522 * fp->bd_tx_cons */
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080012523 smp_mb();
Stanislaw Gruszka9baddeb2010-03-09 06:55:02 +000012524
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012525 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012526 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012527 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012528 }
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000012529 fp->tx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012530
12531 return NETDEV_TX_OK;
12532}
12533
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012534/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012535static int bnx2x_open(struct net_device *dev)
12536{
12537 struct bnx2x *bp = netdev_priv(dev);
12538
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012539 netif_carrier_off(dev);
12540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012541 bnx2x_set_power_state(bp, PCI_D0);
12542
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012543 if (!bnx2x_reset_is_done(bp)) {
12544 do {
12545 /* Reset MCP mail box sequence if there is on going
12546 * recovery
12547 */
12548 bp->fw_seq = 0;
12549
12550 /* If it's the first function to load and reset done
12551 * is still not cleared it may mean that. We don't
12552 * check the attention state here because it may have
12553 * already been cleared by a "common" reset but we
12554 * shell proceed with "process kill" anyway.
12555 */
12556 if ((bnx2x_get_load_cnt(bp) == 0) &&
12557 bnx2x_trylock_hw_lock(bp,
12558 HW_LOCK_RESOURCE_RESERVED_08) &&
12559 (!bnx2x_leader_reset(bp))) {
12560 DP(NETIF_MSG_HW, "Recovered in open\n");
12561 break;
12562 }
12563
12564 bnx2x_set_power_state(bp, PCI_D3hot);
12565
12566 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
12567 " completed yet. Try again later. If u still see this"
12568 " message after a few retries then power cycle is"
12569 " required.\n", bp->dev->name);
12570
12571 return -EAGAIN;
12572 } while (0);
12573 }
12574
12575 bp->recovery_state = BNX2X_RECOVERY_DONE;
12576
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012577 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012578}
12579
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012580/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012581static int bnx2x_close(struct net_device *dev)
12582{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012583 struct bnx2x *bp = netdev_priv(dev);
12584
12585 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012586 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000012587 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012588
12589 return 0;
12590}
12591
Eilon Greensteinf5372252009-02-12 08:38:30 +000012592/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012593static void bnx2x_set_rx_mode(struct net_device *dev)
12594{
12595 struct bnx2x *bp = netdev_priv(dev);
12596 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
12597 int port = BP_PORT(bp);
12598
12599 if (bp->state != BNX2X_STATE_OPEN) {
12600 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12601 return;
12602 }
12603
12604 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
12605
12606 if (dev->flags & IFF_PROMISC)
12607 rx_mode = BNX2X_RX_MODE_PROMISC;
12608
12609 else if ((dev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000012610 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
12611 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012612 rx_mode = BNX2X_RX_MODE_ALLMULTI;
12613
12614 else { /* some multicasts */
12615 if (CHIP_IS_E1(bp)) {
12616 int i, old, offset;
Jiri Pirko22bedad32010-04-01 21:22:57 +000012617 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012618 struct mac_configuration_cmd *config =
12619 bnx2x_sp(bp, mcast_config);
12620
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012621 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +000012622 netdev_for_each_mc_addr(ha, dev) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012623 config->config_table[i].
12624 cam_entry.msb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +000012625 swab16(*(u16 *)&ha->addr[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012626 config->config_table[i].
12627 cam_entry.middle_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +000012628 swab16(*(u16 *)&ha->addr[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012629 config->config_table[i].
12630 cam_entry.lsb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +000012631 swab16(*(u16 *)&ha->addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012632 config->config_table[i].cam_entry.flags =
12633 cpu_to_le16(port);
12634 config->config_table[i].
12635 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070012636 config->config_table[i].target_table_entry.
12637 clients_bit_vector =
12638 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012639 config->config_table[i].
12640 target_table_entry.vlan_id = 0;
12641
12642 DP(NETIF_MSG_IFUP,
12643 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
12644 config->config_table[i].
12645 cam_entry.msb_mac_addr,
12646 config->config_table[i].
12647 cam_entry.middle_mac_addr,
12648 config->config_table[i].
12649 cam_entry.lsb_mac_addr);
Jiri Pirko0ddf4772010-02-20 00:13:58 +000012650 i++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012651 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012652 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012653 if (old > i) {
12654 for (; i < old; i++) {
12655 if (CAM_IS_INVALID(config->
12656 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000012657 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012658 break;
12659 }
12660 /* invalidate */
12661 CAM_INVALIDATE(config->
12662 config_table[i]);
12663 }
12664 }
12665
12666 if (CHIP_REV_IS_SLOW(bp))
12667 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
12668 else
12669 offset = BNX2X_MAX_MULTICAST*(1 + port);
12670
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012671 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012672 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012673 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012674 config->hdr.reserved1 = 0;
12675
Michael Chane665bfd2009-10-10 13:46:54 +000012676 bp->set_mac_pending++;
12677 smp_wmb();
12678
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012679 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
12680 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
12681 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
12682 0);
12683 } else { /* E1H */
12684 /* Accept one or more multicasts */
Jiri Pirko22bedad32010-04-01 21:22:57 +000012685 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012686 u32 mc_filter[MC_HASH_SIZE];
12687 u32 crc, bit, regidx;
12688 int i;
12689
12690 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
12691
Jiri Pirko22bedad32010-04-01 21:22:57 +000012692 netdev_for_each_mc_addr(ha, dev) {
Johannes Berg7c510e42008-10-27 17:47:26 -070012693 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
Jiri Pirko22bedad32010-04-01 21:22:57 +000012694 ha->addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012695
Jiri Pirko22bedad32010-04-01 21:22:57 +000012696 crc = crc32c_le(0, ha->addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012697 bit = (crc >> 24) & 0xff;
12698 regidx = bit >> 5;
12699 bit &= 0x1f;
12700 mc_filter[regidx] |= (1 << bit);
12701 }
12702
12703 for (i = 0; i < MC_HASH_SIZE; i++)
12704 REG_WR(bp, MC_HASH_OFFSET(bp, i),
12705 mc_filter[i]);
12706 }
12707 }
12708
12709 bp->rx_mode = rx_mode;
12710 bnx2x_set_storm_rx_mode(bp);
12711}
12712
12713/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012714static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
12715{
12716 struct sockaddr *addr = p;
12717 struct bnx2x *bp = netdev_priv(dev);
12718
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012719 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012720 return -EINVAL;
12721
12722 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012723 if (netif_running(dev)) {
12724 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +000012725 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012726 else
Michael Chane665bfd2009-10-10 13:46:54 +000012727 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012728 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012729
12730 return 0;
12731}
12732
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012733/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012734static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12735 int devad, u16 addr)
12736{
12737 struct bnx2x *bp = netdev_priv(netdev);
12738 u16 value;
12739 int rc;
12740 u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12741
12742 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12743 prtad, devad, addr);
12744
12745 if (prtad != bp->mdio.prtad) {
12746 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12747 prtad, bp->mdio.prtad);
12748 return -EINVAL;
12749 }
12750
12751 /* The HW expects different devad if CL22 is used */
12752 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12753
12754 bnx2x_acquire_phy_lock(bp);
12755 rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad,
12756 devad, addr, &value);
12757 bnx2x_release_phy_lock(bp);
12758 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12759
12760 if (!rc)
12761 rc = value;
12762 return rc;
12763}
12764
12765/* called with rtnl_lock */
12766static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12767 u16 addr, u16 value)
12768{
12769 struct bnx2x *bp = netdev_priv(netdev);
12770 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
12771 int rc;
12772
12773 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
12774 " value 0x%x\n", prtad, devad, addr, value);
12775
12776 if (prtad != bp->mdio.prtad) {
12777 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
12778 prtad, bp->mdio.prtad);
12779 return -EINVAL;
12780 }
12781
12782 /* The HW expects different devad if CL22 is used */
12783 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12784
12785 bnx2x_acquire_phy_lock(bp);
12786 rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad,
12787 devad, addr, value);
12788 bnx2x_release_phy_lock(bp);
12789 return rc;
12790}
12791
12792/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012793static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12794{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012795 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012796 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012797
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012798 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12799 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012800
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012801 if (!netif_running(dev))
12802 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012803
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012804 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012805}
12806
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012807/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012808static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
12809{
12810 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012811 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012812
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012813 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
12814 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
12815 return -EAGAIN;
12816 }
12817
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012818 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
12819 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
12820 return -EINVAL;
12821
12822 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080012823 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012824 * only updated as part of load
12825 */
12826 dev->mtu = new_mtu;
12827
12828 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012829 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
12830 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012831 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012832
12833 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012834}
12835
12836static void bnx2x_tx_timeout(struct net_device *dev)
12837{
12838 struct bnx2x *bp = netdev_priv(dev);
12839
12840#ifdef BNX2X_STOP_ON_ERROR
12841 if (!bp->panic)
12842 bnx2x_panic();
12843#endif
12844 /* This allows the netif to be shutdown gracefully before resetting */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012845 schedule_delayed_work(&bp->reset_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012846}
12847
12848#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012849/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012850static void bnx2x_vlan_rx_register(struct net_device *dev,
12851 struct vlan_group *vlgrp)
12852{
12853 struct bnx2x *bp = netdev_priv(dev);
12854
12855 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080012856
12857 /* Set flags according to the required capabilities */
12858 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
12859
12860 if (dev->features & NETIF_F_HW_VLAN_TX)
12861 bp->flags |= HW_VLAN_TX_FLAG;
12862
12863 if (dev->features & NETIF_F_HW_VLAN_RX)
12864 bp->flags |= HW_VLAN_RX_FLAG;
12865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012866 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080012867 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012868}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012869
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012870#endif
12871
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012872#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012873static void poll_bnx2x(struct net_device *dev)
12874{
12875 struct bnx2x *bp = netdev_priv(dev);
12876
12877 disable_irq(bp->pdev->irq);
12878 bnx2x_interrupt(bp->pdev->irq, dev);
12879 enable_irq(bp->pdev->irq);
12880}
12881#endif
12882
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012883static const struct net_device_ops bnx2x_netdev_ops = {
12884 .ndo_open = bnx2x_open,
12885 .ndo_stop = bnx2x_close,
12886 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012887 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012888 .ndo_set_mac_address = bnx2x_change_mac_addr,
12889 .ndo_validate_addr = eth_validate_addr,
12890 .ndo_do_ioctl = bnx2x_ioctl,
12891 .ndo_change_mtu = bnx2x_change_mtu,
12892 .ndo_tx_timeout = bnx2x_tx_timeout,
12893#ifdef BCM_VLAN
12894 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
12895#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012896#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012897 .ndo_poll_controller = poll_bnx2x,
12898#endif
12899};
12900
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012901static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
12902 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012903{
12904 struct bnx2x *bp;
12905 int rc;
12906
12907 SET_NETDEV_DEV(dev, &pdev->dev);
12908 bp = netdev_priv(dev);
12909
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012910 bp->dev = dev;
12911 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012912 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012913 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012914
12915 rc = pci_enable_device(pdev);
12916 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012917 dev_err(&bp->pdev->dev,
12918 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012919 goto err_out;
12920 }
12921
12922 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012923 dev_err(&bp->pdev->dev,
12924 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012925 rc = -ENODEV;
12926 goto err_out_disable;
12927 }
12928
12929 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012930 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
12931 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012932 rc = -ENODEV;
12933 goto err_out_disable;
12934 }
12935
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012936 if (atomic_read(&pdev->enable_cnt) == 1) {
12937 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12938 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012939 dev_err(&bp->pdev->dev,
12940 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012941 goto err_out_disable;
12942 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012943
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012944 pci_set_master(pdev);
12945 pci_save_state(pdev);
12946 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012947
12948 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
12949 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012950 dev_err(&bp->pdev->dev,
12951 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012952 rc = -EIO;
12953 goto err_out_release;
12954 }
12955
12956 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
12957 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012958 dev_err(&bp->pdev->dev,
12959 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012960 rc = -EIO;
12961 goto err_out_release;
12962 }
12963
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012964 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012965 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012966 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012967 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
12968 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012969 rc = -EIO;
12970 goto err_out_release;
12971 }
12972
FUJITA Tomonori1a983142010-04-04 01:51:03 +000012973 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012974 dev_err(&bp->pdev->dev,
12975 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012976 rc = -EIO;
12977 goto err_out_release;
12978 }
12979
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012980 dev->mem_start = pci_resource_start(pdev, 0);
12981 dev->base_addr = dev->mem_start;
12982 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012983
12984 dev->irq = pdev->irq;
12985
Arjan van de Ven275f1652008-10-20 21:42:39 -070012986 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012987 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012988 dev_err(&bp->pdev->dev,
12989 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012990 rc = -ENOMEM;
12991 goto err_out_release;
12992 }
12993
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012994 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12995 min_t(u64, BNX2X_DB_SIZE,
12996 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012997 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012998 dev_err(&bp->pdev->dev,
12999 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013000 rc = -ENOMEM;
13001 goto err_out_unmap;
13002 }
13003
13004 bnx2x_set_power_state(bp, PCI_D0);
13005
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013006 /* clean indirect addresses */
13007 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
13008 PCICFG_VENDOR_ID_OFFSET);
13009 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
13010 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
13011 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
13012 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013013
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013014 /* Reset the load counter */
13015 bnx2x_clear_load_cnt(bp);
13016
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013017 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013018
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080013019 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013020 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013021 dev->features |= NETIF_F_SG;
13022 dev->features |= NETIF_F_HW_CSUM;
13023 if (bp->flags & USING_DAC_FLAG)
13024 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +000013025 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
13026 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013027#ifdef BCM_VLAN
13028 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080013029 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +000013030
13031 dev->vlan_features |= NETIF_F_SG;
13032 dev->vlan_features |= NETIF_F_HW_CSUM;
13033 if (bp->flags & USING_DAC_FLAG)
13034 dev->vlan_features |= NETIF_F_HIGHDMA;
13035 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
13036 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013037#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013038
Eilon Greenstein01cd4522009-08-12 08:23:08 +000013039 /* get_port_hwinfo() will set prtad and mmds properly */
13040 bp->mdio.prtad = MDIO_PRTAD_NONE;
13041 bp->mdio.mmds = 0;
13042 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
13043 bp->mdio.dev = dev;
13044 bp->mdio.mdio_read = bnx2x_mdio_read;
13045 bp->mdio.mdio_write = bnx2x_mdio_write;
13046
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013047 return 0;
13048
13049err_out_unmap:
13050 if (bp->regview) {
13051 iounmap(bp->regview);
13052 bp->regview = NULL;
13053 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013054 if (bp->doorbells) {
13055 iounmap(bp->doorbells);
13056 bp->doorbells = NULL;
13057 }
13058
13059err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013060 if (atomic_read(&pdev->enable_cnt) == 1)
13061 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013062
13063err_out_disable:
13064 pci_disable_device(pdev);
13065 pci_set_drvdata(pdev, NULL);
13066
13067err_out:
13068 return rc;
13069}
13070
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013071static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
13072 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080013073{
13074 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
13075
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013076 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
13077
13078 /* return value of 1=2.5GHz 2=5GHz */
13079 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080013080}
13081
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013082static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
13083{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013084 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013085 struct bnx2x_fw_file_hdr *fw_hdr;
13086 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013087 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013088 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013089 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013090 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013091
13092 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
13093 return -EINVAL;
13094
13095 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
13096 sections = (struct bnx2x_fw_file_section *)fw_hdr;
13097
13098 /* Make sure none of the offsets and sizes make us read beyond
13099 * the end of the firmware data */
13100 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
13101 offset = be32_to_cpu(sections[i].offset);
13102 len = be32_to_cpu(sections[i].len);
13103 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013104 dev_err(&bp->pdev->dev,
13105 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013106 return -EINVAL;
13107 }
13108 }
13109
13110 /* Likewise for the init_ops offsets */
13111 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
13112 ops_offsets = (u16 *)(firmware->data + offset);
13113 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
13114
13115 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
13116 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013117 dev_err(&bp->pdev->dev,
13118 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013119 return -EINVAL;
13120 }
13121 }
13122
13123 /* Check FW version */
13124 offset = be32_to_cpu(fw_hdr->fw_version.offset);
13125 fw_ver = firmware->data + offset;
13126 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
13127 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
13128 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
13129 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013130 dev_err(&bp->pdev->dev,
13131 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013132 fw_ver[0], fw_ver[1], fw_ver[2],
13133 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
13134 BCM_5710_FW_MINOR_VERSION,
13135 BCM_5710_FW_REVISION_VERSION,
13136 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013137 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013138 }
13139
13140 return 0;
13141}
13142
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013143static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013144{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013145 const __be32 *source = (const __be32 *)_source;
13146 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013147 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013148
13149 for (i = 0; i < n/4; i++)
13150 target[i] = be32_to_cpu(source[i]);
13151}
13152
13153/*
13154 Ops array is stored in the following format:
13155 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
13156 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013157static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013158{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013159 const __be32 *source = (const __be32 *)_source;
13160 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013161 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013162
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013163 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013164 tmp = be32_to_cpu(source[j]);
13165 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013166 target[i].offset = tmp & 0xffffff;
13167 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013168 }
13169}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013170
13171static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013172{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013173 const __be16 *source = (const __be16 *)_source;
13174 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013175 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013176
13177 for (i = 0; i < n/2; i++)
13178 target[i] = be16_to_cpu(source[i]);
13179}
13180
Joe Perches7995c642010-02-17 15:01:52 +000013181#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
13182do { \
13183 u32 len = be32_to_cpu(fw_hdr->arr.len); \
13184 bp->arr = kmalloc(len, GFP_KERNEL); \
13185 if (!bp->arr) { \
13186 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
13187 goto lbl; \
13188 } \
13189 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
13190 (u8 *)bp->arr, len); \
13191} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013192
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013193static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
13194{
Ben Hutchings45229b42009-11-07 11:53:39 +000013195 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013196 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000013197 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013198
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013199 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013200 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013201 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000013202 fw_file_name = FW_FILE_NAME_E1H;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013203 else {
13204 dev_err(dev, "Unsupported chip revision\n");
13205 return -EINVAL;
13206 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013207
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013208 dev_info(dev, "Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013209
13210 rc = request_firmware(&bp->firmware, fw_file_name, dev);
13211 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013212 dev_err(dev, "Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013213 goto request_firmware_exit;
13214 }
13215
13216 rc = bnx2x_check_firmware(bp);
13217 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013218 dev_err(dev, "Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013219 goto request_firmware_exit;
13220 }
13221
13222 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13223
13224 /* Initialize the pointers to the init arrays */
13225 /* Blob */
13226 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13227
13228 /* Opcodes */
13229 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13230
13231 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013232 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13233 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013234
13235 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000013236 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13237 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13238 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13239 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13240 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13241 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13242 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13243 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13244 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13245 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13246 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13247 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13248 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13249 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13250 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13251 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013252
13253 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013254
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013255init_offsets_alloc_err:
13256 kfree(bp->init_ops);
13257init_ops_alloc_err:
13258 kfree(bp->init_data);
13259request_firmware_exit:
13260 release_firmware(bp->firmware);
13261
13262 return rc;
13263}
13264
13265
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013266static int __devinit bnx2x_init_one(struct pci_dev *pdev,
13267 const struct pci_device_id *ent)
13268{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013269 struct net_device *dev = NULL;
13270 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013271 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -080013272 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013273
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013274 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000013275 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013276 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013277 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013278 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013279 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013280
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013281 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +000013282 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013283
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013284 pci_set_drvdata(pdev, dev);
13285
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013286 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013287 if (rc < 0) {
13288 free_netdev(dev);
13289 return rc;
13290 }
13291
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013292 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013293 if (rc)
13294 goto init_one_exit;
13295
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013296 /* Set init arrays */
13297 rc = bnx2x_init_firmware(bp, &pdev->dev);
13298 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013299 dev_err(&pdev->dev, "Error loading firmware\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013300 goto init_one_exit;
13301 }
13302
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013303 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013304 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013305 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013306 goto init_one_exit;
13307 }
13308
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000013309 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013310 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
13311 " IRQ %d, ", board_info[ent->driver_data].name,
13312 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13313 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
13314 dev->base_addr, bp->pdev->irq);
13315 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013316
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013317 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013318
13319init_one_exit:
13320 if (bp->regview)
13321 iounmap(bp->regview);
13322
13323 if (bp->doorbells)
13324 iounmap(bp->doorbells);
13325
13326 free_netdev(dev);
13327
13328 if (atomic_read(&pdev->enable_cnt) == 1)
13329 pci_release_regions(pdev);
13330
13331 pci_disable_device(pdev);
13332 pci_set_drvdata(pdev, NULL);
13333
13334 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013335}
13336
13337static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
13338{
13339 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013340 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013341
Eliezer Tamir228241e2008-02-28 11:56:57 -080013342 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013343 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013344 return;
13345 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013346 bp = netdev_priv(dev);
13347
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013348 unregister_netdev(dev);
13349
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013350 /* Make sure RESET task is not scheduled before continuing */
13351 cancel_delayed_work_sync(&bp->reset_task);
13352
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013353 kfree(bp->init_ops_offsets);
13354 kfree(bp->init_ops);
13355 kfree(bp->init_data);
13356 release_firmware(bp->firmware);
13357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013358 if (bp->regview)
13359 iounmap(bp->regview);
13360
13361 if (bp->doorbells)
13362 iounmap(bp->doorbells);
13363
13364 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013365
13366 if (atomic_read(&pdev->enable_cnt) == 1)
13367 pci_release_regions(pdev);
13368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013369 pci_disable_device(pdev);
13370 pci_set_drvdata(pdev, NULL);
13371}
13372
13373static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
13374{
13375 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013376 struct bnx2x *bp;
13377
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013378 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013379 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013380 return -ENODEV;
13381 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013382 bp = netdev_priv(dev);
13383
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013384 rtnl_lock();
13385
13386 pci_save_state(pdev);
13387
13388 if (!netif_running(dev)) {
13389 rtnl_unlock();
13390 return 0;
13391 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013392
13393 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013394
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013395 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013397 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080013398
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013399 rtnl_unlock();
13400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013401 return 0;
13402}
13403
13404static int bnx2x_resume(struct pci_dev *pdev)
13405{
13406 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080013407 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013408 int rc;
13409
Eliezer Tamir228241e2008-02-28 11:56:57 -080013410 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000013411 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080013412 return -ENODEV;
13413 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080013414 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013415
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013416 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13417 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13418 return -EAGAIN;
13419 }
13420
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013421 rtnl_lock();
13422
Eliezer Tamir228241e2008-02-28 11:56:57 -080013423 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013424
13425 if (!netif_running(dev)) {
13426 rtnl_unlock();
13427 return 0;
13428 }
13429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013430 bnx2x_set_power_state(bp, PCI_D0);
13431 netif_device_attach(dev);
13432
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070013433 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013434
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013435 rtnl_unlock();
13436
13437 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013438}
13439
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013440static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13441{
13442 int i;
13443
13444 bp->state = BNX2X_STATE_ERROR;
13445
13446 bp->rx_mode = BNX2X_RX_MODE_NONE;
13447
13448 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -070013449 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013450
13451 del_timer_sync(&bp->timer);
13452 bp->stats_state = STATS_STATE_DISABLED;
13453 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
13454
13455 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +000013456 bnx2x_free_irq(bp, false);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013457
13458 if (CHIP_IS_E1(bp)) {
13459 struct mac_configuration_cmd *config =
13460 bnx2x_sp(bp, mcast_config);
13461
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080013462 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013463 CAM_INVALIDATE(config->config_table[i]);
13464 }
13465
13466 /* Free SKBs, SGEs, TPA pool and driver internals */
13467 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013468 for_each_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013469 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000013470 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000013471 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013472 bnx2x_free_mem(bp);
13473
13474 bp->state = BNX2X_STATE_CLOSED;
13475
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013476 return 0;
13477}
13478
13479static void bnx2x_eeh_recover(struct bnx2x *bp)
13480{
13481 u32 val;
13482
13483 mutex_init(&bp->port.phy_mutex);
13484
13485 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
13486 bp->link_params.shmem_base = bp->common.shmem_base;
13487 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
13488
13489 if (!bp->common.shmem_base ||
13490 (bp->common.shmem_base < 0xA0000) ||
13491 (bp->common.shmem_base >= 0xC0000)) {
13492 BNX2X_DEV_INFO("MCP not active\n");
13493 bp->flags |= NO_MCP_FLAG;
13494 return;
13495 }
13496
13497 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
13498 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13499 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
13500 BNX2X_ERR("BAD MCP validity signature\n");
13501
13502 if (!BP_NOMCP(bp)) {
13503 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
13504 & DRV_MSG_SEQ_NUMBER_MASK);
13505 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
13506 }
13507}
13508
Wendy Xiong493adb12008-06-23 20:36:22 -070013509/**
13510 * bnx2x_io_error_detected - called when PCI error is detected
13511 * @pdev: Pointer to PCI device
13512 * @state: The current pci connection state
13513 *
13514 * This function is called after a PCI bus error affecting
13515 * this device has been detected.
13516 */
13517static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13518 pci_channel_state_t state)
13519{
13520 struct net_device *dev = pci_get_drvdata(pdev);
13521 struct bnx2x *bp = netdev_priv(dev);
13522
13523 rtnl_lock();
13524
13525 netif_device_detach(dev);
13526
Dean Nelson07ce50e42009-07-31 09:13:25 +000013527 if (state == pci_channel_io_perm_failure) {
13528 rtnl_unlock();
13529 return PCI_ERS_RESULT_DISCONNECT;
13530 }
13531
Wendy Xiong493adb12008-06-23 20:36:22 -070013532 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013533 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013534
13535 pci_disable_device(pdev);
13536
13537 rtnl_unlock();
13538
13539 /* Request a slot reset */
13540 return PCI_ERS_RESULT_NEED_RESET;
13541}
13542
13543/**
13544 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13545 * @pdev: Pointer to PCI device
13546 *
13547 * Restart the card from scratch, as if from a cold-boot.
13548 */
13549static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13550{
13551 struct net_device *dev = pci_get_drvdata(pdev);
13552 struct bnx2x *bp = netdev_priv(dev);
13553
13554 rtnl_lock();
13555
13556 if (pci_enable_device(pdev)) {
13557 dev_err(&pdev->dev,
13558 "Cannot re-enable PCI device after reset\n");
13559 rtnl_unlock();
13560 return PCI_ERS_RESULT_DISCONNECT;
13561 }
13562
13563 pci_set_master(pdev);
13564 pci_restore_state(pdev);
13565
13566 if (netif_running(dev))
13567 bnx2x_set_power_state(bp, PCI_D0);
13568
13569 rtnl_unlock();
13570
13571 return PCI_ERS_RESULT_RECOVERED;
13572}
13573
13574/**
13575 * bnx2x_io_resume - called when traffic can start flowing again
13576 * @pdev: Pointer to PCI device
13577 *
13578 * This callback is called when the error recovery driver tells us that
13579 * its OK to resume normal operation.
13580 */
13581static void bnx2x_io_resume(struct pci_dev *pdev)
13582{
13583 struct net_device *dev = pci_get_drvdata(pdev);
13584 struct bnx2x *bp = netdev_priv(dev);
13585
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013586 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
13587 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
13588 return;
13589 }
13590
Wendy Xiong493adb12008-06-23 20:36:22 -070013591 rtnl_lock();
13592
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013593 bnx2x_eeh_recover(bp);
13594
Wendy Xiong493adb12008-06-23 20:36:22 -070013595 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013596 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013597
13598 netif_device_attach(dev);
13599
13600 rtnl_unlock();
13601}
13602
13603static struct pci_error_handlers bnx2x_err_handler = {
13604 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013605 .slot_reset = bnx2x_io_slot_reset,
13606 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013607};
13608
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013609static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013610 .name = DRV_MODULE_NAME,
13611 .id_table = bnx2x_pci_tbl,
13612 .probe = bnx2x_init_one,
13613 .remove = __devexit_p(bnx2x_remove_one),
13614 .suspend = bnx2x_suspend,
13615 .resume = bnx2x_resume,
13616 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013617};
13618
13619static int __init bnx2x_init(void)
13620{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013621 int ret;
13622
Joe Perches7995c642010-02-17 15:01:52 +000013623 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013624
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013625 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13626 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013627 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013628 return -ENOMEM;
13629 }
13630
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013631 ret = pci_register_driver(&bnx2x_pci_driver);
13632 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013633 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013634 destroy_workqueue(bnx2x_wq);
13635 }
13636 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013637}
13638
13639static void __exit bnx2x_cleanup(void)
13640{
13641 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013642
13643 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013644}
13645
13646module_init(bnx2x_init);
13647module_exit(bnx2x_cleanup);
13648
Michael Chan993ac7b2009-10-10 13:46:56 +000013649#ifdef BCM_CNIC
13650
13651/* count denotes the number of new completions we have seen */
13652static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13653{
13654 struct eth_spe *spe;
13655
13656#ifdef BNX2X_STOP_ON_ERROR
13657 if (unlikely(bp->panic))
13658 return;
13659#endif
13660
13661 spin_lock_bh(&bp->spq_lock);
13662 bp->cnic_spq_pending -= count;
13663
13664 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
13665 bp->cnic_spq_pending++) {
13666
13667 if (!bp->cnic_kwq_pending)
13668 break;
13669
13670 spe = bnx2x_sp_get_next(bp);
13671 *spe = *bp->cnic_kwq_cons;
13672
13673 bp->cnic_kwq_pending--;
13674
13675 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
13676 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13677
13678 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13679 bp->cnic_kwq_cons = bp->cnic_kwq;
13680 else
13681 bp->cnic_kwq_cons++;
13682 }
13683 bnx2x_sp_prod_update(bp);
13684 spin_unlock_bh(&bp->spq_lock);
13685}
13686
13687static int bnx2x_cnic_sp_queue(struct net_device *dev,
13688 struct kwqe_16 *kwqes[], u32 count)
13689{
13690 struct bnx2x *bp = netdev_priv(dev);
13691 int i;
13692
13693#ifdef BNX2X_STOP_ON_ERROR
13694 if (unlikely(bp->panic))
13695 return -EIO;
13696#endif
13697
13698 spin_lock_bh(&bp->spq_lock);
13699
13700 for (i = 0; i < count; i++) {
13701 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13702
13703 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13704 break;
13705
13706 *bp->cnic_kwq_prod = *spe;
13707
13708 bp->cnic_kwq_pending++;
13709
13710 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
13711 spe->hdr.conn_and_cmd_data, spe->hdr.type,
13712 spe->data.mac_config_addr.hi,
13713 spe->data.mac_config_addr.lo,
13714 bp->cnic_kwq_pending);
13715
13716 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13717 bp->cnic_kwq_prod = bp->cnic_kwq;
13718 else
13719 bp->cnic_kwq_prod++;
13720 }
13721
13722 spin_unlock_bh(&bp->spq_lock);
13723
13724 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13725 bnx2x_cnic_sp_post(bp, 0);
13726
13727 return i;
13728}
13729
13730static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13731{
13732 struct cnic_ops *c_ops;
13733 int rc = 0;
13734
13735 mutex_lock(&bp->cnic_mutex);
13736 c_ops = bp->cnic_ops;
13737 if (c_ops)
13738 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13739 mutex_unlock(&bp->cnic_mutex);
13740
13741 return rc;
13742}
13743
13744static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13745{
13746 struct cnic_ops *c_ops;
13747 int rc = 0;
13748
13749 rcu_read_lock();
13750 c_ops = rcu_dereference(bp->cnic_ops);
13751 if (c_ops)
13752 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13753 rcu_read_unlock();
13754
13755 return rc;
13756}
13757
13758/*
13759 * for commands that have no data
13760 */
13761static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
13762{
13763 struct cnic_ctl_info ctl = {0};
13764
13765 ctl.cmd = cmd;
13766
13767 return bnx2x_cnic_ctl_send(bp, &ctl);
13768}
13769
13770static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
13771{
13772 struct cnic_ctl_info ctl;
13773
13774 /* first we tell CNIC and only then we count this as a completion */
13775 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13776 ctl.data.comp.cid = cid;
13777
13778 bnx2x_cnic_ctl_send_bh(bp, &ctl);
13779 bnx2x_cnic_sp_post(bp, 1);
13780}
13781
13782static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13783{
13784 struct bnx2x *bp = netdev_priv(dev);
13785 int rc = 0;
13786
13787 switch (ctl->cmd) {
13788 case DRV_CTL_CTXTBL_WR_CMD: {
13789 u32 index = ctl->data.io.offset;
13790 dma_addr_t addr = ctl->data.io.dma_addr;
13791
13792 bnx2x_ilt_wr(bp, index, addr);
13793 break;
13794 }
13795
13796 case DRV_CTL_COMPLETION_CMD: {
13797 int count = ctl->data.comp.comp_count;
13798
13799 bnx2x_cnic_sp_post(bp, count);
13800 break;
13801 }
13802
13803 /* rtnl_lock is held. */
13804 case DRV_CTL_START_L2_CMD: {
13805 u32 cli = ctl->data.ring.client_id;
13806
13807 bp->rx_mode_cl_mask |= (1 << cli);
13808 bnx2x_set_storm_rx_mode(bp);
13809 break;
13810 }
13811
13812 /* rtnl_lock is held. */
13813 case DRV_CTL_STOP_L2_CMD: {
13814 u32 cli = ctl->data.ring.client_id;
13815
13816 bp->rx_mode_cl_mask &= ~(1 << cli);
13817 bnx2x_set_storm_rx_mode(bp);
13818 break;
13819 }
13820
13821 default:
13822 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13823 rc = -EINVAL;
13824 }
13825
13826 return rc;
13827}
13828
13829static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
13830{
13831 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13832
13833 if (bp->flags & USING_MSIX_FLAG) {
13834 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13835 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13836 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13837 } else {
13838 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13839 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13840 }
13841 cp->irq_arr[0].status_blk = bp->cnic_sb;
13842 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
13843 cp->irq_arr[1].status_blk = bp->def_status_blk;
13844 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
13845
13846 cp->num_irq = 2;
13847}
13848
13849static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13850 void *data)
13851{
13852 struct bnx2x *bp = netdev_priv(dev);
13853 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13854
13855 if (ops == NULL)
13856 return -EINVAL;
13857
13858 if (atomic_read(&bp->intr_sem) != 0)
13859 return -EBUSY;
13860
13861 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13862 if (!bp->cnic_kwq)
13863 return -ENOMEM;
13864
13865 bp->cnic_kwq_cons = bp->cnic_kwq;
13866 bp->cnic_kwq_prod = bp->cnic_kwq;
13867 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13868
13869 bp->cnic_spq_pending = 0;
13870 bp->cnic_kwq_pending = 0;
13871
13872 bp->cnic_data = data;
13873
13874 cp->num_irq = 0;
13875 cp->drv_state = CNIC_DRV_STATE_REGD;
13876
13877 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
13878
13879 bnx2x_setup_cnic_irq_info(bp);
13880 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
13881 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
13882 rcu_assign_pointer(bp->cnic_ops, ops);
13883
13884 return 0;
13885}
13886
13887static int bnx2x_unregister_cnic(struct net_device *dev)
13888{
13889 struct bnx2x *bp = netdev_priv(dev);
13890 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13891
13892 mutex_lock(&bp->cnic_mutex);
13893 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
13894 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
13895 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
13896 }
13897 cp->drv_state = 0;
13898 rcu_assign_pointer(bp->cnic_ops, NULL);
13899 mutex_unlock(&bp->cnic_mutex);
13900 synchronize_rcu();
13901 kfree(bp->cnic_kwq);
13902 bp->cnic_kwq = NULL;
13903
13904 return 0;
13905}
13906
13907struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13908{
13909 struct bnx2x *bp = netdev_priv(dev);
13910 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13911
13912 cp->drv_owner = THIS_MODULE;
13913 cp->chip_id = CHIP_ID(bp);
13914 cp->pdev = bp->pdev;
13915 cp->io_base = bp->regview;
13916 cp->io_base2 = bp->doorbells;
13917 cp->max_kwqe_pending = 8;
13918 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
13919 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
13920 cp->ctx_tbl_len = CNIC_ILT_LINES;
13921 cp->starting_cid = BCM_CNIC_CID_START;
13922 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13923 cp->drv_ctl = bnx2x_drv_ctl;
13924 cp->drv_register_cnic = bnx2x_register_cnic;
13925 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
13926
13927 return cp;
13928}
13929EXPORT_SYMBOL(bnx2x_cnic_probe);
13930
13931#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013932