Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2000 Ani Joshi <ajoshi@unixbox.com> |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 7 | * Copyright (C) 2000, 2001, 06 Ralf Baechle <ralf@linux-mips.org> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * swiped from i386, and cloned for MIPS by Geert, polished by Ralf. |
| 9 | */ |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 10 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/types.h> |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 12 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/mm.h> |
| 14 | #include <linux/module.h> |
Jens Axboe | 4fcc47a | 2007-10-23 12:32:34 +0200 | [diff] [blame] | 15 | #include <linux/scatterlist.h> |
Ralf Baechle | 6e86b0b | 2007-10-29 19:35:33 +0000 | [diff] [blame] | 16 | #include <linux/string.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 17 | #include <linux/gfp.h> |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 18 | #include <linux/highmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | |
| 20 | #include <asm/cache.h> |
Ralf Baechle | 69f24d1 | 2013-09-17 10:25:47 +0200 | [diff] [blame] | 21 | #include <asm/cpu-type.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/io.h> |
| 23 | |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 24 | #include <dma-coherence.h> |
| 25 | |
Felix Fietkau | 885014b | 2013-09-27 14:41:44 +0200 | [diff] [blame] | 26 | #ifdef CONFIG_DMA_MAYBE_COHERENT |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 27 | int coherentio = 0; /* User defined DMA coherency from command line. */ |
| 28 | EXPORT_SYMBOL_GPL(coherentio); |
| 29 | int hw_coherentio = 0; /* Actual hardware supported DMA coherency setting. */ |
| 30 | |
| 31 | static int __init setcoherentio(char *str) |
| 32 | { |
| 33 | coherentio = 1; |
| 34 | pr_info("Hardware DMA cache coherency (command line)\n"); |
| 35 | return 0; |
| 36 | } |
| 37 | early_param("coherentio", setcoherentio); |
| 38 | |
| 39 | static int __init setnocoherentio(char *str) |
| 40 | { |
| 41 | coherentio = 0; |
| 42 | pr_info("Software DMA cache coherency (command line)\n"); |
| 43 | return 0; |
| 44 | } |
| 45 | early_param("nocoherentio", setnocoherentio); |
Felix Fietkau | 885014b | 2013-09-27 14:41:44 +0200 | [diff] [blame] | 46 | #endif |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 47 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 48 | static inline struct page *dma_addr_to_page(struct device *dev, |
Kevin Cernekee | 3807ef3f6 | 2009-04-23 17:25:12 -0700 | [diff] [blame] | 49 | dma_addr_t dma_addr) |
Franck Bui-Huu | c9d0696 | 2007-03-19 17:36:42 +0100 | [diff] [blame] | 50 | { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 51 | return pfn_to_page( |
| 52 | plat_dma_addr_to_phys(dev, dma_addr) >> PAGE_SHIFT); |
Franck Bui-Huu | c9d0696 | 2007-03-19 17:36:42 +0100 | [diff] [blame] | 53 | } |
| 54 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | /* |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 56 | * The affected CPUs below in 'cpu_needs_post_dma_flush()' can |
| 57 | * speculatively fill random cachelines with stale data at any time, |
| 58 | * requiring an extra flush post-DMA. |
| 59 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | * Warning on the terminology - Linux calls an uncached area coherent; |
| 61 | * MIPS terminology calls memory areas with hardware maintained coherency |
| 62 | * coherent. |
| 63 | */ |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 64 | static inline int cpu_needs_post_dma_flush(struct device *dev) |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 65 | { |
| 66 | return !plat_device_is_coherent(dev) && |
Jerin Jacob | d451e73 | 2013-09-03 17:31:54 +0530 | [diff] [blame] | 67 | (boot_cpu_type() == CPU_R10000 || |
Ralf Baechle | eb37e6d | 2013-09-06 19:08:25 +0200 | [diff] [blame] | 68 | boot_cpu_type() == CPU_R12000 || |
| 69 | boot_cpu_type() == CPU_BMIPS5000); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 70 | } |
| 71 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 72 | static gfp_t massage_gfp_flags(const struct device *dev, gfp_t gfp) |
| 73 | { |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 74 | gfp_t dma_flag; |
| 75 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 76 | /* ignore region specifiers */ |
| 77 | gfp &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM); |
| 78 | |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 79 | #ifdef CONFIG_ISA |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 80 | if (dev == NULL) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 81 | dma_flag = __GFP_DMA; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 82 | else |
| 83 | #endif |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 84 | #if defined(CONFIG_ZONE_DMA32) && defined(CONFIG_ZONE_DMA) |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 85 | if (dev->coherent_dma_mask < DMA_BIT_MASK(32)) |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 86 | dma_flag = __GFP_DMA; |
| 87 | else if (dev->coherent_dma_mask < DMA_BIT_MASK(64)) |
| 88 | dma_flag = __GFP_DMA32; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 89 | else |
| 90 | #endif |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 91 | #if defined(CONFIG_ZONE_DMA32) && !defined(CONFIG_ZONE_DMA) |
| 92 | if (dev->coherent_dma_mask < DMA_BIT_MASK(64)) |
| 93 | dma_flag = __GFP_DMA32; |
| 94 | else |
| 95 | #endif |
| 96 | #if defined(CONFIG_ZONE_DMA) && !defined(CONFIG_ZONE_DMA32) |
| 97 | if (dev->coherent_dma_mask < DMA_BIT_MASK(64)) |
| 98 | dma_flag = __GFP_DMA; |
| 99 | else |
| 100 | #endif |
| 101 | dma_flag = 0; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 102 | |
| 103 | /* Don't invoke OOM killer */ |
| 104 | gfp |= __GFP_NORETRY; |
| 105 | |
Ralf Baechle | a2e715a | 2010-09-02 23:22:23 +0200 | [diff] [blame] | 106 | return gfp | dma_flag; |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | void *dma_alloc_noncoherent(struct device *dev, size_t size, |
Al Viro | 185a8ff | 2005-10-21 03:21:23 -0400 | [diff] [blame] | 110 | dma_addr_t * dma_handle, gfp_t gfp) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | { |
| 112 | void *ret; |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 113 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 114 | gfp = massage_gfp_flags(dev, gfp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | ret = (void *) __get_free_pages(gfp, get_order(size)); |
| 117 | |
| 118 | if (ret != NULL) { |
| 119 | memset(ret, 0, size); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 120 | *dma_handle = plat_map_dma_mem(dev, ret, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | return ret; |
| 124 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | EXPORT_SYMBOL(dma_alloc_noncoherent); |
| 126 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 127 | static void *mips_dma_alloc_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | e8d51e5 | 2012-03-27 14:32:21 +0200 | [diff] [blame] | 128 | dma_addr_t * dma_handle, gfp_t gfp, struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | { |
| 130 | void *ret; |
| 131 | |
Yoichi Yuasa | f8ac042 | 2009-06-04 00:16:04 +0900 | [diff] [blame] | 132 | if (dma_alloc_from_coherent(dev, size, dma_handle, &ret)) |
| 133 | return ret; |
| 134 | |
Ralf Baechle | cce335a | 2007-11-03 02:05:43 +0000 | [diff] [blame] | 135 | gfp = massage_gfp_flags(dev, gfp); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 136 | |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 137 | ret = (void *) __get_free_pages(gfp, get_order(size)); |
| 138 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | if (ret) { |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 140 | memset(ret, 0, size); |
| 141 | *dma_handle = plat_map_dma_mem(dev, ret, size); |
| 142 | |
| 143 | if (!plat_device_is_coherent(dev)) { |
| 144 | dma_cache_wback_inv((unsigned long) ret, size); |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 145 | if (!hw_coherentio) |
| 146 | ret = UNCAC_ADDR(ret); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 147 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | return ret; |
| 151 | } |
| 152 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | |
| 154 | void dma_free_noncoherent(struct device *dev, size_t size, void *vaddr, |
| 155 | dma_addr_t dma_handle) |
| 156 | { |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 157 | plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | free_pages((unsigned long) vaddr, get_order(size)); |
| 159 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | EXPORT_SYMBOL(dma_free_noncoherent); |
| 161 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 162 | static void mips_dma_free_coherent(struct device *dev, size_t size, void *vaddr, |
Andrzej Pietrasiewicz | e8d51e5 | 2012-03-27 14:32:21 +0200 | [diff] [blame] | 163 | dma_addr_t dma_handle, struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | { |
| 165 | unsigned long addr = (unsigned long) vaddr; |
Yoichi Yuasa | f8ac042 | 2009-06-04 00:16:04 +0900 | [diff] [blame] | 166 | int order = get_order(size); |
| 167 | |
| 168 | if (dma_release_from_coherent(dev, order, vaddr)) |
| 169 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 171 | plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL); |
David Daney | 11531ac | 2008-12-10 18:14:45 -0800 | [diff] [blame] | 172 | |
Steven J. Hill | b6d92b4 | 2013-03-25 13:47:29 -0500 | [diff] [blame] | 173 | if (!plat_device_is_coherent(dev) && !hw_coherentio) |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 174 | addr = CAC_ADDR(addr); |
| 175 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | free_pages(addr, get_order(size)); |
| 177 | } |
| 178 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 179 | static inline void __dma_sync_virtual(void *addr, size_t size, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | enum dma_data_direction direction) |
| 181 | { |
| 182 | switch (direction) { |
| 183 | case DMA_TO_DEVICE: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 184 | dma_cache_wback((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | break; |
| 186 | |
| 187 | case DMA_FROM_DEVICE: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 188 | dma_cache_inv((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | break; |
| 190 | |
| 191 | case DMA_BIDIRECTIONAL: |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 192 | dma_cache_wback_inv((unsigned long)addr, size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | break; |
| 194 | |
| 195 | default: |
| 196 | BUG(); |
| 197 | } |
| 198 | } |
| 199 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 200 | /* |
| 201 | * A single sg entry may refer to multiple physically contiguous |
| 202 | * pages. But we still need to process highmem pages individually. |
| 203 | * If highmem is not configured then the bulk of this loop gets |
| 204 | * optimized out. |
| 205 | */ |
| 206 | static inline void __dma_sync(struct page *page, |
| 207 | unsigned long offset, size_t size, enum dma_data_direction direction) |
| 208 | { |
| 209 | size_t left = size; |
| 210 | |
| 211 | do { |
| 212 | size_t len = left; |
| 213 | |
| 214 | if (PageHighMem(page)) { |
| 215 | void *addr; |
| 216 | |
| 217 | if (offset + len > PAGE_SIZE) { |
| 218 | if (offset >= PAGE_SIZE) { |
| 219 | page += offset >> PAGE_SHIFT; |
| 220 | offset &= ~PAGE_MASK; |
| 221 | } |
| 222 | len = PAGE_SIZE - offset; |
| 223 | } |
| 224 | |
| 225 | addr = kmap_atomic(page); |
| 226 | __dma_sync_virtual(addr + offset, len, direction); |
| 227 | kunmap_atomic(addr); |
| 228 | } else |
| 229 | __dma_sync_virtual(page_address(page) + offset, |
| 230 | size, direction); |
| 231 | offset = 0; |
| 232 | page++; |
| 233 | left -= len; |
| 234 | } while (left); |
| 235 | } |
| 236 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 237 | static void mips_dma_unmap_page(struct device *dev, dma_addr_t dma_addr, |
| 238 | size_t size, enum dma_data_direction direction, struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | { |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 240 | if (cpu_needs_post_dma_flush(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 241 | __dma_sync(dma_addr_to_page(dev, dma_addr), |
| 242 | dma_addr & ~PAGE_MASK, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 244 | plat_unmap_dma_mem(dev, dma_addr, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | } |
| 246 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 247 | static int mips_dma_map_sg(struct device *dev, struct scatterlist *sg, |
| 248 | int nents, enum dma_data_direction direction, struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | { |
| 250 | int i; |
| 251 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | for (i = 0; i < nents; i++, sg++) { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 253 | if (!plat_device_is_coherent(dev)) |
| 254 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 255 | direction); |
Jayachandran C | 4954a9a | 2013-06-10 06:28:08 +0000 | [diff] [blame] | 256 | #ifdef CONFIG_NEED_SG_DMA_LENGTH |
| 257 | sg->dma_length = sg->length; |
| 258 | #endif |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 259 | sg->dma_address = plat_map_dma_mem_page(dev, sg_page(sg)) + |
| 260 | sg->offset; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | } |
| 262 | |
| 263 | return nents; |
| 264 | } |
| 265 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 266 | static dma_addr_t mips_dma_map_page(struct device *dev, struct page *page, |
| 267 | unsigned long offset, size_t size, enum dma_data_direction direction, |
| 268 | struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | { |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 270 | if (!plat_device_is_coherent(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 271 | __dma_sync(page, offset, size, direction); |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 272 | |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 273 | return plat_map_dma_mem_page(dev, page) + offset; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | } |
| 275 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 276 | static void mips_dma_unmap_sg(struct device *dev, struct scatterlist *sg, |
| 277 | int nhwentries, enum dma_data_direction direction, |
| 278 | struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | int i; |
| 281 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | for (i = 0; i < nhwentries; i++, sg++) { |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 283 | if (!plat_device_is_coherent(dev) && |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 284 | direction != DMA_TO_DEVICE) |
| 285 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 286 | direction); |
Kevin Cernekee | d3f634b | 2009-04-23 17:03:43 -0700 | [diff] [blame] | 287 | plat_unmap_dma_mem(dev, sg->dma_address, sg->length, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | } |
| 289 | } |
| 290 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 291 | static void mips_dma_sync_single_for_cpu(struct device *dev, |
| 292 | dma_addr_t dma_handle, size_t size, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | { |
Jim Quinlan | f86f55d | 2013-08-27 16:57:51 -0400 | [diff] [blame] | 294 | if (cpu_needs_post_dma_flush(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 295 | __dma_sync(dma_addr_to_page(dev, dma_handle), |
| 296 | dma_handle & ~PAGE_MASK, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | } |
| 298 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 299 | static void mips_dma_sync_single_for_device(struct device *dev, |
| 300 | dma_addr_t dma_handle, size_t size, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | { |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 302 | if (!plat_device_is_coherent(dev)) |
| 303 | __dma_sync(dma_addr_to_page(dev, dma_handle), |
| 304 | dma_handle & ~PAGE_MASK, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | } |
| 306 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 307 | static void mips_dma_sync_sg_for_cpu(struct device *dev, |
| 308 | struct scatterlist *sg, int nelems, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | { |
| 310 | int i; |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 311 | |
Jayachandran C | 55c25c2 | 2013-09-25 18:31:05 +0530 | [diff] [blame] | 312 | if (cpu_needs_post_dma_flush(dev)) |
| 313 | for (i = 0; i < nelems; i++, sg++) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 314 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 315 | direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | } |
| 317 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 318 | static void mips_dma_sync_sg_for_device(struct device *dev, |
| 319 | struct scatterlist *sg, int nelems, enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | { |
| 321 | int i; |
| 322 | |
Jayachandran C | 55c25c2 | 2013-09-25 18:31:05 +0530 | [diff] [blame] | 323 | if (!plat_device_is_coherent(dev)) |
| 324 | for (i = 0; i < nelems; i++, sg++) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 325 | __dma_sync(sg_page(sg), sg->offset, sg->length, |
| 326 | direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | } |
| 328 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 329 | int mips_dma_mapping_error(struct device *dev, dma_addr_t dma_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | { |
Felix Fietkau | 4e7f726 | 2013-08-15 11:28:30 +0200 | [diff] [blame] | 331 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | } |
| 333 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 334 | int mips_dma_supported(struct device *dev, u64 mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | { |
David Daney | 843aef4 | 2008-12-11 15:33:36 -0800 | [diff] [blame] | 336 | return plat_dma_supported(dev, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | } |
| 338 | |
Ralf Baechle | a3aad4a | 2010-12-09 19:14:09 +0000 | [diff] [blame] | 339 | void dma_cache_sync(struct device *dev, void *vaddr, size_t size, |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 340 | enum dma_data_direction direction) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | { |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 342 | BUG_ON(direction == DMA_NONE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | |
Ralf Baechle | 9a88cbb | 2006-11-16 02:56:12 +0000 | [diff] [blame] | 344 | if (!plat_device_is_coherent(dev)) |
Dezhong Diao | e36863a | 2010-10-13 16:57:35 -0700 | [diff] [blame] | 345 | __dma_sync_virtual(vaddr, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | } |
| 347 | |
Ralf Baechle | a3aad4a | 2010-12-09 19:14:09 +0000 | [diff] [blame] | 348 | EXPORT_SYMBOL(dma_cache_sync); |
| 349 | |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 350 | static struct dma_map_ops mips_default_dma_map_ops = { |
Andrzej Pietrasiewicz | e8d51e5 | 2012-03-27 14:32:21 +0200 | [diff] [blame] | 351 | .alloc = mips_dma_alloc_coherent, |
| 352 | .free = mips_dma_free_coherent, |
David Daney | 48e1fd5 | 2010-10-01 13:27:32 -0700 | [diff] [blame] | 353 | .map_page = mips_dma_map_page, |
| 354 | .unmap_page = mips_dma_unmap_page, |
| 355 | .map_sg = mips_dma_map_sg, |
| 356 | .unmap_sg = mips_dma_unmap_sg, |
| 357 | .sync_single_for_cpu = mips_dma_sync_single_for_cpu, |
| 358 | .sync_single_for_device = mips_dma_sync_single_for_device, |
| 359 | .sync_sg_for_cpu = mips_dma_sync_sg_for_cpu, |
| 360 | .sync_sg_for_device = mips_dma_sync_sg_for_device, |
| 361 | .mapping_error = mips_dma_mapping_error, |
| 362 | .dma_supported = mips_dma_supported |
| 363 | }; |
| 364 | |
| 365 | struct dma_map_ops *mips_dma_map_ops = &mips_default_dma_map_ops; |
| 366 | EXPORT_SYMBOL(mips_dma_map_ops); |
| 367 | |
| 368 | #define PREALLOC_DMA_DEBUG_ENTRIES (1 << 16) |
| 369 | |
| 370 | static int __init mips_dma_init(void) |
| 371 | { |
| 372 | dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES); |
| 373 | |
| 374 | return 0; |
| 375 | } |
| 376 | fs_initcall(mips_dma_init); |