blob: a2138686c6055d3d18d9294a14d2468b638cd9c3 [file] [log] [blame]
David Daneyd6aa60a2009-10-14 12:04:41 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
David Daneyeeae05a2012-08-21 11:45:06 -07006 * Copyright (C) 2009-2012 Cavium, Inc
David Daneyd6aa60a2009-10-14 12:04:41 -07007 */
8
David Daneyd6aa60a2009-10-14 12:04:41 -07009#include <linux/platform_device.h>
David Daney368bec02012-07-05 18:12:39 +020010#include <linux/dma-mapping.h>
David Daneyd6aa60a2009-10-14 12:04:41 -070011#include <linux/etherdevice.h>
David Daney368bec02012-07-05 18:12:39 +020012#include <linux/capability.h>
Chad Reese3d305852012-08-21 11:45:07 -070013#include <linux/net_tstamp.h>
David Daney368bec02012-07-05 18:12:39 +020014#include <linux/interrupt.h>
15#include <linux/netdevice.h>
16#include <linux/spinlock.h>
David Daneyd6aa60a2009-10-14 12:04:41 -070017#include <linux/if_vlan.h>
David Daney368bec02012-07-05 18:12:39 +020018#include <linux/of_mdio.h>
19#include <linux/module.h>
20#include <linux/of_net.h>
21#include <linux/init.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
David Daneyd6aa60a2009-10-14 12:04:41 -070023#include <linux/phy.h>
David Daney368bec02012-07-05 18:12:39 +020024#include <linux/io.h>
David Daneyd6aa60a2009-10-14 12:04:41 -070025
26#include <asm/octeon/octeon.h>
27#include <asm/octeon/cvmx-mixx-defs.h>
28#include <asm/octeon/cvmx-agl-defs.h>
29
30#define DRV_NAME "octeon_mgmt"
31#define DRV_VERSION "2.0"
32#define DRV_DESCRIPTION \
33 "Cavium Networks Octeon MII (management) port Network Driver"
34
35#define OCTEON_MGMT_NAPI_WEIGHT 16
36
David Daneya0ce9b12012-08-21 11:45:12 -070037/* Ring sizes that are powers of two allow for more efficient modulo
David Daneyd6aa60a2009-10-14 12:04:41 -070038 * opertions.
39 */
40#define OCTEON_MGMT_RX_RING_SIZE 512
41#define OCTEON_MGMT_TX_RING_SIZE 128
42
43/* Allow 8 bytes for vlan and FCS. */
44#define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
45
46union mgmt_port_ring_entry {
47 u64 d64;
48 struct {
David Daneyd6aa60a2009-10-14 12:04:41 -070049#define RING_ENTRY_CODE_DONE 0xf
50#define RING_ENTRY_CODE_MORE 0x10
David Daney3ac19c92013-06-19 17:40:20 -070051#ifdef __BIG_ENDIAN_BITFIELD
52 u64 reserved_62_63:2;
53 /* Length of the buffer/packet in bytes */
54 u64 len:14;
55 /* For TX, signals that the packet should be timestamped */
56 u64 tstamp:1;
57 /* The RX error code */
58 u64 code:7;
David Daneyd6aa60a2009-10-14 12:04:41 -070059 /* Physical address of the buffer */
David Daney3ac19c92013-06-19 17:40:20 -070060 u64 addr:40;
61#else
62 u64 addr:40;
63 u64 code:7;
64 u64 tstamp:1;
65 u64 len:14;
66 u64 reserved_62_63:2;
67#endif
David Daneyd6aa60a2009-10-14 12:04:41 -070068 } s;
69};
70
David Daney368bec02012-07-05 18:12:39 +020071#define MIX_ORING1 0x0
72#define MIX_ORING2 0x8
73#define MIX_IRING1 0x10
74#define MIX_IRING2 0x18
75#define MIX_CTL 0x20
76#define MIX_IRHWM 0x28
77#define MIX_IRCNT 0x30
78#define MIX_ORHWM 0x38
79#define MIX_ORCNT 0x40
80#define MIX_ISR 0x48
81#define MIX_INTENA 0x50
82#define MIX_REMCNT 0x58
83#define MIX_BIST 0x78
84
85#define AGL_GMX_PRT_CFG 0x10
86#define AGL_GMX_RX_FRM_CTL 0x18
87#define AGL_GMX_RX_FRM_MAX 0x30
88#define AGL_GMX_RX_JABBER 0x38
89#define AGL_GMX_RX_STATS_CTL 0x50
90
91#define AGL_GMX_RX_STATS_PKTS_DRP 0xb0
92#define AGL_GMX_RX_STATS_OCTS_DRP 0xb8
93#define AGL_GMX_RX_STATS_PKTS_BAD 0xc0
94
95#define AGL_GMX_RX_ADR_CTL 0x100
96#define AGL_GMX_RX_ADR_CAM_EN 0x108
97#define AGL_GMX_RX_ADR_CAM0 0x180
98#define AGL_GMX_RX_ADR_CAM1 0x188
99#define AGL_GMX_RX_ADR_CAM2 0x190
100#define AGL_GMX_RX_ADR_CAM3 0x198
101#define AGL_GMX_RX_ADR_CAM4 0x1a0
102#define AGL_GMX_RX_ADR_CAM5 0x1a8
103
David Daneyeeae05a2012-08-21 11:45:06 -0700104#define AGL_GMX_TX_CLK 0x208
David Daney368bec02012-07-05 18:12:39 +0200105#define AGL_GMX_TX_STATS_CTL 0x268
106#define AGL_GMX_TX_CTL 0x270
107#define AGL_GMX_TX_STAT0 0x280
108#define AGL_GMX_TX_STAT1 0x288
109#define AGL_GMX_TX_STAT2 0x290
110#define AGL_GMX_TX_STAT3 0x298
111#define AGL_GMX_TX_STAT4 0x2a0
112#define AGL_GMX_TX_STAT5 0x2a8
113#define AGL_GMX_TX_STAT6 0x2b0
114#define AGL_GMX_TX_STAT7 0x2b8
115#define AGL_GMX_TX_STAT8 0x2c0
116#define AGL_GMX_TX_STAT9 0x2c8
117
David Daneyd6aa60a2009-10-14 12:04:41 -0700118struct octeon_mgmt {
119 struct net_device *netdev;
David Daney368bec02012-07-05 18:12:39 +0200120 u64 mix;
121 u64 agl;
David Daneyeeae05a2012-08-21 11:45:06 -0700122 u64 agl_prt_ctl;
David Daneyd6aa60a2009-10-14 12:04:41 -0700123 int port;
124 int irq;
Chad Reese3d305852012-08-21 11:45:07 -0700125 bool has_rx_tstamp;
David Daneyd6aa60a2009-10-14 12:04:41 -0700126 u64 *tx_ring;
127 dma_addr_t tx_ring_handle;
128 unsigned int tx_next;
129 unsigned int tx_next_clean;
130 unsigned int tx_current_fill;
131 /* The tx_list lock also protects the ring related variables */
132 struct sk_buff_head tx_list;
133
134 /* RX variables only touched in napi_poll. No locking necessary. */
135 u64 *rx_ring;
136 dma_addr_t rx_ring_handle;
137 unsigned int rx_next;
138 unsigned int rx_next_fill;
139 unsigned int rx_current_fill;
140 struct sk_buff_head rx_list;
141
142 spinlock_t lock;
143 unsigned int last_duplex;
144 unsigned int last_link;
David Daneyeeae05a2012-08-21 11:45:06 -0700145 unsigned int last_speed;
David Daneyd6aa60a2009-10-14 12:04:41 -0700146 struct device *dev;
147 struct napi_struct napi;
148 struct tasklet_struct tx_clean_tasklet;
David Daney368bec02012-07-05 18:12:39 +0200149 struct device_node *phy_np;
150 resource_size_t mix_phys;
151 resource_size_t mix_size;
152 resource_size_t agl_phys;
153 resource_size_t agl_size;
David Daneyeeae05a2012-08-21 11:45:06 -0700154 resource_size_t agl_prt_ctl_phys;
155 resource_size_t agl_prt_ctl_size;
David Daneyd6aa60a2009-10-14 12:04:41 -0700156};
157
158static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
159{
David Daneyd6aa60a2009-10-14 12:04:41 -0700160 union cvmx_mixx_intena mix_intena;
161 unsigned long flags;
162
163 spin_lock_irqsave(&p->lock, flags);
David Daney368bec02012-07-05 18:12:39 +0200164 mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
David Daneyd6aa60a2009-10-14 12:04:41 -0700165 mix_intena.s.ithena = enable ? 1 : 0;
David Daney368bec02012-07-05 18:12:39 +0200166 cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700167 spin_unlock_irqrestore(&p->lock, flags);
168}
169
170static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
171{
David Daneyd6aa60a2009-10-14 12:04:41 -0700172 union cvmx_mixx_intena mix_intena;
173 unsigned long flags;
174
175 spin_lock_irqsave(&p->lock, flags);
David Daney368bec02012-07-05 18:12:39 +0200176 mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
David Daneyd6aa60a2009-10-14 12:04:41 -0700177 mix_intena.s.othena = enable ? 1 : 0;
David Daney368bec02012-07-05 18:12:39 +0200178 cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700179 spin_unlock_irqrestore(&p->lock, flags);
180}
181
David Daneye96f7512012-08-21 11:45:11 -0700182static void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
David Daneyd6aa60a2009-10-14 12:04:41 -0700183{
184 octeon_mgmt_set_rx_irq(p, 1);
185}
186
David Daneye96f7512012-08-21 11:45:11 -0700187static void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
David Daneyd6aa60a2009-10-14 12:04:41 -0700188{
189 octeon_mgmt_set_rx_irq(p, 0);
190}
191
David Daneye96f7512012-08-21 11:45:11 -0700192static void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
David Daneyd6aa60a2009-10-14 12:04:41 -0700193{
194 octeon_mgmt_set_tx_irq(p, 1);
195}
196
David Daneye96f7512012-08-21 11:45:11 -0700197static void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
David Daneyd6aa60a2009-10-14 12:04:41 -0700198{
199 octeon_mgmt_set_tx_irq(p, 0);
200}
201
202static unsigned int ring_max_fill(unsigned int ring_size)
203{
204 return ring_size - 8;
205}
206
207static unsigned int ring_size_to_bytes(unsigned int ring_size)
208{
209 return ring_size * sizeof(union mgmt_port_ring_entry);
210}
211
212static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
213{
214 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700215
216 while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
217 unsigned int size;
218 union mgmt_port_ring_entry re;
219 struct sk_buff *skb;
220
221 /* CN56XX pass 1 needs 8 bytes of padding. */
222 size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
223
224 skb = netdev_alloc_skb(netdev, size);
225 if (!skb)
226 break;
227 skb_reserve(skb, NET_IP_ALIGN);
228 __skb_queue_tail(&p->rx_list, skb);
229
230 re.d64 = 0;
231 re.s.len = size;
232 re.s.addr = dma_map_single(p->dev, skb->data,
233 size,
234 DMA_FROM_DEVICE);
235
236 /* Put it in the ring. */
237 p->rx_ring[p->rx_next_fill] = re.d64;
238 dma_sync_single_for_device(p->dev, p->rx_ring_handle,
239 ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
240 DMA_BIDIRECTIONAL);
241 p->rx_next_fill =
242 (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
243 p->rx_current_fill++;
244 /* Ring the bell. */
David Daney368bec02012-07-05 18:12:39 +0200245 cvmx_write_csr(p->mix + MIX_IRING2, 1);
David Daneyd6aa60a2009-10-14 12:04:41 -0700246 }
247}
248
249static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
250{
David Daneyd6aa60a2009-10-14 12:04:41 -0700251 union cvmx_mixx_orcnt mix_orcnt;
252 union mgmt_port_ring_entry re;
253 struct sk_buff *skb;
254 int cleaned = 0;
255 unsigned long flags;
256
David Daney368bec02012-07-05 18:12:39 +0200257 mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
David Daneyd6aa60a2009-10-14 12:04:41 -0700258 while (mix_orcnt.s.orcnt) {
David Daney4d30b802010-05-05 13:03:09 +0000259 spin_lock_irqsave(&p->tx_list.lock, flags);
260
David Daney368bec02012-07-05 18:12:39 +0200261 mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
David Daney4d30b802010-05-05 13:03:09 +0000262
263 if (mix_orcnt.s.orcnt == 0) {
264 spin_unlock_irqrestore(&p->tx_list.lock, flags);
265 break;
266 }
267
David Daneyd6aa60a2009-10-14 12:04:41 -0700268 dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
269 ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
270 DMA_BIDIRECTIONAL);
271
David Daneyd6aa60a2009-10-14 12:04:41 -0700272 re.d64 = p->tx_ring[p->tx_next_clean];
273 p->tx_next_clean =
274 (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
275 skb = __skb_dequeue(&p->tx_list);
276
277 mix_orcnt.u64 = 0;
278 mix_orcnt.s.orcnt = 1;
279
280 /* Acknowledge to hardware that we have the buffer. */
David Daney368bec02012-07-05 18:12:39 +0200281 cvmx_write_csr(p->mix + MIX_ORCNT, mix_orcnt.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700282 p->tx_current_fill--;
283
284 spin_unlock_irqrestore(&p->tx_list.lock, flags);
285
286 dma_unmap_single(p->dev, re.s.addr, re.s.len,
287 DMA_TO_DEVICE);
Chad Reese3d305852012-08-21 11:45:07 -0700288
289 /* Read the hardware TX timestamp if one was recorded */
290 if (unlikely(re.s.tstamp)) {
291 struct skb_shared_hwtstamps ts;
Aaro Koskinen208f7ca2014-09-08 18:01:53 +0300292 u64 ns;
293
Willem de Bruijnc6d5fef2014-07-25 18:01:29 -0400294 memset(&ts, 0, sizeof(ts));
Chad Reese3d305852012-08-21 11:45:07 -0700295 /* Read the timestamp */
Aaro Koskinen208f7ca2014-09-08 18:01:53 +0300296 ns = cvmx_read_csr(CVMX_MIXX_TSTAMP(p->port));
Chad Reese3d305852012-08-21 11:45:07 -0700297 /* Remove the timestamp from the FIFO */
298 cvmx_write_csr(CVMX_MIXX_TSCTL(p->port), 0);
299 /* Tell the kernel about the timestamp */
Chad Reese3d305852012-08-21 11:45:07 -0700300 ts.hwtstamp = ns_to_ktime(ns);
301 skb_tstamp_tx(skb, &ts);
302 }
303
David Daneyd6aa60a2009-10-14 12:04:41 -0700304 dev_kfree_skb_any(skb);
305 cleaned++;
306
David Daney368bec02012-07-05 18:12:39 +0200307 mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
David Daneyd6aa60a2009-10-14 12:04:41 -0700308 }
309
310 if (cleaned && netif_queue_stopped(p->netdev))
311 netif_wake_queue(p->netdev);
312}
313
314static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
315{
316 struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
317 octeon_mgmt_clean_tx_buffers(p);
318 octeon_mgmt_enable_tx_irq(p);
319}
320
321static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
322{
323 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700324 unsigned long flags;
325 u64 drop, bad;
326
327 /* These reads also clear the count registers. */
David Daney368bec02012-07-05 18:12:39 +0200328 drop = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP);
329 bad = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD);
David Daneyd6aa60a2009-10-14 12:04:41 -0700330
331 if (drop || bad) {
332 /* Do an atomic update. */
333 spin_lock_irqsave(&p->lock, flags);
334 netdev->stats.rx_errors += bad;
335 netdev->stats.rx_dropped += drop;
336 spin_unlock_irqrestore(&p->lock, flags);
337 }
338}
339
340static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
341{
342 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700343 unsigned long flags;
344
345 union cvmx_agl_gmx_txx_stat0 s0;
346 union cvmx_agl_gmx_txx_stat1 s1;
347
348 /* These reads also clear the count registers. */
David Daney368bec02012-07-05 18:12:39 +0200349 s0.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT0);
350 s1.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT1);
David Daneyd6aa60a2009-10-14 12:04:41 -0700351
352 if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
353 /* Do an atomic update. */
354 spin_lock_irqsave(&p->lock, flags);
355 netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
356 netdev->stats.collisions += s1.s.scol + s1.s.mcol;
357 spin_unlock_irqrestore(&p->lock, flags);
358 }
359}
360
361/*
362 * Dequeue a receive skb and its corresponding ring entry. The ring
363 * entry is returned, *pskb is updated to point to the skb.
364 */
365static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
366 struct sk_buff **pskb)
367{
368 union mgmt_port_ring_entry re;
369
370 dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
371 ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
372 DMA_BIDIRECTIONAL);
373
374 re.d64 = p->rx_ring[p->rx_next];
375 p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
376 p->rx_current_fill--;
377 *pskb = __skb_dequeue(&p->rx_list);
378
379 dma_unmap_single(p->dev, re.s.addr,
380 ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
381 DMA_FROM_DEVICE);
382
383 return re.d64;
384}
385
386
387static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
388{
David Daneyd6aa60a2009-10-14 12:04:41 -0700389 struct net_device *netdev = p->netdev;
390 union cvmx_mixx_ircnt mix_ircnt;
391 union mgmt_port_ring_entry re;
392 struct sk_buff *skb;
393 struct sk_buff *skb2;
394 struct sk_buff *skb_new;
395 union mgmt_port_ring_entry re2;
396 int rc = 1;
397
398
399 re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
400 if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
401 /* A good packet, send it up. */
402 skb_put(skb, re.s.len);
403good:
Chad Reese3d305852012-08-21 11:45:07 -0700404 /* Process the RX timestamp if it was recorded */
405 if (p->has_rx_tstamp) {
406 /* The first 8 bytes are the timestamp */
407 u64 ns = *(u64 *)skb->data;
408 struct skb_shared_hwtstamps *ts;
409 ts = skb_hwtstamps(skb);
410 ts->hwtstamp = ns_to_ktime(ns);
Chad Reese3d305852012-08-21 11:45:07 -0700411 __skb_pull(skb, 8);
412 }
David Daneyd6aa60a2009-10-14 12:04:41 -0700413 skb->protocol = eth_type_trans(skb, netdev);
414 netdev->stats.rx_packets++;
415 netdev->stats.rx_bytes += skb->len;
David Daneyd6aa60a2009-10-14 12:04:41 -0700416 netif_receive_skb(skb);
417 rc = 0;
418 } else if (re.s.code == RING_ENTRY_CODE_MORE) {
David Daneya0ce9b12012-08-21 11:45:12 -0700419 /* Packet split across skbs. This can happen if we
David Daneyd6aa60a2009-10-14 12:04:41 -0700420 * increase the MTU. Buffers that are already in the
421 * rx ring can then end up being too small. As the rx
422 * ring is refilled, buffers sized for the new MTU
423 * will be used and we should go back to the normal
424 * non-split case.
425 */
426 skb_put(skb, re.s.len);
427 do {
428 re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
429 if (re2.s.code != RING_ENTRY_CODE_MORE
430 && re2.s.code != RING_ENTRY_CODE_DONE)
431 goto split_error;
432 skb_put(skb2, re2.s.len);
433 skb_new = skb_copy_expand(skb, 0, skb2->len,
434 GFP_ATOMIC);
435 if (!skb_new)
436 goto split_error;
437 if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
438 skb2->len))
439 goto split_error;
440 skb_put(skb_new, skb2->len);
441 dev_kfree_skb_any(skb);
442 dev_kfree_skb_any(skb2);
443 skb = skb_new;
444 } while (re2.s.code == RING_ENTRY_CODE_MORE);
445 goto good;
446 } else {
447 /* Some other error, discard it. */
448 dev_kfree_skb_any(skb);
David Daneya0ce9b12012-08-21 11:45:12 -0700449 /* Error statistics are accumulated in
David Daneyd6aa60a2009-10-14 12:04:41 -0700450 * octeon_mgmt_update_rx_stats.
451 */
452 }
453 goto done;
454split_error:
455 /* Discard the whole mess. */
456 dev_kfree_skb_any(skb);
457 dev_kfree_skb_any(skb2);
458 while (re2.s.code == RING_ENTRY_CODE_MORE) {
459 re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
460 dev_kfree_skb_any(skb2);
461 }
462 netdev->stats.rx_errors++;
463
464done:
465 /* Tell the hardware we processed a packet. */
466 mix_ircnt.u64 = 0;
467 mix_ircnt.s.ircnt = 1;
David Daney368bec02012-07-05 18:12:39 +0200468 cvmx_write_csr(p->mix + MIX_IRCNT, mix_ircnt.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700469 return rc;
David Daneyd6aa60a2009-10-14 12:04:41 -0700470}
471
472static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
473{
David Daneyd6aa60a2009-10-14 12:04:41 -0700474 unsigned int work_done = 0;
475 union cvmx_mixx_ircnt mix_ircnt;
476 int rc;
477
David Daney368bec02012-07-05 18:12:39 +0200478 mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
David Daneyd6aa60a2009-10-14 12:04:41 -0700479 while (work_done < budget && mix_ircnt.s.ircnt) {
480
481 rc = octeon_mgmt_receive_one(p);
482 if (!rc)
483 work_done++;
484
485 /* Check for more packets. */
David Daney368bec02012-07-05 18:12:39 +0200486 mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
David Daneyd6aa60a2009-10-14 12:04:41 -0700487 }
488
489 octeon_mgmt_rx_fill_ring(p->netdev);
490
491 return work_done;
492}
493
494static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
495{
496 struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
497 struct net_device *netdev = p->netdev;
498 unsigned int work_done = 0;
499
500 work_done = octeon_mgmt_receive_packets(p, budget);
501
502 if (work_done < budget) {
503 /* We stopped because no more packets were available. */
Eric Dumazet6ad20162017-01-30 08:22:01 -0800504 napi_complete_done(napi, work_done);
David Daneyd6aa60a2009-10-14 12:04:41 -0700505 octeon_mgmt_enable_rx_irq(p);
506 }
507 octeon_mgmt_update_rx_stats(netdev);
508
509 return work_done;
510}
511
512/* Reset the hardware to clean state. */
513static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
514{
515 union cvmx_mixx_ctl mix_ctl;
516 union cvmx_mixx_bist mix_bist;
517 union cvmx_agl_gmx_bist agl_gmx_bist;
518
519 mix_ctl.u64 = 0;
David Daney368bec02012-07-05 18:12:39 +0200520 cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700521 do {
David Daney368bec02012-07-05 18:12:39 +0200522 mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
David Daneyd6aa60a2009-10-14 12:04:41 -0700523 } while (mix_ctl.s.busy);
524 mix_ctl.s.reset = 1;
David Daney368bec02012-07-05 18:12:39 +0200525 cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
526 cvmx_read_csr(p->mix + MIX_CTL);
David Daneyeeae05a2012-08-21 11:45:06 -0700527 octeon_io_clk_delay(64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700528
David Daney368bec02012-07-05 18:12:39 +0200529 mix_bist.u64 = cvmx_read_csr(p->mix + MIX_BIST);
David Daneyd6aa60a2009-10-14 12:04:41 -0700530 if (mix_bist.u64)
531 dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
532 (unsigned long long)mix_bist.u64);
533
534 agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
535 if (agl_gmx_bist.u64)
536 dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
537 (unsigned long long)agl_gmx_bist.u64);
538}
539
540struct octeon_mgmt_cam_state {
541 u64 cam[6];
542 u64 cam_mask;
543 int cam_index;
544};
545
546static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
547 unsigned char *addr)
548{
549 int i;
550
551 for (i = 0; i < 6; i++)
552 cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
553 cs->cam_mask |= (1ULL << cs->cam_index);
554 cs->cam_index++;
555}
556
557static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
558{
559 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700560 union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
561 union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
562 unsigned long flags;
563 unsigned int prev_packet_enable;
564 unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
565 unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
566 struct octeon_mgmt_cam_state cam_state;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000567 struct netdev_hw_addr *ha;
David Daneyd6aa60a2009-10-14 12:04:41 -0700568 int available_cam_entries;
569
570 memset(&cam_state, 0, sizeof(cam_state));
571
David Daney62538d22010-05-05 13:03:08 +0000572 if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
David Daneyd6aa60a2009-10-14 12:04:41 -0700573 cam_mode = 0;
574 available_cam_entries = 8;
575 } else {
David Daneya0ce9b12012-08-21 11:45:12 -0700576 /* One CAM entry for the primary address, leaves seven
David Daneyd6aa60a2009-10-14 12:04:41 -0700577 * for the secondary addresses.
578 */
David Daney62538d22010-05-05 13:03:08 +0000579 available_cam_entries = 7 - netdev->uc.count;
David Daneyd6aa60a2009-10-14 12:04:41 -0700580 }
581
582 if (netdev->flags & IFF_MULTICAST) {
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000583 if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
584 netdev_mc_count(netdev) > available_cam_entries)
David Daney62538d22010-05-05 13:03:08 +0000585 multicast_mode = 2; /* 2 - Accept all multicast. */
David Daneyd6aa60a2009-10-14 12:04:41 -0700586 else
587 multicast_mode = 0; /* 0 - Use CAM. */
588 }
589
590 if (cam_mode == 1) {
591 /* Add primary address. */
592 octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
David Daney62538d22010-05-05 13:03:08 +0000593 netdev_for_each_uc_addr(ha, netdev)
594 octeon_mgmt_cam_state_add(&cam_state, ha->addr);
David Daneyd6aa60a2009-10-14 12:04:41 -0700595 }
596 if (multicast_mode == 0) {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000597 netdev_for_each_mc_addr(ha, netdev)
598 octeon_mgmt_cam_state_add(&cam_state, ha->addr);
David Daneyd6aa60a2009-10-14 12:04:41 -0700599 }
600
David Daneyd6aa60a2009-10-14 12:04:41 -0700601 spin_lock_irqsave(&p->lock, flags);
602
603 /* Disable packet I/O. */
David Daney368bec02012-07-05 18:12:39 +0200604 agl_gmx_prtx.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
David Daneyd6aa60a2009-10-14 12:04:41 -0700605 prev_packet_enable = agl_gmx_prtx.s.en;
606 agl_gmx_prtx.s.en = 0;
David Daney368bec02012-07-05 18:12:39 +0200607 cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700608
David Daneyd6aa60a2009-10-14 12:04:41 -0700609 adr_ctl.u64 = 0;
610 adr_ctl.s.cam_mode = cam_mode;
611 adr_ctl.s.mcst = multicast_mode;
612 adr_ctl.s.bcst = 1; /* Allow broadcast */
613
David Daney368bec02012-07-05 18:12:39 +0200614 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CTL, adr_ctl.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700615
David Daney368bec02012-07-05 18:12:39 +0200616 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM0, cam_state.cam[0]);
617 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM1, cam_state.cam[1]);
618 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM2, cam_state.cam[2]);
619 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM3, cam_state.cam[3]);
620 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM4, cam_state.cam[4]);
621 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM5, cam_state.cam[5]);
622 cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM_EN, cam_state.cam_mask);
David Daneyd6aa60a2009-10-14 12:04:41 -0700623
624 /* Restore packet I/O. */
625 agl_gmx_prtx.s.en = prev_packet_enable;
David Daney368bec02012-07-05 18:12:39 +0200626 cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -0700627
628 spin_unlock_irqrestore(&p->lock, flags);
629}
630
631static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
632{
David Daneyf3212382012-08-21 11:45:10 -0700633 int r = eth_mac_addr(netdev, addr);
David Daneyd6aa60a2009-10-14 12:04:41 -0700634
David Daneyf3212382012-08-21 11:45:10 -0700635 if (r)
636 return r;
David Daneyd6aa60a2009-10-14 12:04:41 -0700637
638 octeon_mgmt_set_rx_filtering(netdev);
639
640 return 0;
641}
642
643static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
644{
645 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700646 int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
647
David Daneyd6aa60a2009-10-14 12:04:41 -0700648 netdev->mtu = new_mtu;
649
David Daney368bec02012-07-05 18:12:39 +0200650 cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_MAX, size_without_fcs);
651 cvmx_write_csr(p->agl + AGL_GMX_RX_JABBER,
David Daneyd6aa60a2009-10-14 12:04:41 -0700652 (size_without_fcs + 7) & 0xfff8);
653
654 return 0;
655}
656
657static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
658{
659 struct net_device *netdev = dev_id;
660 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700661 union cvmx_mixx_isr mixx_isr;
662
David Daney368bec02012-07-05 18:12:39 +0200663 mixx_isr.u64 = cvmx_read_csr(p->mix + MIX_ISR);
David Daneyd6aa60a2009-10-14 12:04:41 -0700664
665 /* Clear any pending interrupts */
David Daney368bec02012-07-05 18:12:39 +0200666 cvmx_write_csr(p->mix + MIX_ISR, mixx_isr.u64);
667 cvmx_read_csr(p->mix + MIX_ISR);
David Daneyd6aa60a2009-10-14 12:04:41 -0700668
669 if (mixx_isr.s.irthresh) {
670 octeon_mgmt_disable_rx_irq(p);
671 napi_schedule(&p->napi);
672 }
673 if (mixx_isr.s.orthresh) {
674 octeon_mgmt_disable_tx_irq(p);
675 tasklet_schedule(&p->tx_clean_tasklet);
676 }
677
678 return IRQ_HANDLED;
679}
680
Chad Reese3d305852012-08-21 11:45:07 -0700681static int octeon_mgmt_ioctl_hwtstamp(struct net_device *netdev,
682 struct ifreq *rq, int cmd)
683{
684 struct octeon_mgmt *p = netdev_priv(netdev);
685 struct hwtstamp_config config;
686 union cvmx_mio_ptp_clock_cfg ptp;
687 union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
688 bool have_hw_timestamps = false;
689
690 if (copy_from_user(&config, rq->ifr_data, sizeof(config)))
691 return -EFAULT;
692
693 if (config.flags) /* reserved for future extensions */
694 return -EINVAL;
695
696 /* Check the status of hardware for tiemstamps */
697 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
698 /* Get the current state of the PTP clock */
699 ptp.u64 = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_CFG);
700 if (!ptp.s.ext_clk_en) {
701 /* The clock has not been configured to use an
702 * external source. Program it to use the main clock
703 * reference.
704 */
705 u64 clock_comp = (NSEC_PER_SEC << 32) / octeon_get_io_clock_rate();
706 if (!ptp.s.ptp_en)
707 cvmx_write_csr(CVMX_MIO_PTP_CLOCK_COMP, clock_comp);
708 pr_info("PTP Clock: Using sclk reference at %lld Hz\n",
709 (NSEC_PER_SEC << 32) / clock_comp);
710 } else {
711 /* The clock is already programmed to use a GPIO */
712 u64 clock_comp = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_COMP);
713 pr_info("PTP Clock: Using GPIO %d at %lld Hz\n",
714 ptp.s.ext_clk_in,
715 (NSEC_PER_SEC << 32) / clock_comp);
716 }
717
718 /* Enable the clock if it wasn't done already */
719 if (!ptp.s.ptp_en) {
720 ptp.s.ptp_en = 1;
721 cvmx_write_csr(CVMX_MIO_PTP_CLOCK_CFG, ptp.u64);
722 }
723 have_hw_timestamps = true;
724 }
725
726 if (!have_hw_timestamps)
727 return -EINVAL;
728
729 switch (config.tx_type) {
730 case HWTSTAMP_TX_OFF:
731 case HWTSTAMP_TX_ON:
732 break;
733 default:
734 return -ERANGE;
735 }
736
737 switch (config.rx_filter) {
738 case HWTSTAMP_FILTER_NONE:
739 p->has_rx_tstamp = false;
740 rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
741 rxx_frm_ctl.s.ptp_mode = 0;
742 cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
743 break;
744 case HWTSTAMP_FILTER_ALL:
745 case HWTSTAMP_FILTER_SOME:
746 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
747 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
748 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
749 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
750 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
751 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
752 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
753 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
754 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
755 case HWTSTAMP_FILTER_PTP_V2_EVENT:
756 case HWTSTAMP_FILTER_PTP_V2_SYNC:
757 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
758 p->has_rx_tstamp = have_hw_timestamps;
759 config.rx_filter = HWTSTAMP_FILTER_ALL;
760 if (p->has_rx_tstamp) {
761 rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
762 rxx_frm_ctl.s.ptp_mode = 1;
763 cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
764 }
765 break;
766 default:
767 return -ERANGE;
768 }
769
770 if (copy_to_user(rq->ifr_data, &config, sizeof(config)))
771 return -EFAULT;
772
773 return 0;
774}
775
David Daneyd6aa60a2009-10-14 12:04:41 -0700776static int octeon_mgmt_ioctl(struct net_device *netdev,
777 struct ifreq *rq, int cmd)
778{
Chad Reese3d305852012-08-21 11:45:07 -0700779 switch (cmd) {
780 case SIOCSHWTSTAMP:
781 return octeon_mgmt_ioctl_hwtstamp(netdev, rq, cmd);
782 default:
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200783 if (netdev->phydev)
784 return phy_mii_ioctl(netdev->phydev, rq, cmd);
David Daneyd6aa60a2009-10-14 12:04:41 -0700785 return -EINVAL;
Chad Reese3d305852012-08-21 11:45:07 -0700786 }
David Daneyd6aa60a2009-10-14 12:04:41 -0700787}
David Daneyd6aa60a2009-10-14 12:04:41 -0700788
David Daneyeeae05a2012-08-21 11:45:06 -0700789static void octeon_mgmt_disable_link(struct octeon_mgmt *p)
790{
791 union cvmx_agl_gmx_prtx_cfg prtx_cfg;
David Daneyd6aa60a2009-10-14 12:04:41 -0700792
David Daneyeeae05a2012-08-21 11:45:06 -0700793 /* Disable GMX before we make any changes. */
794 prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
795 prtx_cfg.s.en = 0;
796 prtx_cfg.s.tx_en = 0;
797 prtx_cfg.s.rx_en = 0;
798 cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
799
800 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
801 int i;
802 for (i = 0; i < 10; i++) {
803 prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
804 if (prtx_cfg.s.tx_idle == 1 || prtx_cfg.s.rx_idle == 1)
805 break;
806 mdelay(1);
807 i++;
808 }
809 }
810}
811
812static void octeon_mgmt_enable_link(struct octeon_mgmt *p)
813{
814 union cvmx_agl_gmx_prtx_cfg prtx_cfg;
815
816 /* Restore the GMX enable state only if link is set */
817 prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
818 prtx_cfg.s.tx_en = 1;
819 prtx_cfg.s.rx_en = 1;
820 prtx_cfg.s.en = 1;
821 cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
822}
823
824static void octeon_mgmt_update_link(struct octeon_mgmt *p)
825{
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200826 struct net_device *ndev = p->netdev;
827 struct phy_device *phydev = ndev->phydev;
David Daneyeeae05a2012-08-21 11:45:06 -0700828 union cvmx_agl_gmx_prtx_cfg prtx_cfg;
829
830 prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
831
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200832 if (!phydev->link)
David Daneyeeae05a2012-08-21 11:45:06 -0700833 prtx_cfg.s.duplex = 1;
834 else
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200835 prtx_cfg.s.duplex = phydev->duplex;
David Daneyeeae05a2012-08-21 11:45:06 -0700836
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200837 switch (phydev->speed) {
David Daneyeeae05a2012-08-21 11:45:06 -0700838 case 10:
839 prtx_cfg.s.speed = 0;
840 prtx_cfg.s.slottime = 0;
841
842 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
843 prtx_cfg.s.burst = 1;
844 prtx_cfg.s.speed_msb = 1;
845 }
846 break;
847 case 100:
848 prtx_cfg.s.speed = 0;
849 prtx_cfg.s.slottime = 0;
850
851 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
852 prtx_cfg.s.burst = 1;
853 prtx_cfg.s.speed_msb = 0;
854 }
855 break;
856 case 1000:
857 /* 1000 MBits is only supported on 6XXX chips */
858 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
859 prtx_cfg.s.speed = 1;
860 prtx_cfg.s.speed_msb = 0;
861 /* Only matters for half-duplex */
862 prtx_cfg.s.slottime = 1;
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200863 prtx_cfg.s.burst = phydev->duplex;
David Daneyeeae05a2012-08-21 11:45:06 -0700864 }
865 break;
866 case 0: /* No link */
867 default:
868 break;
869 }
870
871 /* Write the new GMX setting with the port still disabled. */
872 cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
873
874 /* Read GMX CFG again to make sure the config is completed. */
875 prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
876
877 if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
878 union cvmx_agl_gmx_txx_clk agl_clk;
879 union cvmx_agl_prtx_ctl prtx_ctl;
880
881 prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
882 agl_clk.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_CLK);
883 /* MII (both speeds) and RGMII 1000 speed. */
884 agl_clk.s.clk_cnt = 1;
885 if (prtx_ctl.s.mode == 0) { /* RGMII mode */
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200886 if (phydev->speed == 10)
David Daneyeeae05a2012-08-21 11:45:06 -0700887 agl_clk.s.clk_cnt = 50;
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200888 else if (phydev->speed == 100)
David Daneyeeae05a2012-08-21 11:45:06 -0700889 agl_clk.s.clk_cnt = 5;
890 }
891 cvmx_write_csr(p->agl + AGL_GMX_TX_CLK, agl_clk.u64);
892 }
David Daneyd6aa60a2009-10-14 12:04:41 -0700893}
894
895static void octeon_mgmt_adjust_link(struct net_device *netdev)
896{
897 struct octeon_mgmt *p = netdev_priv(netdev);
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200898 struct phy_device *phydev = netdev->phydev;
David Daneyd6aa60a2009-10-14 12:04:41 -0700899 unsigned long flags;
900 int link_changed = 0;
901
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200902 if (!phydev)
David Daneyeeae05a2012-08-21 11:45:06 -0700903 return;
904
David Daneyd6aa60a2009-10-14 12:04:41 -0700905 spin_lock_irqsave(&p->lock, flags);
David Daneyeeae05a2012-08-21 11:45:06 -0700906
907
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200908 if (!phydev->link && p->last_link)
David Daneyeeae05a2012-08-21 11:45:06 -0700909 link_changed = -1;
910
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200911 if (phydev->link &&
912 (p->last_duplex != phydev->duplex ||
913 p->last_link != phydev->link ||
914 p->last_speed != phydev->speed)) {
David Daneyeeae05a2012-08-21 11:45:06 -0700915 octeon_mgmt_disable_link(p);
916 link_changed = 1;
917 octeon_mgmt_update_link(p);
918 octeon_mgmt_enable_link(p);
David Daneyd6aa60a2009-10-14 12:04:41 -0700919 }
David Daneyeeae05a2012-08-21 11:45:06 -0700920
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200921 p->last_link = phydev->link;
922 p->last_speed = phydev->speed;
923 p->last_duplex = phydev->duplex;
David Daneyeeae05a2012-08-21 11:45:06 -0700924
David Daneyd6aa60a2009-10-14 12:04:41 -0700925 spin_unlock_irqrestore(&p->lock, flags);
926
927 if (link_changed != 0) {
928 if (link_changed > 0) {
David Daneyd6aa60a2009-10-14 12:04:41 -0700929 pr_info("%s: Link is up - %d/%s\n", netdev->name,
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200930 phydev->speed,
931 phydev->duplex == DUPLEX_FULL ?
David Daneyd6aa60a2009-10-14 12:04:41 -0700932 "Full" : "Half");
933 } else {
David Daneyd6aa60a2009-10-14 12:04:41 -0700934 pr_info("%s: Link is down\n", netdev->name);
935 }
936 }
937}
938
939static int octeon_mgmt_init_phy(struct net_device *netdev)
940{
941 struct octeon_mgmt *p = netdev_priv(netdev);
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200942 struct phy_device *phydev = NULL;
David Daneyd6aa60a2009-10-14 12:04:41 -0700943
David Daney368bec02012-07-05 18:12:39 +0200944 if (octeon_is_simulation() || p->phy_np == NULL) {
David Daneyd6aa60a2009-10-14 12:04:41 -0700945 /* No PHYs in the simulator. */
946 netif_carrier_on(netdev);
947 return 0;
948 }
949
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200950 phydev = of_phy_connect(netdev, p->phy_np,
951 octeon_mgmt_adjust_link, 0,
952 PHY_INTERFACE_MODE_MII);
David Daneyd6aa60a2009-10-14 12:04:41 -0700953
Philippe Reynes9e8e6e82016-07-02 23:36:59 +0200954 if (!phydev)
David Daneyeeae05a2012-08-21 11:45:06 -0700955 return -ENODEV;
David Daneyd6aa60a2009-10-14 12:04:41 -0700956
957 return 0;
958}
959
960static int octeon_mgmt_open(struct net_device *netdev)
961{
962 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -0700963 union cvmx_mixx_ctl mix_ctl;
964 union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
965 union cvmx_mixx_oring1 oring1;
966 union cvmx_mixx_iring1 iring1;
David Daneyd6aa60a2009-10-14 12:04:41 -0700967 union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
968 union cvmx_mixx_irhwm mix_irhwm;
969 union cvmx_mixx_orhwm mix_orhwm;
970 union cvmx_mixx_intena mix_intena;
971 struct sockaddr sa;
972
973 /* Allocate ring buffers. */
974 p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
975 GFP_KERNEL);
976 if (!p->tx_ring)
977 return -ENOMEM;
978 p->tx_ring_handle =
979 dma_map_single(p->dev, p->tx_ring,
980 ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
981 DMA_BIDIRECTIONAL);
982 p->tx_next = 0;
983 p->tx_next_clean = 0;
984 p->tx_current_fill = 0;
985
986
987 p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
988 GFP_KERNEL);
989 if (!p->rx_ring)
990 goto err_nomem;
991 p->rx_ring_handle =
992 dma_map_single(p->dev, p->rx_ring,
993 ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
994 DMA_BIDIRECTIONAL);
995
996 p->rx_next = 0;
997 p->rx_next_fill = 0;
998 p->rx_current_fill = 0;
999
1000 octeon_mgmt_reset_hw(p);
1001
David Daney368bec02012-07-05 18:12:39 +02001002 mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
David Daneyd6aa60a2009-10-14 12:04:41 -07001003
1004 /* Bring it out of reset if needed. */
1005 if (mix_ctl.s.reset) {
1006 mix_ctl.s.reset = 0;
David Daney368bec02012-07-05 18:12:39 +02001007 cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001008 do {
David Daney368bec02012-07-05 18:12:39 +02001009 mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
David Daneyd6aa60a2009-10-14 12:04:41 -07001010 } while (mix_ctl.s.reset);
1011 }
1012
David Daneyeeae05a2012-08-21 11:45:06 -07001013 if (OCTEON_IS_MODEL(OCTEON_CN5XXX)) {
1014 agl_gmx_inf_mode.u64 = 0;
1015 agl_gmx_inf_mode.s.en = 1;
1016 cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
1017 }
1018 if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
1019 || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
David Daneya0ce9b12012-08-21 11:45:12 -07001020 /* Force compensation values, as they are not
David Daneyeeae05a2012-08-21 11:45:06 -07001021 * determined properly by HW
1022 */
1023 union cvmx_agl_gmx_drv_ctl drv_ctl;
1024
1025 drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
1026 if (p->port) {
1027 drv_ctl.s.byp_en1 = 1;
1028 drv_ctl.s.nctl1 = 6;
1029 drv_ctl.s.pctl1 = 6;
1030 } else {
1031 drv_ctl.s.byp_en = 1;
1032 drv_ctl.s.nctl = 6;
1033 drv_ctl.s.pctl = 6;
1034 }
1035 cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
1036 }
David Daneyd6aa60a2009-10-14 12:04:41 -07001037
1038 oring1.u64 = 0;
1039 oring1.s.obase = p->tx_ring_handle >> 3;
1040 oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
David Daney368bec02012-07-05 18:12:39 +02001041 cvmx_write_csr(p->mix + MIX_ORING1, oring1.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001042
1043 iring1.u64 = 0;
1044 iring1.s.ibase = p->rx_ring_handle >> 3;
1045 iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
David Daney368bec02012-07-05 18:12:39 +02001046 cvmx_write_csr(p->mix + MIX_IRING1, iring1.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001047
David Daneyd6aa60a2009-10-14 12:04:41 -07001048 memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
1049 octeon_mgmt_set_mac_address(netdev, &sa);
1050
1051 octeon_mgmt_change_mtu(netdev, netdev->mtu);
1052
David Daneya0ce9b12012-08-21 11:45:12 -07001053 /* Enable the port HW. Packets are not allowed until
David Daneyd6aa60a2009-10-14 12:04:41 -07001054 * cvmx_mgmt_port_enable() is called.
1055 */
1056 mix_ctl.u64 = 0;
1057 mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
1058 mix_ctl.s.en = 1; /* Enable the port */
1059 mix_ctl.s.nbtarb = 0; /* Arbitration mode */
1060 /* MII CB-request FIFO programmable high watermark */
1061 mix_ctl.s.mrq_hwm = 1;
David Daneyeeae05a2012-08-21 11:45:06 -07001062#ifdef __LITTLE_ENDIAN
1063 mix_ctl.s.lendian = 1;
1064#endif
David Daney368bec02012-07-05 18:12:39 +02001065 cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001066
David Daneyeeae05a2012-08-21 11:45:06 -07001067 /* Read the PHY to find the mode of the interface. */
1068 if (octeon_mgmt_init_phy(netdev)) {
1069 dev_err(p->dev, "Cannot initialize PHY on MIX%d.\n", p->port);
1070 goto err_noirq;
1071 }
David Daneyd6aa60a2009-10-14 12:04:41 -07001072
David Daneyeeae05a2012-08-21 11:45:06 -07001073 /* Set the mode of the interface, RGMII/MII. */
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001074 if (OCTEON_IS_MODEL(OCTEON_CN6XXX) && netdev->phydev) {
David Daneyeeae05a2012-08-21 11:45:06 -07001075 union cvmx_agl_prtx_ctl agl_prtx_ctl;
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001076 int rgmii_mode = (netdev->phydev->supported &
David Daneyeeae05a2012-08-21 11:45:06 -07001077 (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)) != 0;
1078
1079 agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
1080 agl_prtx_ctl.s.mode = rgmii_mode ? 0 : 1;
1081 cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
1082
1083 /* MII clocks counts are based on the 125Mhz
1084 * reference, which has an 8nS period. So our delays
1085 * need to be multiplied by this factor.
1086 */
1087#define NS_PER_PHY_CLK 8
1088
1089 /* Take the DLL and clock tree out of reset */
1090 agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
1091 agl_prtx_ctl.s.clkrst = 0;
1092 if (rgmii_mode) {
1093 agl_prtx_ctl.s.dllrst = 0;
1094 agl_prtx_ctl.s.clktx_byp = 0;
David Daneyd6aa60a2009-10-14 12:04:41 -07001095 }
David Daneyeeae05a2012-08-21 11:45:06 -07001096 cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
1097 cvmx_read_csr(p->agl_prt_ctl); /* Force write out before wait */
1098
1099 /* Wait for the DLL to lock. External 125 MHz
1100 * reference clock must be stable at this point.
1101 */
1102 ndelay(256 * NS_PER_PHY_CLK);
1103
1104 /* Enable the interface */
1105 agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
1106 agl_prtx_ctl.s.enable = 1;
1107 cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
1108
1109 /* Read the value back to force the previous write */
1110 agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
1111
1112 /* Enable the compensation controller */
1113 agl_prtx_ctl.s.comp = 1;
1114 agl_prtx_ctl.s.drv_byp = 0;
1115 cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
1116 /* Force write out before wait. */
1117 cvmx_read_csr(p->agl_prt_ctl);
1118
1119 /* For compensation state to lock. */
1120 ndelay(1040 * NS_PER_PHY_CLK);
1121
David Daney906996d2013-06-19 17:40:19 -07001122 /* Default Interframe Gaps are too small. Recommended
1123 * workaround is.
1124 *
1125 * AGL_GMX_TX_IFG[IFG1]=14
1126 * AGL_GMX_TX_IFG[IFG2]=10
David Daneyeeae05a2012-08-21 11:45:06 -07001127 */
David Daney906996d2013-06-19 17:40:19 -07001128 cvmx_write_csr(CVMX_AGL_GMX_TX_IFG, 0xae);
David Daneyd6aa60a2009-10-14 12:04:41 -07001129 }
1130
1131 octeon_mgmt_rx_fill_ring(netdev);
1132
1133 /* Clear statistics. */
1134 /* Clear on read. */
David Daney368bec02012-07-05 18:12:39 +02001135 cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_CTL, 1);
1136 cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP, 0);
1137 cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD, 0);
David Daneyd6aa60a2009-10-14 12:04:41 -07001138
David Daney368bec02012-07-05 18:12:39 +02001139 cvmx_write_csr(p->agl + AGL_GMX_TX_STATS_CTL, 1);
1140 cvmx_write_csr(p->agl + AGL_GMX_TX_STAT0, 0);
1141 cvmx_write_csr(p->agl + AGL_GMX_TX_STAT1, 0);
David Daneyd6aa60a2009-10-14 12:04:41 -07001142
1143 /* Clear any pending interrupts */
David Daney368bec02012-07-05 18:12:39 +02001144 cvmx_write_csr(p->mix + MIX_ISR, cvmx_read_csr(p->mix + MIX_ISR));
David Daneyd6aa60a2009-10-14 12:04:41 -07001145
1146 if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
1147 netdev)) {
1148 dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
1149 goto err_noirq;
1150 }
1151
1152 /* Interrupt every single RX packet */
1153 mix_irhwm.u64 = 0;
1154 mix_irhwm.s.irhwm = 0;
David Daney368bec02012-07-05 18:12:39 +02001155 cvmx_write_csr(p->mix + MIX_IRHWM, mix_irhwm.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001156
David Daneyb635e062010-05-05 13:03:11 +00001157 /* Interrupt when we have 1 or more packets to clean. */
David Daneyd6aa60a2009-10-14 12:04:41 -07001158 mix_orhwm.u64 = 0;
David Daneyeeae05a2012-08-21 11:45:06 -07001159 mix_orhwm.s.orhwm = 0;
David Daney368bec02012-07-05 18:12:39 +02001160 cvmx_write_csr(p->mix + MIX_ORHWM, mix_orhwm.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001161
1162 /* Enable receive and transmit interrupts */
1163 mix_intena.u64 = 0;
1164 mix_intena.s.ithena = 1;
1165 mix_intena.s.othena = 1;
David Daney368bec02012-07-05 18:12:39 +02001166 cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001167
David Daneyd6aa60a2009-10-14 12:04:41 -07001168 /* Enable packet I/O. */
1169
1170 rxx_frm_ctl.u64 = 0;
Chad Reese3d305852012-08-21 11:45:07 -07001171 rxx_frm_ctl.s.ptp_mode = p->has_rx_tstamp ? 1 : 0;
David Daneyd6aa60a2009-10-14 12:04:41 -07001172 rxx_frm_ctl.s.pre_align = 1;
David Daneya0ce9b12012-08-21 11:45:12 -07001173 /* When set, disables the length check for non-min sized pkts
David Daneyd6aa60a2009-10-14 12:04:41 -07001174 * with padding in the client data.
1175 */
1176 rxx_frm_ctl.s.pad_len = 1;
1177 /* When set, disables the length check for VLAN pkts */
1178 rxx_frm_ctl.s.vlan_len = 1;
1179 /* When set, PREAMBLE checking is less strict */
1180 rxx_frm_ctl.s.pre_free = 1;
1181 /* Control Pause Frames can match station SMAC */
1182 rxx_frm_ctl.s.ctl_smac = 0;
1183 /* Control Pause Frames can match globally assign Multicast address */
1184 rxx_frm_ctl.s.ctl_mcst = 1;
1185 /* Forward pause information to TX block */
1186 rxx_frm_ctl.s.ctl_bck = 1;
1187 /* Drop Control Pause Frames */
1188 rxx_frm_ctl.s.ctl_drp = 1;
1189 /* Strip off the preamble */
1190 rxx_frm_ctl.s.pre_strp = 1;
David Daneya0ce9b12012-08-21 11:45:12 -07001191 /* This port is configured to send PREAMBLE+SFD to begin every
David Daneyd6aa60a2009-10-14 12:04:41 -07001192 * frame. GMX checks that the PREAMBLE is sent correctly.
1193 */
1194 rxx_frm_ctl.s.pre_chk = 1;
David Daney368bec02012-07-05 18:12:39 +02001195 cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
David Daneyd6aa60a2009-10-14 12:04:41 -07001196
David Daneyeeae05a2012-08-21 11:45:06 -07001197 /* Configure the port duplex, speed and enables */
1198 octeon_mgmt_disable_link(p);
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001199 if (netdev->phydev)
David Daneyeeae05a2012-08-21 11:45:06 -07001200 octeon_mgmt_update_link(p);
1201 octeon_mgmt_enable_link(p);
David Daneyd6aa60a2009-10-14 12:04:41 -07001202
1203 p->last_link = 0;
David Daneyeeae05a2012-08-21 11:45:06 -07001204 p->last_speed = 0;
1205 /* PHY is not present in simulator. The carrier is enabled
1206 * while initializing the phy for simulator, leave it enabled.
1207 */
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001208 if (netdev->phydev) {
David Daneyeeae05a2012-08-21 11:45:06 -07001209 netif_carrier_off(netdev);
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001210 phy_start_aneg(netdev->phydev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001211 }
1212
1213 netif_wake_queue(netdev);
1214 napi_enable(&p->napi);
1215
1216 return 0;
1217err_noirq:
1218 octeon_mgmt_reset_hw(p);
1219 dma_unmap_single(p->dev, p->rx_ring_handle,
1220 ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
1221 DMA_BIDIRECTIONAL);
1222 kfree(p->rx_ring);
1223err_nomem:
1224 dma_unmap_single(p->dev, p->tx_ring_handle,
1225 ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
1226 DMA_BIDIRECTIONAL);
1227 kfree(p->tx_ring);
1228 return -ENOMEM;
1229}
1230
1231static int octeon_mgmt_stop(struct net_device *netdev)
1232{
1233 struct octeon_mgmt *p = netdev_priv(netdev);
1234
1235 napi_disable(&p->napi);
1236 netif_stop_queue(netdev);
1237
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001238 if (netdev->phydev)
1239 phy_disconnect(netdev->phydev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001240
1241 netif_carrier_off(netdev);
1242
1243 octeon_mgmt_reset_hw(p);
1244
David Daneyd6aa60a2009-10-14 12:04:41 -07001245 free_irq(p->irq, netdev);
1246
1247 /* dma_unmap is a nop on Octeon, so just free everything. */
1248 skb_queue_purge(&p->tx_list);
1249 skb_queue_purge(&p->rx_list);
1250
1251 dma_unmap_single(p->dev, p->rx_ring_handle,
1252 ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
1253 DMA_BIDIRECTIONAL);
1254 kfree(p->rx_ring);
1255
1256 dma_unmap_single(p->dev, p->tx_ring_handle,
1257 ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
1258 DMA_BIDIRECTIONAL);
1259 kfree(p->tx_ring);
1260
David Daneyd6aa60a2009-10-14 12:04:41 -07001261 return 0;
1262}
1263
1264static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
1265{
1266 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001267 union mgmt_port_ring_entry re;
1268 unsigned long flags;
David Daney4e4a4f12010-05-05 13:03:12 +00001269 int rv = NETDEV_TX_BUSY;
David Daneyd6aa60a2009-10-14 12:04:41 -07001270
1271 re.d64 = 0;
Chad Reese3d305852012-08-21 11:45:07 -07001272 re.s.tstamp = ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) != 0);
David Daneyd6aa60a2009-10-14 12:04:41 -07001273 re.s.len = skb->len;
1274 re.s.addr = dma_map_single(p->dev, skb->data,
1275 skb->len,
1276 DMA_TO_DEVICE);
1277
1278 spin_lock_irqsave(&p->tx_list.lock, flags);
1279
David Daney4e4a4f12010-05-05 13:03:12 +00001280 if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
1281 spin_unlock_irqrestore(&p->tx_list.lock, flags);
1282 netif_stop_queue(netdev);
1283 spin_lock_irqsave(&p->tx_list.lock, flags);
1284 }
1285
David Daneyd6aa60a2009-10-14 12:04:41 -07001286 if (unlikely(p->tx_current_fill >=
1287 ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
1288 spin_unlock_irqrestore(&p->tx_list.lock, flags);
David Daneyd6aa60a2009-10-14 12:04:41 -07001289 dma_unmap_single(p->dev, re.s.addr, re.s.len,
1290 DMA_TO_DEVICE);
David Daney4e4a4f12010-05-05 13:03:12 +00001291 goto out;
David Daneyd6aa60a2009-10-14 12:04:41 -07001292 }
1293
1294 __skb_queue_tail(&p->tx_list, skb);
1295
1296 /* Put it in the ring. */
1297 p->tx_ring[p->tx_next] = re.d64;
1298 p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
1299 p->tx_current_fill++;
1300
1301 spin_unlock_irqrestore(&p->tx_list.lock, flags);
1302
1303 dma_sync_single_for_device(p->dev, p->tx_ring_handle,
1304 ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
1305 DMA_BIDIRECTIONAL);
1306
1307 netdev->stats.tx_packets++;
1308 netdev->stats.tx_bytes += skb->len;
1309
1310 /* Ring the bell. */
David Daney368bec02012-07-05 18:12:39 +02001311 cvmx_write_csr(p->mix + MIX_ORING2, 1);
David Daneyd6aa60a2009-10-14 12:04:41 -07001312
Florian Westphal860e9532016-05-03 16:33:13 +02001313 netif_trans_update(netdev);
David Daney4e4a4f12010-05-05 13:03:12 +00001314 rv = NETDEV_TX_OK;
1315out:
David Daneyd6aa60a2009-10-14 12:04:41 -07001316 octeon_mgmt_update_tx_stats(netdev);
David Daney4e4a4f12010-05-05 13:03:12 +00001317 return rv;
David Daneyd6aa60a2009-10-14 12:04:41 -07001318}
1319
1320#ifdef CONFIG_NET_POLL_CONTROLLER
1321static void octeon_mgmt_poll_controller(struct net_device *netdev)
1322{
1323 struct octeon_mgmt *p = netdev_priv(netdev);
1324
1325 octeon_mgmt_receive_packets(p, 16);
1326 octeon_mgmt_update_rx_stats(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001327}
1328#endif
1329
1330static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
1331 struct ethtool_drvinfo *info)
1332{
Jiri Pirko7826d432013-01-06 00:44:26 +00001333 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1334 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1335 strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
1336 strlcpy(info->bus_info, "N/A", sizeof(info->bus_info));
David Daneyd6aa60a2009-10-14 12:04:41 -07001337}
1338
David Daneyf21105d2012-08-21 11:45:08 -07001339static int octeon_mgmt_nway_reset(struct net_device *dev)
1340{
David Daneyf21105d2012-08-21 11:45:08 -07001341 if (!capable(CAP_NET_ADMIN))
1342 return -EPERM;
1343
Philippe Reynes9e8e6e82016-07-02 23:36:59 +02001344 if (dev->phydev)
1345 return phy_start_aneg(dev->phydev);
David Daneyf21105d2012-08-21 11:45:08 -07001346
1347 return -EOPNOTSUPP;
David Daneyd6aa60a2009-10-14 12:04:41 -07001348}
1349
1350static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
1351 .get_drvinfo = octeon_mgmt_get_drvinfo,
David Daneyf21105d2012-08-21 11:45:08 -07001352 .nway_reset = octeon_mgmt_nway_reset,
1353 .get_link = ethtool_op_get_link,
Philippe Reynesf4400de2016-07-02 23:37:00 +02001354 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1355 .set_link_ksettings = phy_ethtool_set_link_ksettings,
David Daneyd6aa60a2009-10-14 12:04:41 -07001356};
1357
1358static const struct net_device_ops octeon_mgmt_ops = {
1359 .ndo_open = octeon_mgmt_open,
1360 .ndo_stop = octeon_mgmt_stop,
1361 .ndo_start_xmit = octeon_mgmt_xmit,
David Daneyeeae05a2012-08-21 11:45:06 -07001362 .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
David Daneyd6aa60a2009-10-14 12:04:41 -07001363 .ndo_set_mac_address = octeon_mgmt_set_mac_address,
David Daneyeeae05a2012-08-21 11:45:06 -07001364 .ndo_do_ioctl = octeon_mgmt_ioctl,
David Daneyd6aa60a2009-10-14 12:04:41 -07001365 .ndo_change_mtu = octeon_mgmt_change_mtu,
1366#ifdef CONFIG_NET_POLL_CONTROLLER
1367 .ndo_poll_controller = octeon_mgmt_poll_controller,
1368#endif
1369};
1370
Bill Pemberton5bc7ec72012-12-03 09:23:22 -05001371static int octeon_mgmt_probe(struct platform_device *pdev)
David Daneyd6aa60a2009-10-14 12:04:41 -07001372{
David Daneyd6aa60a2009-10-14 12:04:41 -07001373 struct net_device *netdev;
1374 struct octeon_mgmt *p;
David Daney368bec02012-07-05 18:12:39 +02001375 const __be32 *data;
1376 const u8 *mac;
1377 struct resource *res_mix;
1378 struct resource *res_agl;
David Daneyeeae05a2012-08-21 11:45:06 -07001379 struct resource *res_agl_prt_ctl;
David Daney368bec02012-07-05 18:12:39 +02001380 int len;
1381 int result;
David Daneyd6aa60a2009-10-14 12:04:41 -07001382
1383 netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
1384 if (netdev == NULL)
1385 return -ENOMEM;
1386
David Daney052958e2012-08-21 11:45:09 -07001387 SET_NETDEV_DEV(netdev, &pdev->dev);
1388
Jingoo Han8513fbd2013-05-23 00:52:31 +00001389 platform_set_drvdata(pdev, netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001390 p = netdev_priv(netdev);
1391 netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
1392 OCTEON_MGMT_NAPI_WEIGHT);
1393
1394 p->netdev = netdev;
1395 p->dev = &pdev->dev;
Chad Reese3d305852012-08-21 11:45:07 -07001396 p->has_rx_tstamp = false;
David Daneyd6aa60a2009-10-14 12:04:41 -07001397
David Daney368bec02012-07-05 18:12:39 +02001398 data = of_get_property(pdev->dev.of_node, "cell-index", &len);
1399 if (data && len == sizeof(*data)) {
1400 p->port = be32_to_cpup(data);
1401 } else {
1402 dev_err(&pdev->dev, "no 'cell-index' property\n");
1403 result = -ENXIO;
1404 goto err;
1405 }
1406
David Daneyd6aa60a2009-10-14 12:04:41 -07001407 snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
1408
David Daney368bec02012-07-05 18:12:39 +02001409 result = platform_get_irq(pdev, 0);
1410 if (result < 0)
David Daneyd6aa60a2009-10-14 12:04:41 -07001411 goto err;
1412
David Daney368bec02012-07-05 18:12:39 +02001413 p->irq = result;
1414
1415 res_mix = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1416 if (res_mix == NULL) {
1417 dev_err(&pdev->dev, "no 'reg' resource\n");
1418 result = -ENXIO;
1419 goto err;
1420 }
1421
1422 res_agl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1423 if (res_agl == NULL) {
1424 dev_err(&pdev->dev, "no 'reg' resource\n");
1425 result = -ENXIO;
1426 goto err;
1427 }
1428
David Daneyeeae05a2012-08-21 11:45:06 -07001429 res_agl_prt_ctl = platform_get_resource(pdev, IORESOURCE_MEM, 3);
1430 if (res_agl_prt_ctl == NULL) {
1431 dev_err(&pdev->dev, "no 'reg' resource\n");
1432 result = -ENXIO;
1433 goto err;
1434 }
1435
David Daney368bec02012-07-05 18:12:39 +02001436 p->mix_phys = res_mix->start;
1437 p->mix_size = resource_size(res_mix);
1438 p->agl_phys = res_agl->start;
1439 p->agl_size = resource_size(res_agl);
David Daneyeeae05a2012-08-21 11:45:06 -07001440 p->agl_prt_ctl_phys = res_agl_prt_ctl->start;
1441 p->agl_prt_ctl_size = resource_size(res_agl_prt_ctl);
David Daney368bec02012-07-05 18:12:39 +02001442
1443
1444 if (!devm_request_mem_region(&pdev->dev, p->mix_phys, p->mix_size,
1445 res_mix->name)) {
1446 dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
1447 res_mix->name);
1448 result = -ENXIO;
1449 goto err;
1450 }
1451
1452 if (!devm_request_mem_region(&pdev->dev, p->agl_phys, p->agl_size,
1453 res_agl->name)) {
1454 result = -ENXIO;
1455 dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
1456 res_agl->name);
1457 goto err;
1458 }
1459
David Daneyeeae05a2012-08-21 11:45:06 -07001460 if (!devm_request_mem_region(&pdev->dev, p->agl_prt_ctl_phys,
1461 p->agl_prt_ctl_size, res_agl_prt_ctl->name)) {
1462 result = -ENXIO;
1463 dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
1464 res_agl_prt_ctl->name);
1465 goto err;
1466 }
David Daney368bec02012-07-05 18:12:39 +02001467
1468 p->mix = (u64)devm_ioremap(&pdev->dev, p->mix_phys, p->mix_size);
1469 p->agl = (u64)devm_ioremap(&pdev->dev, p->agl_phys, p->agl_size);
David Daneyeeae05a2012-08-21 11:45:06 -07001470 p->agl_prt_ctl = (u64)devm_ioremap(&pdev->dev, p->agl_prt_ctl_phys,
1471 p->agl_prt_ctl_size);
Arvind Yadav162809d2016-12-15 00:33:30 +05301472 if (!p->mix || !p->agl || !p->agl_prt_ctl) {
1473 dev_err(&pdev->dev, "failed to map I/O memory\n");
1474 result = -ENOMEM;
1475 goto err;
1476 }
1477
David Daneyd6aa60a2009-10-14 12:04:41 -07001478 spin_lock_init(&p->lock);
1479
1480 skb_queue_head_init(&p->tx_list);
1481 skb_queue_head_init(&p->rx_list);
1482 tasklet_init(&p->tx_clean_tasklet,
1483 octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
1484
Jiri Pirko01789342011-08-16 06:29:00 +00001485 netdev->priv_flags |= IFF_UNICAST_FLT;
1486
David Daneyd6aa60a2009-10-14 12:04:41 -07001487 netdev->netdev_ops = &octeon_mgmt_ops;
1488 netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
1489
Jarod Wilson109cc162016-10-17 15:54:13 -04001490 netdev->min_mtu = 64 - OCTEON_MGMT_RX_HEADROOM;
1491 netdev->max_mtu = 16383 - OCTEON_MGMT_RX_HEADROOM;
1492
David Daney368bec02012-07-05 18:12:39 +02001493 mac = of_get_mac_address(pdev->dev.of_node);
David Daneyd6aa60a2009-10-14 12:04:41 -07001494
Luka Perkov09ec0d02013-10-30 00:09:12 +01001495 if (mac)
David Daneyf3212382012-08-21 11:45:10 -07001496 memcpy(netdev->dev_addr, mac, ETH_ALEN);
Jiri Pirko15c6ff32013-01-01 03:30:17 +00001497 else
David Daneyf3212382012-08-21 11:45:10 -07001498 eth_hw_addr_random(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001499
David Daney368bec02012-07-05 18:12:39 +02001500 p->phy_np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
1501
Russell King26741a62013-06-27 13:57:32 +01001502 result = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1503 if (result)
1504 goto err;
David Daney368bec02012-07-05 18:12:39 +02001505
David Daneyeeae05a2012-08-21 11:45:06 -07001506 netif_carrier_off(netdev);
David Daney368bec02012-07-05 18:12:39 +02001507 result = register_netdev(netdev);
1508 if (result)
David Daneyd6aa60a2009-10-14 12:04:41 -07001509 goto err;
1510
1511 dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
1512 return 0;
David Daney368bec02012-07-05 18:12:39 +02001513
David Daneyd6aa60a2009-10-14 12:04:41 -07001514err:
Peter Chen46997062016-08-01 15:02:33 +08001515 of_node_put(p->phy_np);
David Daneyd6aa60a2009-10-14 12:04:41 -07001516 free_netdev(netdev);
David Daney368bec02012-07-05 18:12:39 +02001517 return result;
David Daneyd6aa60a2009-10-14 12:04:41 -07001518}
1519
Bill Pemberton5bc7ec72012-12-03 09:23:22 -05001520static int octeon_mgmt_remove(struct platform_device *pdev)
David Daneyd6aa60a2009-10-14 12:04:41 -07001521{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001522 struct net_device *netdev = platform_get_drvdata(pdev);
Peter Chen46997062016-08-01 15:02:33 +08001523 struct octeon_mgmt *p = netdev_priv(netdev);
David Daneyd6aa60a2009-10-14 12:04:41 -07001524
1525 unregister_netdev(netdev);
Peter Chen46997062016-08-01 15:02:33 +08001526 of_node_put(p->phy_np);
David Daneyd6aa60a2009-10-14 12:04:41 -07001527 free_netdev(netdev);
1528 return 0;
1529}
1530
Fabian Frederick437dab42015-03-17 19:37:38 +01001531static const struct of_device_id octeon_mgmt_match[] = {
David Daney368bec02012-07-05 18:12:39 +02001532 {
1533 .compatible = "cavium,octeon-5750-mix",
1534 },
1535 {},
1536};
1537MODULE_DEVICE_TABLE(of, octeon_mgmt_match);
1538
David Daneyd6aa60a2009-10-14 12:04:41 -07001539static struct platform_driver octeon_mgmt_driver = {
1540 .driver = {
1541 .name = "octeon_mgmt",
David Daney368bec02012-07-05 18:12:39 +02001542 .of_match_table = octeon_mgmt_match,
David Daneyd6aa60a2009-10-14 12:04:41 -07001543 },
1544 .probe = octeon_mgmt_probe,
Bill Pemberton5bc7ec72012-12-03 09:23:22 -05001545 .remove = octeon_mgmt_remove,
David Daneyd6aa60a2009-10-14 12:04:41 -07001546};
1547
1548extern void octeon_mdiobus_force_mod_depencency(void);
1549
1550static int __init octeon_mgmt_mod_init(void)
1551{
1552 /* Force our mdiobus driver module to be loaded first. */
1553 octeon_mdiobus_force_mod_depencency();
1554 return platform_driver_register(&octeon_mgmt_driver);
1555}
1556
1557static void __exit octeon_mgmt_mod_exit(void)
1558{
1559 platform_driver_unregister(&octeon_mgmt_driver);
1560}
1561
1562module_init(octeon_mgmt_mod_init);
1563module_exit(octeon_mgmt_mod_exit);
1564
1565MODULE_DESCRIPTION(DRV_DESCRIPTION);
1566MODULE_AUTHOR("David Daney");
1567MODULE_LICENSE("GPL");
1568MODULE_VERSION(DRV_VERSION);