blob: 9511142d436cf0274738c8b21d9f7cac9adcd7e3 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050015#include <linux/cpuidle.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010016#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050017#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080018#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010019#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/irq.h>
Shawn Guo13eed982011-09-06 15:05:25 +080021#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010022#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080023#include <linux/of_irq.h>
24#include <linux/of_platform.h>
Richard Zhao477fce42011-12-14 09:26:47 +080025#include <linux/phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080026#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080027#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080028#include <linux/mfd/syscon.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050029#include <asm/cpuidle.h>
Marc Zyngier58458e02012-01-10 19:44:19 +000030#include <asm/smp_twd.h>
Shawn Guo13eed982011-09-06 15:05:25 +080031#include <asm/hardware/cache-l2x0.h>
32#include <asm/hardware/gic.h>
33#include <asm/mach/arch.h>
34#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010035#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080036
Shawn Guoe3372472012-09-13 21:01:00 +080037#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080038#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080039#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050040
Shawn Guob29b3e62012-10-23 19:00:39 +080041#define IMX6Q_ANALOG_DIGPROG 0x260
42
43static int imx6q_revision(void)
44{
45 struct device_node *np;
46 void __iomem *base;
47 static u32 rev;
48
49 if (!rev) {
50 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
51 if (!np)
52 return IMX_CHIP_REVISION_UNKNOWN;
53 base = of_iomap(np, 0);
54 if (!base) {
55 of_node_put(np);
56 return IMX_CHIP_REVISION_UNKNOWN;
57 }
58 rev = readl_relaxed(base + IMX6Q_ANALOG_DIGPROG);
59 iounmap(base);
60 of_node_put(np);
61 }
62
63 switch (rev & 0xff) {
64 case 0:
65 return IMX_CHIP_REVISION_1_0;
66 case 1:
67 return IMX_CHIP_REVISION_1_1;
68 case 2:
69 return IMX_CHIP_REVISION_1_2;
70 default:
71 return IMX_CHIP_REVISION_UNKNOWN;
72 }
73}
74
Shawn Guo0575fb72011-12-09 00:51:26 +010075void imx6q_restart(char mode, const char *cmd)
76{
77 struct device_node *np;
78 void __iomem *wdog_base;
79
80 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
81 wdog_base = of_iomap(np, 0);
82 if (!wdog_base)
83 goto soft;
84
85 imx_src_prepare_restart();
86
87 /* enable wdog */
88 writew_relaxed(1 << 2, wdog_base);
89 /* write twice to ensure the request will not get ignored */
90 writew_relaxed(1 << 2, wdog_base);
91
92 /* wait for reset to assert ... */
93 mdelay(500);
94
95 pr_err("Watchdog reset failed to assert reset\n");
96
97 /* delay to allow the serial port to show the message */
98 mdelay(50);
99
100soft:
101 /* we'll take a jump through zero as a poor second */
102 soft_restart(0);
103}
104
Richard Zhao477fce42011-12-14 09:26:47 +0800105/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
106static int ksz9021rn_phy_fixup(struct phy_device *phydev)
107{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000108 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800109 /* min rx data delay */
110 phy_write(phydev, 0x0b, 0x8105);
111 phy_write(phydev, 0x0c, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800112
Shawn Guoef441802012-05-08 21:39:33 +0800113 /* max rx/tx clock delay, min rx/tx control delay */
114 phy_write(phydev, 0x0b, 0x8104);
115 phy_write(phydev, 0x0c, 0xf0f0);
116 phy_write(phydev, 0x0b, 0x104);
117 }
Richard Zhao477fce42011-12-14 09:26:47 +0800118
119 return 0;
120}
121
Richard Zhaoa2585612012-04-24 14:19:13 +0800122static void __init imx6q_sabrelite_cko1_setup(void)
123{
124 struct clk *cko1_sel, *ahb, *cko1;
125 unsigned long rate;
126
127 cko1_sel = clk_get_sys(NULL, "cko1_sel");
128 ahb = clk_get_sys(NULL, "ahb");
129 cko1 = clk_get_sys(NULL, "cko1");
130 if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
131 pr_err("cko1 setup failed!\n");
132 goto put_clk;
133 }
134 clk_set_parent(cko1_sel, ahb);
135 rate = clk_round_rate(cko1, 16000000);
136 clk_set_rate(cko1, rate);
Richard Zhaoa2585612012-04-24 14:19:13 +0800137put_clk:
138 if (!IS_ERR(cko1_sel))
139 clk_put(cko1_sel);
140 if (!IS_ERR(ahb))
141 clk_put(ahb);
142 if (!IS_ERR(cko1))
143 clk_put(cko1);
144}
145
Richard Zhao071dea52012-04-27 15:02:59 +0800146static void __init imx6q_sabrelite_init(void)
147{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000148 if (IS_BUILTIN(CONFIG_PHYLIB))
Shawn Guoef441802012-05-08 21:39:33 +0800149 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800150 ksz9021rn_phy_fixup);
Richard Zhaoa2585612012-04-24 14:19:13 +0800151 imx6q_sabrelite_cko1_setup();
Richard Zhao071dea52012-04-27 15:02:59 +0800152}
153
Richard Zhao396bf1c2012-07-12 10:25:24 +0800154static void __init imx6q_usb_init(void)
155{
Dong Aishengbaa64152012-09-05 10:57:15 +0800156 struct regmap *anatop;
Richard Zhao396bf1c2012-07-12 10:25:24 +0800157
158#define HW_ANADIG_USB1_CHRG_DETECT 0x000001b0
159#define HW_ANADIG_USB2_CHRG_DETECT 0x00000210
160
161#define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x00100000
162#define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x00080000
163
Dong Aishengbaa64152012-09-05 10:57:15 +0800164 anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
165 if (!IS_ERR(anatop)) {
166 /*
167 * The external charger detector needs to be disabled,
168 * or the signal at DP will be poor
169 */
170 regmap_write(anatop, HW_ANADIG_USB1_CHRG_DETECT,
171 BM_ANADIG_USB_CHRG_DETECT_EN_B
172 | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
173 regmap_write(anatop, HW_ANADIG_USB2_CHRG_DETECT,
174 BM_ANADIG_USB_CHRG_DETECT_EN_B |
175 BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
176 } else {
177 pr_warn("failed to find fsl,imx6q-anatop regmap\n");
178 }
Richard Zhao396bf1c2012-07-12 10:25:24 +0800179}
180
Shawn Guo13eed982011-09-06 15:05:25 +0800181static void __init imx6q_init_machine(void)
182{
Richard Zhao477fce42011-12-14 09:26:47 +0800183 if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
Richard Zhao071dea52012-04-27 15:02:59 +0800184 imx6q_sabrelite_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800185
Shawn Guo13eed982011-09-06 15:05:25 +0800186 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
187
188 imx6q_pm_init();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800189 imx6q_usb_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800190}
191
Robert Leeb9d18dc2012-05-21 17:50:30 -0500192static struct cpuidle_driver imx6q_cpuidle_driver = {
193 .name = "imx6q_cpuidle",
194 .owner = THIS_MODULE,
195 .en_core_tk_irqen = 1,
196 .states[0] = ARM_CPUIDLE_WFI_STATE,
197 .state_count = 1,
198};
199
200static void __init imx6q_init_late(void)
201{
202 imx_cpuidle_init(&imx6q_cpuidle_driver);
203}
204
Shawn Guo13eed982011-09-06 15:05:25 +0800205static void __init imx6q_map_io(void)
206{
207 imx_lluart_map_io();
208 imx_scu_map_io();
Richard Zhaof4750582011-11-17 18:54:29 +0800209 imx6q_clock_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800210}
211
Shawn Guo13eed982011-09-06 15:05:25 +0800212static const struct of_device_id imx6q_irq_match[] __initconst = {
213 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
Shawn Guo13eed982011-09-06 15:05:25 +0800214 { /* sentinel */ }
215};
216
217static void __init imx6q_init_irq(void)
218{
219 l2x0_of_init(0, ~0UL);
220 imx_src_init();
221 imx_gpc_init();
222 of_irq_init(imx6q_irq_match);
223}
224
225static void __init imx6q_timer_init(void)
226{
227 mx6q_clocks_init();
Marc Zyngier58458e02012-01-10 19:44:19 +0000228 twd_local_timer_of_register();
Shawn Guob29b3e62012-10-23 19:00:39 +0800229 imx_print_silicon_rev("i.MX6Q", imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800230}
231
232static struct sys_timer imx6q_timer = {
233 .init = imx6q_timer_init,
234};
235
236static const char *imx6q_dt_compat[] __initdata = {
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100237 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800238 NULL,
239};
240
241DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100242 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800243 .map_io = imx6q_map_io,
244 .init_irq = imx6q_init_irq,
245 .handle_irq = imx6q_handle_irq,
246 .timer = &imx6q_timer,
247 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500248 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800249 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100250 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800251MACHINE_END