blob: 47d4f2f263d18461b4222047a951c155afe28310 [file] [log] [blame]
David Daney25d967b2009-10-14 12:04:38 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
David Daney775ae9b2013-04-03 09:25:32 +00006 * Copyright (C) 2009-2012 Cavium, Inc.
David Daney25d967b2009-10-14 12:04:38 -07007 */
8
David Daney25d967b2009-10-14 12:04:38 -07009#include <linux/platform_device.h>
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -070010#include <linux/of_address.h>
David Daney2fd46f42012-07-05 18:12:39 +020011#include <linux/of_mdio.h>
12#include <linux/delay.h>
13#include <linux/module.h>
David Daney2fd46f42012-07-05 18:12:39 +020014#include <linux/gfp.h>
David Daney25d967b2009-10-14 12:04:38 -070015#include <linux/phy.h>
David Daney2fd46f42012-07-05 18:12:39 +020016#include <linux/io.h>
David Daney25d967b2009-10-14 12:04:38 -070017
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -070018#ifdef CONFIG_CAVIUM_OCTEON_SOC
David Daney25d967b2009-10-14 12:04:38 -070019#include <asm/octeon/octeon.h>
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -070020#endif
David Daney25d967b2009-10-14 12:04:38 -070021
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -070022#define DRV_VERSION "1.1"
23#define DRV_DESCRIPTION "Cavium Networks Octeon/ThunderX SMI/MDIO driver"
David Daney25d967b2009-10-14 12:04:38 -070024
David Daney2fd46f42012-07-05 18:12:39 +020025#define SMI_CMD 0x0
26#define SMI_WR_DAT 0x8
27#define SMI_RD_DAT 0x10
28#define SMI_CLK 0x18
29#define SMI_EN 0x20
30
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -070031#ifdef __BIG_ENDIAN_BITFIELD
32#define OCT_MDIO_BITFIELD_FIELD(field, more) \
33 field; \
34 more
35
36#else
37#define OCT_MDIO_BITFIELD_FIELD(field, more) \
38 more \
39 field;
40
41#endif
42
43union cvmx_smix_clk {
44 u64 u64;
45 struct cvmx_smix_clk_s {
46 OCT_MDIO_BITFIELD_FIELD(u64 reserved_25_63:39,
47 OCT_MDIO_BITFIELD_FIELD(u64 mode:1,
48 OCT_MDIO_BITFIELD_FIELD(u64 reserved_21_23:3,
49 OCT_MDIO_BITFIELD_FIELD(u64 sample_hi:5,
50 OCT_MDIO_BITFIELD_FIELD(u64 sample_mode:1,
51 OCT_MDIO_BITFIELD_FIELD(u64 reserved_14_14:1,
52 OCT_MDIO_BITFIELD_FIELD(u64 clk_idle:1,
53 OCT_MDIO_BITFIELD_FIELD(u64 preamble:1,
54 OCT_MDIO_BITFIELD_FIELD(u64 sample:4,
55 OCT_MDIO_BITFIELD_FIELD(u64 phase:8,
56 ;))))))))))
57 } s;
58};
59
60union cvmx_smix_cmd {
61 u64 u64;
62 struct cvmx_smix_cmd_s {
63 OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
64 OCT_MDIO_BITFIELD_FIELD(u64 phy_op:2,
65 OCT_MDIO_BITFIELD_FIELD(u64 reserved_13_15:3,
66 OCT_MDIO_BITFIELD_FIELD(u64 phy_adr:5,
67 OCT_MDIO_BITFIELD_FIELD(u64 reserved_5_7:3,
68 OCT_MDIO_BITFIELD_FIELD(u64 reg_adr:5,
69 ;))))))
70 } s;
71};
72
73union cvmx_smix_en {
74 u64 u64;
75 struct cvmx_smix_en_s {
76 OCT_MDIO_BITFIELD_FIELD(u64 reserved_1_63:63,
77 OCT_MDIO_BITFIELD_FIELD(u64 en:1,
78 ;))
79 } s;
80};
81
82union cvmx_smix_rd_dat {
83 u64 u64;
84 struct cvmx_smix_rd_dat_s {
85 OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
86 OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
87 OCT_MDIO_BITFIELD_FIELD(u64 val:1,
88 OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
89 ;))))
90 } s;
91};
92
93union cvmx_smix_wr_dat {
94 u64 u64;
95 struct cvmx_smix_wr_dat_s {
96 OCT_MDIO_BITFIELD_FIELD(u64 reserved_18_63:46,
97 OCT_MDIO_BITFIELD_FIELD(u64 pending:1,
98 OCT_MDIO_BITFIELD_FIELD(u64 val:1,
99 OCT_MDIO_BITFIELD_FIELD(u64 dat:16,
100 ;))))
101 } s;
102};
103
David Daney775ae9b2013-04-03 09:25:32 +0000104enum octeon_mdiobus_mode {
105 UNINIT = 0,
106 C22,
107 C45
108};
109
David Daney25d967b2009-10-14 12:04:38 -0700110struct octeon_mdiobus {
111 struct mii_bus *mii_bus;
David Daney2fd46f42012-07-05 18:12:39 +0200112 u64 register_base;
113 resource_size_t mdio_phys;
114 resource_size_t regsize;
David Daney775ae9b2013-04-03 09:25:32 +0000115 enum octeon_mdiobus_mode mode;
David Daney25d967b2009-10-14 12:04:38 -0700116};
117
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700118#ifdef CONFIG_CAVIUM_OCTEON_SOC
119static void oct_mdio_writeq(u64 val, u64 addr)
120{
121 cvmx_write_csr(addr, val);
122}
123
124static u64 oct_mdio_readq(u64 addr)
125{
126 return cvmx_read_csr(addr);
127}
128#else
129#define oct_mdio_writeq(val, addr) writeq_relaxed(val, (void *)addr)
130#define oct_mdio_readq(addr) readq_relaxed((void *)addr)
131#endif
132
David Daney775ae9b2013-04-03 09:25:32 +0000133static void octeon_mdiobus_set_mode(struct octeon_mdiobus *p,
134 enum octeon_mdiobus_mode m)
135{
136 union cvmx_smix_clk smi_clk;
137
138 if (m == p->mode)
139 return;
140
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700141 smi_clk.u64 = oct_mdio_readq(p->register_base + SMI_CLK);
David Daney775ae9b2013-04-03 09:25:32 +0000142 smi_clk.s.mode = (m == C45) ? 1 : 0;
143 smi_clk.s.preamble = 1;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700144 oct_mdio_writeq(smi_clk.u64, p->register_base + SMI_CLK);
David Daney775ae9b2013-04-03 09:25:32 +0000145 p->mode = m;
146}
147
148static int octeon_mdiobus_c45_addr(struct octeon_mdiobus *p,
149 int phy_id, int regnum)
150{
151 union cvmx_smix_cmd smi_cmd;
152 union cvmx_smix_wr_dat smi_wr;
153 int timeout = 1000;
154
155 octeon_mdiobus_set_mode(p, C45);
156
157 smi_wr.u64 = 0;
158 smi_wr.s.dat = regnum & 0xffff;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700159 oct_mdio_writeq(smi_wr.u64, p->register_base + SMI_WR_DAT);
David Daney775ae9b2013-04-03 09:25:32 +0000160
161 regnum = (regnum >> 16) & 0x1f;
162
163 smi_cmd.u64 = 0;
164 smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_45_ADDRESS */
165 smi_cmd.s.phy_adr = phy_id;
166 smi_cmd.s.reg_adr = regnum;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700167 oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
David Daney775ae9b2013-04-03 09:25:32 +0000168
169 do {
170 /* Wait 1000 clocks so we don't saturate the RSL bus
171 * doing reads.
172 */
173 __delay(1000);
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700174 smi_wr.u64 = oct_mdio_readq(p->register_base + SMI_WR_DAT);
David Daney775ae9b2013-04-03 09:25:32 +0000175 } while (smi_wr.s.pending && --timeout);
176
177 if (timeout <= 0)
178 return -EIO;
179 return 0;
180}
181
David Daney25d967b2009-10-14 12:04:38 -0700182static int octeon_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
183{
184 struct octeon_mdiobus *p = bus->priv;
185 union cvmx_smix_cmd smi_cmd;
186 union cvmx_smix_rd_dat smi_rd;
David Daney775ae9b2013-04-03 09:25:32 +0000187 unsigned int op = 1; /* MDIO_CLAUSE_22_READ */
David Daney25d967b2009-10-14 12:04:38 -0700188 int timeout = 1000;
189
David Daney775ae9b2013-04-03 09:25:32 +0000190 if (regnum & MII_ADDR_C45) {
191 int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
192 if (r < 0)
193 return r;
194
195 regnum = (regnum >> 16) & 0x1f;
196 op = 3; /* MDIO_CLAUSE_45_READ */
197 } else {
198 octeon_mdiobus_set_mode(p, C22);
199 }
200
201
David Daney25d967b2009-10-14 12:04:38 -0700202 smi_cmd.u64 = 0;
David Daney775ae9b2013-04-03 09:25:32 +0000203 smi_cmd.s.phy_op = op;
David Daney25d967b2009-10-14 12:04:38 -0700204 smi_cmd.s.phy_adr = phy_id;
205 smi_cmd.s.reg_adr = regnum;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700206 oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
David Daney25d967b2009-10-14 12:04:38 -0700207
208 do {
David Daney775ae9b2013-04-03 09:25:32 +0000209 /* Wait 1000 clocks so we don't saturate the RSL bus
David Daney25d967b2009-10-14 12:04:38 -0700210 * doing reads.
211 */
David Daney2fd46f42012-07-05 18:12:39 +0200212 __delay(1000);
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700213 smi_rd.u64 = oct_mdio_readq(p->register_base + SMI_RD_DAT);
David Daney25d967b2009-10-14 12:04:38 -0700214 } while (smi_rd.s.pending && --timeout);
215
216 if (smi_rd.s.val)
217 return smi_rd.s.dat;
218 else
219 return -EIO;
220}
221
222static int octeon_mdiobus_write(struct mii_bus *bus, int phy_id,
223 int regnum, u16 val)
224{
225 struct octeon_mdiobus *p = bus->priv;
226 union cvmx_smix_cmd smi_cmd;
227 union cvmx_smix_wr_dat smi_wr;
David Daney775ae9b2013-04-03 09:25:32 +0000228 unsigned int op = 0; /* MDIO_CLAUSE_22_WRITE */
David Daney25d967b2009-10-14 12:04:38 -0700229 int timeout = 1000;
230
David Daney775ae9b2013-04-03 09:25:32 +0000231
232 if (regnum & MII_ADDR_C45) {
233 int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
234 if (r < 0)
235 return r;
236
237 regnum = (regnum >> 16) & 0x1f;
238 op = 1; /* MDIO_CLAUSE_45_WRITE */
239 } else {
240 octeon_mdiobus_set_mode(p, C22);
241 }
242
David Daney25d967b2009-10-14 12:04:38 -0700243 smi_wr.u64 = 0;
244 smi_wr.s.dat = val;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700245 oct_mdio_writeq(smi_wr.u64, p->register_base + SMI_WR_DAT);
David Daney25d967b2009-10-14 12:04:38 -0700246
247 smi_cmd.u64 = 0;
David Daney775ae9b2013-04-03 09:25:32 +0000248 smi_cmd.s.phy_op = op;
David Daney25d967b2009-10-14 12:04:38 -0700249 smi_cmd.s.phy_adr = phy_id;
250 smi_cmd.s.reg_adr = regnum;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700251 oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
David Daney25d967b2009-10-14 12:04:38 -0700252
253 do {
David Daney775ae9b2013-04-03 09:25:32 +0000254 /* Wait 1000 clocks so we don't saturate the RSL bus
David Daney25d967b2009-10-14 12:04:38 -0700255 * doing reads.
256 */
David Daney2fd46f42012-07-05 18:12:39 +0200257 __delay(1000);
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700258 smi_wr.u64 = oct_mdio_readq(p->register_base + SMI_WR_DAT);
David Daney25d967b2009-10-14 12:04:38 -0700259 } while (smi_wr.s.pending && --timeout);
260
261 if (timeout <= 0)
262 return -EIO;
263
264 return 0;
265}
266
Bill Pemberton633d1592012-12-03 09:24:14 -0500267static int octeon_mdiobus_probe(struct platform_device *pdev)
David Daney25d967b2009-10-14 12:04:38 -0700268{
269 struct octeon_mdiobus *bus;
Andrew Lunn35d2aea2016-01-06 20:11:14 +0100270 struct mii_bus *mii_bus;
David Daney2fd46f42012-07-05 18:12:39 +0200271 struct resource *res_mem;
David Daney6c178122010-04-01 18:17:54 -0700272 union cvmx_smix_en smi_en;
David Daney25d967b2009-10-14 12:04:38 -0700273 int err = -ENOENT;
274
Andrew Lunn35d2aea2016-01-06 20:11:14 +0100275 mii_bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*bus));
276 if (!mii_bus)
David Daney25d967b2009-10-14 12:04:38 -0700277 return -ENOMEM;
278
David Daney2fd46f42012-07-05 18:12:39 +0200279 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
David Daney2fd46f42012-07-05 18:12:39 +0200280 if (res_mem == NULL) {
281 dev_err(&pdev->dev, "found no memory resource\n");
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700282 return -ENXIO;
David Daney2fd46f42012-07-05 18:12:39 +0200283 }
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700284
Andrew Lunn35d2aea2016-01-06 20:11:14 +0100285 bus = mii_bus->priv;
286 bus->mii_bus = mii_bus;
David Daney2fd46f42012-07-05 18:12:39 +0200287 bus->mdio_phys = res_mem->start;
288 bus->regsize = resource_size(res_mem);
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700289
David Daney2fd46f42012-07-05 18:12:39 +0200290 if (!devm_request_mem_region(&pdev->dev, bus->mdio_phys, bus->regsize,
291 res_mem->name)) {
292 dev_err(&pdev->dev, "request_mem_region failed\n");
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700293 return -ENXIO;
David Daney2fd46f42012-07-05 18:12:39 +0200294 }
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700295
David Daney2fd46f42012-07-05 18:12:39 +0200296 bus->register_base =
297 (u64)devm_ioremap(&pdev->dev, bus->mdio_phys, bus->regsize);
Radha Mohan Chintakuntlade9e3972015-07-28 15:12:12 -0700298 if (!bus->register_base) {
299 dev_err(&pdev->dev, "dev_ioremap failed\n");
300 return -ENOMEM;
301 }
David Daney25d967b2009-10-14 12:04:38 -0700302
David Daney6c178122010-04-01 18:17:54 -0700303 smi_en.u64 = 0;
304 smi_en.s.en = 1;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700305 oct_mdio_writeq(smi_en.u64, bus->register_base + SMI_EN);
David Daney25d967b2009-10-14 12:04:38 -0700306
307 bus->mii_bus->priv = bus;
David Daney25d967b2009-10-14 12:04:38 -0700308 bus->mii_bus->name = "mdio-octeon";
David Daney2fd46f42012-07-05 18:12:39 +0200309 snprintf(bus->mii_bus->id, MII_BUS_ID_SIZE, "%llx", bus->register_base);
David Daney25d967b2009-10-14 12:04:38 -0700310 bus->mii_bus->parent = &pdev->dev;
311
312 bus->mii_bus->read = octeon_mdiobus_read;
313 bus->mii_bus->write = octeon_mdiobus_write;
314
Libo Chenf8825662013-08-21 18:15:15 +0800315 platform_set_drvdata(pdev, bus);
David Daney25d967b2009-10-14 12:04:38 -0700316
David Daney2fd46f42012-07-05 18:12:39 +0200317 err = of_mdiobus_register(bus->mii_bus, pdev->dev.of_node);
David Daney25d967b2009-10-14 12:04:38 -0700318 if (err)
David Daney2fd46f42012-07-05 18:12:39 +0200319 goto fail_register;
David Daney25d967b2009-10-14 12:04:38 -0700320
321 dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
322
323 return 0;
David Daney2fd46f42012-07-05 18:12:39 +0200324fail_register:
David Daney25d967b2009-10-14 12:04:38 -0700325 mdiobus_free(bus->mii_bus);
David Daney6c178122010-04-01 18:17:54 -0700326 smi_en.u64 = 0;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700327 oct_mdio_writeq(smi_en.u64, bus->register_base + SMI_EN);
David Daney25d967b2009-10-14 12:04:38 -0700328 return err;
329}
330
Bill Pemberton633d1592012-12-03 09:24:14 -0500331static int octeon_mdiobus_remove(struct platform_device *pdev)
David Daney25d967b2009-10-14 12:04:38 -0700332{
333 struct octeon_mdiobus *bus;
David Daney6c178122010-04-01 18:17:54 -0700334 union cvmx_smix_en smi_en;
David Daney25d967b2009-10-14 12:04:38 -0700335
Jingoo Han2c0c4fb2013-09-02 17:10:09 +0900336 bus = platform_get_drvdata(pdev);
David Daney25d967b2009-10-14 12:04:38 -0700337
338 mdiobus_unregister(bus->mii_bus);
339 mdiobus_free(bus->mii_bus);
David Daney6c178122010-04-01 18:17:54 -0700340 smi_en.u64 = 0;
Radha Mohan Chintakuntlaa6d67862015-07-28 15:12:11 -0700341 oct_mdio_writeq(smi_en.u64, bus->register_base + SMI_EN);
David Daney25d967b2009-10-14 12:04:38 -0700342 return 0;
343}
344
Fabian Frederickd8a7dad2015-03-17 19:40:23 +0100345static const struct of_device_id octeon_mdiobus_match[] = {
David Daney2fd46f42012-07-05 18:12:39 +0200346 {
347 .compatible = "cavium,octeon-3860-mdio",
348 },
349 {},
350};
351MODULE_DEVICE_TABLE(of, octeon_mdiobus_match);
352
David Daney25d967b2009-10-14 12:04:38 -0700353static struct platform_driver octeon_mdiobus_driver = {
354 .driver = {
355 .name = "mdio-octeon",
David Daney2fd46f42012-07-05 18:12:39 +0200356 .of_match_table = octeon_mdiobus_match,
David Daney25d967b2009-10-14 12:04:38 -0700357 },
358 .probe = octeon_mdiobus_probe,
Bill Pemberton633d1592012-12-03 09:24:14 -0500359 .remove = octeon_mdiobus_remove,
David Daney25d967b2009-10-14 12:04:38 -0700360};
361
362void octeon_mdiobus_force_mod_depencency(void)
363{
364 /* Let ethernet drivers force us to be loaded. */
365}
366EXPORT_SYMBOL(octeon_mdiobus_force_mod_depencency);
367
Sachin Kamat9fad0c92013-03-20 01:41:32 +0000368module_platform_driver(octeon_mdiobus_driver);
David Daney25d967b2009-10-14 12:04:38 -0700369
370MODULE_DESCRIPTION(DRV_DESCRIPTION);
371MODULE_VERSION(DRV_VERSION);
372MODULE_AUTHOR("David Daney");
373MODULE_LICENSE("GPL");