Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dss.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DSS" |
| 24 | |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/io.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 27 | #include <linux/export.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 28 | #include <linux/err.h> |
| 29 | #include <linux/delay.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 30 | #include <linux/seq_file.h> |
| 31 | #include <linux/clk.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 33 | #include <linux/pm_runtime.h> |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 34 | #include <linux/gfp.h> |
Tomi Valkeinen | 33366d0 | 2012-09-28 13:54:35 +0300 | [diff] [blame] | 35 | #include <linux/sizes.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 36 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 37 | #include <video/omapdss.h> |
Tony Lindgren | 2c799ce | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 38 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 39 | #include "dss.h" |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 40 | #include "dss_features.h" |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 41 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 42 | #define DSS_SZ_REGS SZ_512 |
| 43 | |
| 44 | struct dss_reg { |
| 45 | u16 idx; |
| 46 | }; |
| 47 | |
| 48 | #define DSS_REG(idx) ((const struct dss_reg) { idx }) |
| 49 | |
| 50 | #define DSS_REVISION DSS_REG(0x0000) |
| 51 | #define DSS_SYSCONFIG DSS_REG(0x0010) |
| 52 | #define DSS_SYSSTATUS DSS_REG(0x0014) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 53 | #define DSS_CONTROL DSS_REG(0x0040) |
| 54 | #define DSS_SDI_CONTROL DSS_REG(0x0044) |
| 55 | #define DSS_PLL_CONTROL DSS_REG(0x0048) |
| 56 | #define DSS_SDI_STATUS DSS_REG(0x005C) |
| 57 | |
| 58 | #define REG_GET(idx, start, end) \ |
| 59 | FLD_GET(dss_read_reg(idx), start, end) |
| 60 | |
| 61 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 62 | dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end)) |
| 63 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 64 | static int dss_runtime_get(void); |
| 65 | static void dss_runtime_put(void); |
| 66 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 67 | struct dss_features { |
| 68 | u8 fck_div_max; |
| 69 | u8 dss_fck_multiplier; |
| 70 | const char *clk_name; |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 71 | int (*dpi_select_source)(enum omap_channel channel); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 72 | }; |
| 73 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 74 | static struct { |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 75 | struct platform_device *pdev; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 76 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 77 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 78 | struct clk *dpll4_m4_ck; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 79 | struct clk *dss_clk; |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 80 | unsigned long dss_clk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 81 | |
| 82 | unsigned long cache_req_pck; |
| 83 | unsigned long cache_prate; |
| 84 | struct dss_clock_info cache_dss_cinfo; |
| 85 | struct dispc_clock_info cache_dispc_cinfo; |
| 86 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 87 | enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI]; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 88 | enum omap_dss_clk_source dispc_clk_source; |
| 89 | enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS]; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 90 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 91 | bool ctx_valid; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 92 | u32 ctx[DSS_SZ_REGS / sizeof(u32)]; |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 93 | |
| 94 | const struct dss_features *feat; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 95 | } dss; |
| 96 | |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 97 | static const char * const dss_generic_clk_source_names[] = { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 98 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC", |
| 99 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI", |
| 100 | [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK", |
Tomi Valkeinen | 901e5fe | 2011-11-30 17:34:52 +0200 | [diff] [blame] | 101 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC", |
| 102 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 103 | }; |
| 104 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 105 | static inline void dss_write_reg(const struct dss_reg idx, u32 val) |
| 106 | { |
| 107 | __raw_writel(val, dss.base + idx.idx); |
| 108 | } |
| 109 | |
| 110 | static inline u32 dss_read_reg(const struct dss_reg idx) |
| 111 | { |
| 112 | return __raw_readl(dss.base + idx.idx); |
| 113 | } |
| 114 | |
| 115 | #define SR(reg) \ |
| 116 | dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg) |
| 117 | #define RR(reg) \ |
| 118 | dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)]) |
| 119 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 120 | static void dss_save_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 121 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 122 | DSSDBG("dss_save_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 123 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 124 | SR(CONTROL); |
| 125 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 126 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 127 | OMAP_DISPLAY_TYPE_SDI) { |
| 128 | SR(SDI_CONTROL); |
| 129 | SR(PLL_CONTROL); |
| 130 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 131 | |
| 132 | dss.ctx_valid = true; |
| 133 | |
| 134 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 135 | } |
| 136 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 137 | static void dss_restore_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 138 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 139 | DSSDBG("dss_restore_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 140 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 141 | if (!dss.ctx_valid) |
| 142 | return; |
| 143 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 144 | RR(CONTROL); |
| 145 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 146 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 147 | OMAP_DISPLAY_TYPE_SDI) { |
| 148 | RR(SDI_CONTROL); |
| 149 | RR(PLL_CONTROL); |
| 150 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 151 | |
| 152 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | #undef SR |
| 156 | #undef RR |
| 157 | |
Archit Taneja | bdb736a | 2012-11-28 17:01:39 +0530 | [diff] [blame] | 158 | int dss_get_ctx_loss_count(void) |
| 159 | { |
| 160 | struct omap_dss_board_info *board_data = dss.pdev->dev.platform_data; |
| 161 | int cnt; |
| 162 | |
| 163 | if (!board_data->get_context_loss_count) |
| 164 | return -ENOENT; |
| 165 | |
| 166 | cnt = board_data->get_context_loss_count(&dss.pdev->dev); |
| 167 | |
| 168 | WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt); |
| 169 | |
| 170 | return cnt; |
| 171 | } |
| 172 | |
Archit Taneja | 889b4fd | 2012-07-20 17:18:49 +0530 | [diff] [blame] | 173 | void dss_sdi_init(int datapairs) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 174 | { |
| 175 | u32 l; |
| 176 | |
| 177 | BUG_ON(datapairs > 3 || datapairs < 1); |
| 178 | |
| 179 | l = dss_read_reg(DSS_SDI_CONTROL); |
| 180 | l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */ |
| 181 | l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */ |
| 182 | l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */ |
| 183 | dss_write_reg(DSS_SDI_CONTROL, l); |
| 184 | |
| 185 | l = dss_read_reg(DSS_PLL_CONTROL); |
| 186 | l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */ |
| 187 | l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */ |
| 188 | l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */ |
| 189 | dss_write_reg(DSS_PLL_CONTROL, l); |
| 190 | } |
| 191 | |
| 192 | int dss_sdi_enable(void) |
| 193 | { |
| 194 | unsigned long timeout; |
| 195 | |
| 196 | dispc_pck_free_enable(1); |
| 197 | |
| 198 | /* Reset SDI PLL */ |
| 199 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */ |
| 200 | udelay(1); /* wait 2x PCLK */ |
| 201 | |
| 202 | /* Lock SDI PLL */ |
| 203 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */ |
| 204 | |
| 205 | /* Waiting for PLL lock request to complete */ |
| 206 | timeout = jiffies + msecs_to_jiffies(500); |
| 207 | while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) { |
| 208 | if (time_after_eq(jiffies, timeout)) { |
| 209 | DSSERR("PLL lock request timed out\n"); |
| 210 | goto err1; |
| 211 | } |
| 212 | } |
| 213 | |
| 214 | /* Clearing PLL_GO bit */ |
| 215 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28); |
| 216 | |
| 217 | /* Waiting for PLL to lock */ |
| 218 | timeout = jiffies + msecs_to_jiffies(500); |
| 219 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) { |
| 220 | if (time_after_eq(jiffies, timeout)) { |
| 221 | DSSERR("PLL lock timed out\n"); |
| 222 | goto err1; |
| 223 | } |
| 224 | } |
| 225 | |
| 226 | dispc_lcd_enable_signal(1); |
| 227 | |
| 228 | /* Waiting for SDI reset to complete */ |
| 229 | timeout = jiffies + msecs_to_jiffies(500); |
| 230 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) { |
| 231 | if (time_after_eq(jiffies, timeout)) { |
| 232 | DSSERR("SDI reset timed out\n"); |
| 233 | goto err2; |
| 234 | } |
| 235 | } |
| 236 | |
| 237 | return 0; |
| 238 | |
| 239 | err2: |
| 240 | dispc_lcd_enable_signal(0); |
| 241 | err1: |
| 242 | /* Reset SDI PLL */ |
| 243 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 244 | |
| 245 | dispc_pck_free_enable(0); |
| 246 | |
| 247 | return -ETIMEDOUT; |
| 248 | } |
| 249 | |
| 250 | void dss_sdi_disable(void) |
| 251 | { |
| 252 | dispc_lcd_enable_signal(0); |
| 253 | |
| 254 | dispc_pck_free_enable(0); |
| 255 | |
| 256 | /* Reset SDI PLL */ |
| 257 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 258 | } |
| 259 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 260 | const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 261 | { |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 262 | return dss_generic_clk_source_names[clk_src]; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 263 | } |
| 264 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 265 | void dss_dump_clocks(struct seq_file *s) |
| 266 | { |
| 267 | unsigned long dpll4_ck_rate; |
| 268 | unsigned long dpll4_m4_ck_rate; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 269 | const char *fclk_name, *fclk_real_name; |
| 270 | unsigned long fclk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 271 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 272 | if (dss_runtime_get()) |
| 273 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 274 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 275 | seq_printf(s, "- DSS -\n"); |
| 276 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 277 | fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
| 278 | fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 279 | fclk_rate = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 280 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 281 | if (dss.dpll4_m4_ck) { |
| 282 | dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 283 | dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck); |
| 284 | |
| 285 | seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate); |
| 286 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 287 | seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n", |
| 288 | fclk_name, fclk_real_name, dpll4_ck_rate, |
| 289 | dpll4_ck_rate / dpll4_m4_ck_rate, |
| 290 | dss.feat->dss_fck_multiplier, fclk_rate); |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 291 | } else { |
| 292 | seq_printf(s, "%s (%s) = %lu\n", |
| 293 | fclk_name, fclk_real_name, |
| 294 | fclk_rate); |
| 295 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 296 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 297 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 298 | } |
| 299 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 300 | static void dss_dump_regs(struct seq_file *s) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 301 | { |
| 302 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r)) |
| 303 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 304 | if (dss_runtime_get()) |
| 305 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 306 | |
| 307 | DUMPREG(DSS_REVISION); |
| 308 | DUMPREG(DSS_SYSCONFIG); |
| 309 | DUMPREG(DSS_SYSSTATUS); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 310 | DUMPREG(DSS_CONTROL); |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 311 | |
| 312 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 313 | OMAP_DISPLAY_TYPE_SDI) { |
| 314 | DUMPREG(DSS_SDI_CONTROL); |
| 315 | DUMPREG(DSS_PLL_CONTROL); |
| 316 | DUMPREG(DSS_SDI_STATUS); |
| 317 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 318 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 319 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 320 | #undef DUMPREG |
| 321 | } |
| 322 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 323 | static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 324 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 325 | struct platform_device *dsidev; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 326 | int b; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 327 | u8 start, end; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 328 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 329 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 330 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 331 | b = 0; |
| 332 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 333 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 334 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 335 | dsidev = dsi_get_dsidev_from_id(0); |
| 336 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 337 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 338 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 339 | b = 2; |
| 340 | dsidev = dsi_get_dsidev_from_id(1); |
| 341 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 342 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 343 | default: |
| 344 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 345 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 346 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 347 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 348 | dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end); |
| 349 | |
| 350 | REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 351 | |
| 352 | dss.dispc_clk_source = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 353 | } |
| 354 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 355 | void dss_select_dsi_clk_source(int dsi_module, |
| 356 | enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 357 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 358 | struct platform_device *dsidev; |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 359 | int b, pos; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 360 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 361 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 362 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 363 | b = 0; |
| 364 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 365 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI: |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 366 | BUG_ON(dsi_module != 0); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 367 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 368 | dsidev = dsi_get_dsidev_from_id(0); |
| 369 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 370 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 371 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI: |
| 372 | BUG_ON(dsi_module != 1); |
| 373 | b = 1; |
| 374 | dsidev = dsi_get_dsidev_from_id(1); |
| 375 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
| 376 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 377 | default: |
| 378 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 379 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 380 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 381 | |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 382 | pos = dsi_module == 0 ? 1 : 10; |
| 383 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 384 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 385 | dss.dsi_clk_source[dsi_module] = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 386 | } |
| 387 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 388 | void dss_select_lcd_clk_source(enum omap_channel channel, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 389 | enum omap_dss_clk_source clk_src) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 390 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 391 | struct platform_device *dsidev; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 392 | int b, ix, pos; |
| 393 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 394 | if (!dss_has_feature(FEAT_LCD_CLK_SRC)) { |
| 395 | dss_select_dispc_clk_source(clk_src); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 396 | return; |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 397 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 398 | |
| 399 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 400 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 401 | b = 0; |
| 402 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 403 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 404 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD); |
| 405 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 406 | dsidev = dsi_get_dsidev_from_id(0); |
| 407 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 408 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 409 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 410 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 && |
| 411 | channel != OMAP_DSS_CHANNEL_LCD3); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 412 | b = 1; |
| 413 | dsidev = dsi_get_dsidev_from_id(1); |
| 414 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 415 | break; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 416 | default: |
| 417 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 418 | return; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 419 | } |
| 420 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 421 | pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 422 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 423 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */ |
| 424 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 425 | ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 426 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 427 | dss.lcd_clk_source[ix] = clk_src; |
| 428 | } |
| 429 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 430 | enum omap_dss_clk_source dss_get_dispc_clk_source(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 431 | { |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 432 | return dss.dispc_clk_source; |
| 433 | } |
| 434 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 435 | enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module) |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 436 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 437 | return dss.dsi_clk_source[dsi_module]; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 438 | } |
| 439 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 440 | enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 441 | { |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 442 | if (dss_has_feature(FEAT_LCD_CLK_SRC)) { |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 443 | int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 444 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 445 | return dss.lcd_clk_source[ix]; |
| 446 | } else { |
| 447 | /* LCD_CLK source is the same as DISPC_FCLK source for |
| 448 | * OMAP2 and OMAP3 */ |
| 449 | return dss.dispc_clk_source; |
| 450 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 451 | } |
| 452 | |
Tomi Valkeinen | 930b027 | 2012-10-15 13:27:04 +0300 | [diff] [blame] | 453 | /* calculate clock rates using dividers in cinfo */ |
| 454 | int dss_calc_clock_rates(struct dss_clock_info *cinfo) |
| 455 | { |
| 456 | if (dss.dpll4_m4_ck) { |
| 457 | unsigned long prate; |
| 458 | |
| 459 | if (cinfo->fck_div > dss.feat->fck_div_max || |
| 460 | cinfo->fck_div == 0) |
| 461 | return -EINVAL; |
| 462 | |
| 463 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 464 | |
| 465 | cinfo->fck = prate / cinfo->fck_div * |
| 466 | dss.feat->dss_fck_multiplier; |
| 467 | } else { |
| 468 | if (cinfo->fck_div != 0) |
| 469 | return -EINVAL; |
| 470 | cinfo->fck = clk_get_rate(dss.dss_clk); |
| 471 | } |
| 472 | |
| 473 | return 0; |
| 474 | } |
| 475 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 476 | int dss_set_clock_div(struct dss_clock_info *cinfo) |
| 477 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 478 | if (dss.dpll4_m4_ck) { |
| 479 | unsigned long prate; |
| 480 | int r; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 481 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 482 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 483 | DSSDBG("dpll4_m4 = %ld\n", prate); |
| 484 | |
| 485 | r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div); |
| 486 | if (r) |
| 487 | return r; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 488 | } else { |
| 489 | if (cinfo->fck_div != 0) |
| 490 | return -EINVAL; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 491 | } |
| 492 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 493 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 494 | |
| 495 | WARN_ONCE(dss.dss_clk_rate != cinfo->fck, "clk rate mismatch"); |
| 496 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 497 | DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div); |
| 498 | |
| 499 | return 0; |
| 500 | } |
| 501 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 502 | unsigned long dss_get_dpll4_rate(void) |
| 503 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 504 | if (dss.dpll4_m4_ck) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 505 | return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 506 | else |
| 507 | return 0; |
| 508 | } |
| 509 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 510 | unsigned long dss_get_dispc_clk_rate(void) |
| 511 | { |
| 512 | return dss.dss_clk_rate; |
| 513 | } |
| 514 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 515 | static int dss_setup_default_clock(void) |
| 516 | { |
| 517 | unsigned long max_dss_fck, prate; |
| 518 | unsigned fck_div; |
| 519 | struct dss_clock_info dss_cinfo = { 0 }; |
| 520 | int r; |
| 521 | |
| 522 | if (dss.dpll4_m4_ck == NULL) |
| 523 | return 0; |
| 524 | |
| 525 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 526 | |
| 527 | prate = dss_get_dpll4_rate(); |
| 528 | |
| 529 | fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier, |
| 530 | max_dss_fck); |
| 531 | |
| 532 | dss_cinfo.fck_div = fck_div; |
| 533 | |
| 534 | r = dss_calc_clock_rates(&dss_cinfo); |
| 535 | if (r) |
| 536 | return r; |
| 537 | |
| 538 | r = dss_set_clock_div(&dss_cinfo); |
| 539 | if (r) |
| 540 | return r; |
| 541 | |
| 542 | return 0; |
| 543 | } |
| 544 | |
Archit Taneja | 6d523e7 | 2012-06-21 09:33:55 +0530 | [diff] [blame] | 545 | int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo, |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 546 | struct dispc_clock_info *dispc_cinfo) |
| 547 | { |
| 548 | unsigned long prate; |
| 549 | struct dss_clock_info best_dss; |
| 550 | struct dispc_clock_info best_dispc; |
| 551 | |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 552 | unsigned long fck, max_dss_fck; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 553 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 554 | u16 fck_div; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 555 | |
| 556 | int match = 0; |
| 557 | int min_fck_per_pck; |
| 558 | |
| 559 | prate = dss_get_dpll4_rate(); |
| 560 | |
Taneja, Archit | 31ef823 | 2011-03-14 23:28:22 -0500 | [diff] [blame] | 561 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 562 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 563 | fck = clk_get_rate(dss.dss_clk); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 564 | if (req_pck == dss.cache_req_pck && prate == dss.cache_prate && |
| 565 | dss.cache_dss_cinfo.fck == fck) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 566 | DSSDBG("dispc clock info found from cache.\n"); |
| 567 | *dss_cinfo = dss.cache_dss_cinfo; |
| 568 | *dispc_cinfo = dss.cache_dispc_cinfo; |
| 569 | return 0; |
| 570 | } |
| 571 | |
| 572 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 573 | |
| 574 | if (min_fck_per_pck && |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 575 | req_pck * min_fck_per_pck > max_dss_fck) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 576 | DSSERR("Requested pixel clock not possible with the current " |
| 577 | "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning " |
| 578 | "the constraint off.\n"); |
| 579 | min_fck_per_pck = 0; |
| 580 | } |
| 581 | |
| 582 | retry: |
| 583 | memset(&best_dss, 0, sizeof(best_dss)); |
| 584 | memset(&best_dispc, 0, sizeof(best_dispc)); |
| 585 | |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 586 | if (dss.dpll4_m4_ck == NULL) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 587 | struct dispc_clock_info cur_dispc; |
| 588 | /* XXX can we change the clock on omap2? */ |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 589 | fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 590 | fck_div = 1; |
| 591 | |
Archit Taneja | 6d523e7 | 2012-06-21 09:33:55 +0530 | [diff] [blame] | 592 | dispc_find_clk_divs(req_pck, fck, &cur_dispc); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 593 | match = 1; |
| 594 | |
| 595 | best_dss.fck = fck; |
| 596 | best_dss.fck_div = fck_div; |
| 597 | |
| 598 | best_dispc = cur_dispc; |
| 599 | |
| 600 | goto found; |
Murthy, Raghuveer | 2de1108 | 2011-03-14 07:28:58 -0500 | [diff] [blame] | 601 | } else { |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 602 | for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) { |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 603 | struct dispc_clock_info cur_dispc; |
| 604 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 605 | fck = prate / fck_div * dss.feat->dss_fck_multiplier; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 606 | |
Archit Taneja | 819d807 | 2011-03-01 11:54:00 +0530 | [diff] [blame] | 607 | if (fck > max_dss_fck) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 608 | continue; |
| 609 | |
| 610 | if (min_fck_per_pck && |
| 611 | fck < req_pck * min_fck_per_pck) |
| 612 | continue; |
| 613 | |
| 614 | match = 1; |
| 615 | |
Archit Taneja | 6d523e7 | 2012-06-21 09:33:55 +0530 | [diff] [blame] | 616 | dispc_find_clk_divs(req_pck, fck, &cur_dispc); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 617 | |
| 618 | if (abs(cur_dispc.pck - req_pck) < |
| 619 | abs(best_dispc.pck - req_pck)) { |
| 620 | |
| 621 | best_dss.fck = fck; |
| 622 | best_dss.fck_div = fck_div; |
| 623 | |
| 624 | best_dispc = cur_dispc; |
| 625 | |
| 626 | if (cur_dispc.pck == req_pck) |
| 627 | goto found; |
| 628 | } |
| 629 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | found: |
| 633 | if (!match) { |
| 634 | if (min_fck_per_pck) { |
| 635 | DSSERR("Could not find suitable clock settings.\n" |
| 636 | "Turning FCK/PCK constraint off and" |
| 637 | "trying again.\n"); |
| 638 | min_fck_per_pck = 0; |
| 639 | goto retry; |
| 640 | } |
| 641 | |
| 642 | DSSERR("Could not find suitable clock settings.\n"); |
| 643 | |
| 644 | return -EINVAL; |
| 645 | } |
| 646 | |
| 647 | if (dss_cinfo) |
| 648 | *dss_cinfo = best_dss; |
| 649 | if (dispc_cinfo) |
| 650 | *dispc_cinfo = best_dispc; |
| 651 | |
| 652 | dss.cache_req_pck = req_pck; |
| 653 | dss.cache_prate = prate; |
| 654 | dss.cache_dss_cinfo = best_dss; |
| 655 | dss.cache_dispc_cinfo = best_dispc; |
| 656 | |
| 657 | return 0; |
| 658 | } |
| 659 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 660 | void dss_set_venc_output(enum omap_dss_venc_type type) |
| 661 | { |
| 662 | int l = 0; |
| 663 | |
| 664 | if (type == OMAP_DSS_VENC_TYPE_COMPOSITE) |
| 665 | l = 0; |
| 666 | else if (type == OMAP_DSS_VENC_TYPE_SVIDEO) |
| 667 | l = 1; |
| 668 | else |
| 669 | BUG(); |
| 670 | |
| 671 | /* venc out selection. 0 = comp, 1 = svideo */ |
| 672 | REG_FLD_MOD(DSS_CONTROL, l, 6, 6); |
| 673 | } |
| 674 | |
| 675 | void dss_set_dac_pwrdn_bgz(bool enable) |
| 676 | { |
| 677 | REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */ |
| 678 | } |
| 679 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 680 | void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src) |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 681 | { |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 682 | enum omap_display_type dp; |
| 683 | dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 684 | |
| 685 | /* Complain about invalid selections */ |
| 686 | WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC)); |
| 687 | WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI)); |
| 688 | |
| 689 | /* Select only if we have options */ |
| 690 | if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI)) |
| 691 | REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */ |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 692 | } |
| 693 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 694 | enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void) |
| 695 | { |
| 696 | enum omap_display_type displays; |
| 697 | |
| 698 | displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 699 | if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0) |
| 700 | return DSS_VENC_TV_CLK; |
| 701 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 702 | if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0) |
| 703 | return DSS_HDMI_M_PCLK; |
| 704 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 705 | return REG_GET(DSS_CONTROL, 15, 15); |
| 706 | } |
| 707 | |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 708 | static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel) |
| 709 | { |
| 710 | if (channel != OMAP_DSS_CHANNEL_LCD) |
| 711 | return -EINVAL; |
| 712 | |
| 713 | return 0; |
| 714 | } |
| 715 | |
| 716 | static int dss_dpi_select_source_omap4(enum omap_channel channel) |
| 717 | { |
| 718 | int val; |
| 719 | |
| 720 | switch (channel) { |
| 721 | case OMAP_DSS_CHANNEL_LCD2: |
| 722 | val = 0; |
| 723 | break; |
| 724 | case OMAP_DSS_CHANNEL_DIGIT: |
| 725 | val = 1; |
| 726 | break; |
| 727 | default: |
| 728 | return -EINVAL; |
| 729 | } |
| 730 | |
| 731 | REG_FLD_MOD(DSS_CONTROL, val, 17, 17); |
| 732 | |
| 733 | return 0; |
| 734 | } |
| 735 | |
| 736 | static int dss_dpi_select_source_omap5(enum omap_channel channel) |
| 737 | { |
| 738 | int val; |
| 739 | |
| 740 | switch (channel) { |
| 741 | case OMAP_DSS_CHANNEL_LCD: |
| 742 | val = 1; |
| 743 | break; |
| 744 | case OMAP_DSS_CHANNEL_LCD2: |
| 745 | val = 2; |
| 746 | break; |
| 747 | case OMAP_DSS_CHANNEL_LCD3: |
| 748 | val = 3; |
| 749 | break; |
| 750 | case OMAP_DSS_CHANNEL_DIGIT: |
| 751 | val = 0; |
| 752 | break; |
| 753 | default: |
| 754 | return -EINVAL; |
| 755 | } |
| 756 | |
| 757 | REG_FLD_MOD(DSS_CONTROL, val, 17, 16); |
| 758 | |
| 759 | return 0; |
| 760 | } |
| 761 | |
| 762 | int dss_dpi_select_source(enum omap_channel channel) |
| 763 | { |
| 764 | return dss.feat->dpi_select_source(channel); |
| 765 | } |
| 766 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 767 | static int dss_get_clocks(void) |
| 768 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 769 | struct clk *clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 770 | |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame^] | 771 | clk = devm_clk_get(&dss.pdev->dev, "fck"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 772 | if (IS_ERR(clk)) { |
| 773 | DSSERR("can't get clock fck\n"); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame^] | 774 | return PTR_ERR(clk); |
Semwal, Sumit | a1a0dcc | 2011-03-01 02:42:14 -0600 | [diff] [blame] | 775 | } |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 776 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 777 | dss.dss_clk = clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 778 | |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 779 | if (dss.feat->clk_name) { |
| 780 | clk = clk_get(NULL, dss.feat->clk_name); |
| 781 | if (IS_ERR(clk)) { |
| 782 | DSSERR("Failed to get %s\n", dss.feat->clk_name); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame^] | 783 | return PTR_ERR(clk); |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 784 | } |
| 785 | } else { |
| 786 | clk = NULL; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 787 | } |
| 788 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 789 | dss.dpll4_m4_ck = clk; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 790 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 791 | return 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | static void dss_put_clocks(void) |
| 795 | { |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 796 | if (dss.dpll4_m4_ck) |
| 797 | clk_put(dss.dpll4_m4_ck); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 798 | } |
| 799 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 800 | static int dss_runtime_get(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 801 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 802 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 803 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 804 | DSSDBG("dss_runtime_get\n"); |
| 805 | |
| 806 | r = pm_runtime_get_sync(&dss.pdev->dev); |
| 807 | WARN_ON(r < 0); |
| 808 | return r < 0 ? r : 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 809 | } |
| 810 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 811 | static void dss_runtime_put(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 812 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 813 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 814 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 815 | DSSDBG("dss_runtime_put\n"); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 816 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 817 | r = pm_runtime_put_sync(&dss.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 818 | WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 819 | } |
| 820 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 821 | /* DEBUGFS */ |
Chandrabhanu Mahapatra | 1b3bcb3 | 2012-09-29 11:25:42 +0530 | [diff] [blame] | 822 | #if defined(CONFIG_OMAP2_DSS_DEBUGFS) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 823 | void dss_debug_dump_clocks(struct seq_file *s) |
| 824 | { |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 825 | dss_dump_clocks(s); |
| 826 | dispc_dump_clocks(s); |
| 827 | #ifdef CONFIG_OMAP2_DSS_DSI |
| 828 | dsi_dump_clocks(s); |
| 829 | #endif |
| 830 | } |
| 831 | #endif |
| 832 | |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 833 | static const struct dss_features omap24xx_dss_feats __initconst = { |
| 834 | .fck_div_max = 16, |
| 835 | .dss_fck_multiplier = 2, |
| 836 | .clk_name = NULL, |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 837 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 838 | }; |
| 839 | |
| 840 | static const struct dss_features omap34xx_dss_feats __initconst = { |
| 841 | .fck_div_max = 16, |
| 842 | .dss_fck_multiplier = 2, |
| 843 | .clk_name = "dpll4_m4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 844 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 845 | }; |
| 846 | |
| 847 | static const struct dss_features omap3630_dss_feats __initconst = { |
| 848 | .fck_div_max = 32, |
| 849 | .dss_fck_multiplier = 1, |
| 850 | .clk_name = "dpll4_m4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 851 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 852 | }; |
| 853 | |
| 854 | static const struct dss_features omap44xx_dss_feats __initconst = { |
| 855 | .fck_div_max = 32, |
| 856 | .dss_fck_multiplier = 1, |
| 857 | .clk_name = "dpll_per_m5x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 858 | .dpi_select_source = &dss_dpi_select_source_omap4, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 859 | }; |
| 860 | |
| 861 | static const struct dss_features omap54xx_dss_feats __initconst = { |
| 862 | .fck_div_max = 64, |
| 863 | .dss_fck_multiplier = 1, |
| 864 | .clk_name = "dpll_per_h12x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 865 | .dpi_select_source = &dss_dpi_select_source_omap5, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 866 | }; |
| 867 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 868 | static int __init dss_init_features(struct platform_device *pdev) |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 869 | { |
| 870 | const struct dss_features *src; |
| 871 | struct dss_features *dst; |
| 872 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 873 | dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 874 | if (!dst) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 875 | dev_err(&pdev->dev, "Failed to allocate local DSS Features\n"); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 876 | return -ENOMEM; |
| 877 | } |
| 878 | |
Tomi Valkeinen | b2c7d54 | 2012-10-18 13:46:29 +0300 | [diff] [blame] | 879 | switch (omapdss_get_version()) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 880 | case OMAPDSS_VER_OMAP24xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 881 | src = &omap24xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 882 | break; |
| 883 | |
| 884 | case OMAPDSS_VER_OMAP34xx_ES1: |
| 885 | case OMAPDSS_VER_OMAP34xx_ES3: |
| 886 | case OMAPDSS_VER_AM35xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 887 | src = &omap34xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 888 | break; |
| 889 | |
| 890 | case OMAPDSS_VER_OMAP3630: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 891 | src = &omap3630_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 892 | break; |
| 893 | |
| 894 | case OMAPDSS_VER_OMAP4430_ES1: |
| 895 | case OMAPDSS_VER_OMAP4430_ES2: |
| 896 | case OMAPDSS_VER_OMAP4: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 897 | src = &omap44xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 898 | break; |
| 899 | |
| 900 | case OMAPDSS_VER_OMAP5: |
Archit Taneja | 2336283 | 2012-04-08 16:47:01 +0530 | [diff] [blame] | 901 | src = &omap54xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 902 | break; |
| 903 | |
| 904 | default: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 905 | return -ENODEV; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 906 | } |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 907 | |
| 908 | memcpy(dst, src, sizeof(*dst)); |
| 909 | dss.feat = dst; |
| 910 | |
| 911 | return 0; |
| 912 | } |
| 913 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 914 | /* DSS HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 915 | static int __init omap_dsshw_probe(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 916 | { |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 917 | struct resource *dss_mem; |
| 918 | u32 rev; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 919 | int r; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 920 | |
| 921 | dss.pdev = pdev; |
| 922 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 923 | r = dss_init_features(dss.pdev); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 924 | if (r) |
| 925 | return r; |
| 926 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 927 | dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0); |
| 928 | if (!dss_mem) { |
| 929 | DSSERR("can't get IORESOURCE_MEM DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 930 | return -EINVAL; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 931 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 932 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 933 | dss.base = devm_ioremap(&pdev->dev, dss_mem->start, |
| 934 | resource_size(dss_mem)); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 935 | if (!dss.base) { |
| 936 | DSSERR("can't ioremap DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 937 | return -ENOMEM; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 938 | } |
| 939 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 940 | r = dss_get_clocks(); |
| 941 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 942 | return r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 943 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 944 | r = dss_setup_default_clock(); |
| 945 | if (r) |
| 946 | goto err_setup_clocks; |
| 947 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 948 | pm_runtime_enable(&pdev->dev); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 949 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 950 | r = dss_runtime_get(); |
| 951 | if (r) |
| 952 | goto err_runtime_get; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 953 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 954 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 955 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 956 | /* Select DPLL */ |
| 957 | REG_FLD_MOD(DSS_CONTROL, 0, 0, 0); |
| 958 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 959 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
| 960 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 961 | #ifdef CONFIG_OMAP2_DSS_VENC |
| 962 | REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */ |
| 963 | REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */ |
| 964 | REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */ |
| 965 | #endif |
| 966 | dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 967 | dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
| 968 | dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK; |
| 969 | dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 970 | dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 971 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 972 | rev = dss_read_reg(DSS_REVISION); |
| 973 | printk(KERN_INFO "OMAP DSS rev %d.%d\n", |
| 974 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 975 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 976 | dss_runtime_put(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 977 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 978 | dss_debugfs_create_file("dss", dss_dump_regs); |
| 979 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 980 | return 0; |
Tomi Valkeinen | a57dd4f | 2012-02-20 16:57:37 +0200 | [diff] [blame] | 981 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 982 | err_runtime_get: |
| 983 | pm_runtime_disable(&pdev->dev); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 984 | err_setup_clocks: |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 985 | dss_put_clocks(); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 986 | return r; |
| 987 | } |
| 988 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 989 | static int __exit omap_dsshw_remove(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 990 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 991 | pm_runtime_disable(&pdev->dev); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 992 | |
| 993 | dss_put_clocks(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 994 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 995 | return 0; |
| 996 | } |
| 997 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 998 | static int dss_runtime_suspend(struct device *dev) |
| 999 | { |
| 1000 | dss_save_context(); |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 1001 | dss_set_min_bus_tput(dev, 0); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1002 | return 0; |
| 1003 | } |
| 1004 | |
| 1005 | static int dss_runtime_resume(struct device *dev) |
| 1006 | { |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 1007 | int r; |
| 1008 | /* |
| 1009 | * Set an arbitrarily high tput request to ensure OPP100. |
| 1010 | * What we should really do is to make a request to stay in OPP100, |
| 1011 | * without any tput requirements, but that is not currently possible |
| 1012 | * via the PM layer. |
| 1013 | */ |
| 1014 | |
| 1015 | r = dss_set_min_bus_tput(dev, 1000000000); |
| 1016 | if (r) |
| 1017 | return r; |
| 1018 | |
Tomi Valkeinen | 3902071 | 2011-05-26 14:54:05 +0300 | [diff] [blame] | 1019 | dss_restore_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1020 | return 0; |
| 1021 | } |
| 1022 | |
| 1023 | static const struct dev_pm_ops dss_pm_ops = { |
| 1024 | .runtime_suspend = dss_runtime_suspend, |
| 1025 | .runtime_resume = dss_runtime_resume, |
| 1026 | }; |
| 1027 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1028 | static struct platform_driver omap_dsshw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 1029 | .remove = __exit_p(omap_dsshw_remove), |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1030 | .driver = { |
| 1031 | .name = "omapdss_dss", |
| 1032 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1033 | .pm = &dss_pm_ops, |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1034 | }, |
| 1035 | }; |
| 1036 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 1037 | int __init dss_init_platform_driver(void) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1038 | { |
Tomi Valkeinen | 11436e1 | 2012-03-07 12:53:18 +0200 | [diff] [blame] | 1039 | return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1040 | } |
| 1041 | |
| 1042 | void dss_uninit_platform_driver(void) |
| 1043 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 1044 | platform_driver_unregister(&omap_dsshw_driver); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 1045 | } |