blob: a2282bacf9604c8bbf1d646e8531e4c4c102a50c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049#include "bif/bif_4_1_d.h"
50
51#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
52
Christian Königabca90f2017-06-30 11:05:54 +020053static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
54 struct ttm_mem_reg *mem, unsigned num_pages,
55 uint64_t offset, unsigned window,
56 struct amdgpu_ring *ring,
57 uint64_t *addr);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
60static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062/*
63 * Global memory.
64 */
65static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
66{
67 return ttm_mem_global_init(ref->object);
68}
69
70static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
71{
72 ttm_mem_global_release(ref->object);
73}
74
Alex Deucher70b5c5a2016-11-15 16:55:53 -050075static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076{
77 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010078 struct amdgpu_ring *ring;
79 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 int r;
81
82 adev->mman.mem_global_referenced = false;
83 global_ref = &adev->mman.mem_global_ref;
84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &amdgpu_ttm_mem_global_init;
87 global_ref->release = &amdgpu_ttm_mem_global_release;
88 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080089 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080092 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 }
94
95 adev->mman.bo_global_ref.mem_glob =
96 adev->mman.mem_global_ref.object;
97 global_ref = &adev->mman.bo_global_ref.ref;
98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
99 global_ref->size = sizeof(struct ttm_bo_global);
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
102 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800105 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
Christian Königabca90f2017-06-30 11:05:54 +0200108 mutex_init(&adev->mman.gtt_window_lock);
109
Christian König703297c2016-02-10 14:20:50 +0100110 ring = adev->mman.buffer_funcs_ring;
111 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
112 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
113 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100115 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800116 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100117 }
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800122
123error_entity:
124 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
125error_bo:
126 drm_global_item_unref(&adev->mman.mem_global_ref);
127error_mem:
128 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
132{
133 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100134 amd_sched_entity_fini(adev->mman.entity.sched,
135 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200136 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
Christian Königa7d64de2016-09-15 14:58:48 +0200153 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Christian König6f02a692017-07-07 11:56:59 +0200164 man->gpu_offset = adev->mc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 man->gpu_offset = adev->mc.vram_start;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian Königa7d64de2016-09-15 14:58:48 +0200198 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200199 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530200 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 .fpfn = 0,
202 .lpfn = 0,
203 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
204 };
205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400213 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800216 if (adev->mman.buffer_funcs &&
217 adev->mman.buffer_funcs_ring &&
218 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900220 } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
221 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
222 unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
223 struct drm_mm_node *node = bo->mem.mm_node;
224 unsigned long pages_left;
225
226 for (pages_left = bo->mem.num_pages;
227 pages_left;
228 pages_left -= node->size, node++) {
229 if (node->start < fpfn)
230 break;
231 }
232
233 if (!pages_left)
234 goto gtt;
235
236 /* Try evicting to the CPU inaccessible part of VRAM
237 * first, but only set GTT as busy placement, so this
238 * BO will be evicted to GTT rather than causing other
239 * BOs to be evicted from VRAM
240 */
241 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
242 AMDGPU_GEM_DOMAIN_GTT);
243 abo->placements[0].fpfn = fpfn;
244 abo->placements[0].lpfn = 0;
245 abo->placement.busy_placement = &abo->placements[1];
246 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200247 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900248gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200249 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200250 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 break;
252 case TTM_PL_TT:
253 default:
Christian König765e7fb2016-09-15 15:06:50 +0200254 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255 }
Christian König765e7fb2016-09-15 15:06:50 +0200256 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257}
258
259static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
260{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400261 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262
Jérôme Glisse054892e2016-04-19 09:07:51 -0400263 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
264 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000265 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200266 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267}
268
269static void amdgpu_move_null(struct ttm_buffer_object *bo,
270 struct ttm_mem_reg *new_mem)
271{
272 struct ttm_mem_reg *old_mem = &bo->mem;
273
274 BUG_ON(old_mem->mm_node != NULL);
275 *old_mem = *new_mem;
276 new_mem->mm_node = NULL;
277}
278
Christian König92c60d92017-06-29 10:44:39 +0200279static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
280 struct drm_mm_node *mm_node,
281 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282{
Christian Königabca90f2017-06-30 11:05:54 +0200283 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
Christian Königabca90f2017-06-30 11:05:54 +0200285 if (mem->mem_type != TTM_PL_TT ||
286 amdgpu_gtt_mgr_is_allocated(mem)) {
287 addr = mm_node->start << PAGE_SHIFT;
288 addr += bo->bdev->man[mem->mem_type].gpu_offset;
289 }
Christian König92c60d92017-06-29 10:44:39 +0200290 return addr;
Christian König8892f152016-08-17 10:46:52 +0200291}
292
293static int amdgpu_move_blit(struct ttm_buffer_object *bo,
294 bool evict, bool no_wait_gpu,
295 struct ttm_mem_reg *new_mem,
296 struct ttm_mem_reg *old_mem)
297{
Christian Königa7d64de2016-09-15 14:58:48 +0200298 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König8892f152016-08-17 10:46:52 +0200299 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
300
301 struct drm_mm_node *old_mm, *new_mm;
302 uint64_t old_start, old_size, new_start, new_size;
303 unsigned long num_pages;
Dave Airlie220196b2016-10-28 11:33:52 +1000304 struct dma_fence *fence = NULL;
Christian König8892f152016-08-17 10:46:52 +0200305 int r;
306
307 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
308
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400309 if (!ring->ready) {
310 DRM_ERROR("Trying to move memory with ring turned off.\n");
311 return -EINVAL;
312 }
313
Christian König92c60d92017-06-29 10:44:39 +0200314 old_mm = old_mem->mm_node;
315 old_size = old_mm->size;
316 old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
317
Christian König8892f152016-08-17 10:46:52 +0200318 new_mm = new_mem->mm_node;
Christian König8892f152016-08-17 10:46:52 +0200319 new_size = new_mm->size;
Christian König92c60d92017-06-29 10:44:39 +0200320 new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200321
322 num_pages = new_mem->num_pages;
Christian Königabca90f2017-06-30 11:05:54 +0200323 mutex_lock(&adev->mman.gtt_window_lock);
Christian König8892f152016-08-17 10:46:52 +0200324 while (num_pages) {
Christian Königabca90f2017-06-30 11:05:54 +0200325 unsigned long cur_pages = min(min(old_size, new_size),
326 (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
327 uint64_t from = old_start, to = new_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000328 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200329
Christian Königabca90f2017-06-30 11:05:54 +0200330 if (old_mem->mem_type == TTM_PL_TT &&
331 !amdgpu_gtt_mgr_is_allocated(old_mem)) {
332 r = amdgpu_map_buffer(bo, old_mem, cur_pages,
333 old_start, 0, ring, &from);
334 if (r)
335 goto error;
336 }
337
338 if (new_mem->mem_type == TTM_PL_TT &&
339 !amdgpu_gtt_mgr_is_allocated(new_mem)) {
340 r = amdgpu_map_buffer(bo, new_mem, cur_pages,
341 new_start, 1, ring, &to);
342 if (r)
343 goto error;
344 }
345
346 r = amdgpu_copy_buffer(ring, from, to,
Christian König8892f152016-08-17 10:46:52 +0200347 cur_pages * PAGE_SIZE,
Christian Königabca90f2017-06-30 11:05:54 +0200348 bo->resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200349 if (r)
350 goto error;
351
Dave Airlie220196b2016-10-28 11:33:52 +1000352 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200353 fence = next;
354
355 num_pages -= cur_pages;
356 if (!num_pages)
357 break;
358
359 old_size -= cur_pages;
360 if (!old_size) {
Christian König92c60d92017-06-29 10:44:39 +0200361 old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
Christian König8892f152016-08-17 10:46:52 +0200362 old_size = old_mm->size;
363 } else {
364 old_start += cur_pages * PAGE_SIZE;
365 }
366
367 new_size -= cur_pages;
368 if (!new_size) {
Christian König92c60d92017-06-29 10:44:39 +0200369 new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200370 new_size = new_mm->size;
371 } else {
372 new_start += cur_pages * PAGE_SIZE;
373 }
374 }
Christian Königabca90f2017-06-30 11:05:54 +0200375 mutex_unlock(&adev->mman.gtt_window_lock);
Christian Königce64bc22016-06-15 13:44:05 +0200376
377 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100378 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379 return r;
Christian König8892f152016-08-17 10:46:52 +0200380
381error:
Christian Königabca90f2017-06-30 11:05:54 +0200382 mutex_unlock(&adev->mman.gtt_window_lock);
383
Christian König8892f152016-08-17 10:46:52 +0200384 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000385 dma_fence_wait(fence, false);
386 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200387 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388}
389
390static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
391 bool evict, bool interruptible,
392 bool no_wait_gpu,
393 struct ttm_mem_reg *new_mem)
394{
395 struct amdgpu_device *adev;
396 struct ttm_mem_reg *old_mem = &bo->mem;
397 struct ttm_mem_reg tmp_mem;
398 struct ttm_place placements;
399 struct ttm_placement placement;
400 int r;
401
Christian Königa7d64de2016-09-15 14:58:48 +0200402 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400403 tmp_mem = *new_mem;
404 tmp_mem.mm_node = NULL;
405 placement.num_placement = 1;
406 placement.placement = &placements;
407 placement.num_busy_placement = 1;
408 placement.busy_placement = &placements;
409 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200410 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
412 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
413 interruptible, no_wait_gpu);
414 if (unlikely(r)) {
415 return r;
416 }
417
418 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
419 if (unlikely(r)) {
420 goto out_cleanup;
421 }
422
423 r = ttm_tt_bind(bo->ttm, &tmp_mem);
424 if (unlikely(r)) {
425 goto out_cleanup;
426 }
427 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
428 if (unlikely(r)) {
429 goto out_cleanup;
430 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900431 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400432out_cleanup:
433 ttm_bo_mem_put(bo, &tmp_mem);
434 return r;
435}
436
437static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
438 bool evict, bool interruptible,
439 bool no_wait_gpu,
440 struct ttm_mem_reg *new_mem)
441{
442 struct amdgpu_device *adev;
443 struct ttm_mem_reg *old_mem = &bo->mem;
444 struct ttm_mem_reg tmp_mem;
445 struct ttm_placement placement;
446 struct ttm_place placements;
447 int r;
448
Christian Königa7d64de2016-09-15 14:58:48 +0200449 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400450 tmp_mem = *new_mem;
451 tmp_mem.mm_node = NULL;
452 placement.num_placement = 1;
453 placement.placement = &placements;
454 placement.num_busy_placement = 1;
455 placement.busy_placement = &placements;
456 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200457 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
459 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
460 interruptible, no_wait_gpu);
461 if (unlikely(r)) {
462 return r;
463 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900464 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465 if (unlikely(r)) {
466 goto out_cleanup;
467 }
468 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
469 if (unlikely(r)) {
470 goto out_cleanup;
471 }
472out_cleanup:
473 ttm_bo_mem_put(bo, &tmp_mem);
474 return r;
475}
476
477static int amdgpu_bo_move(struct ttm_buffer_object *bo,
478 bool evict, bool interruptible,
479 bool no_wait_gpu,
480 struct ttm_mem_reg *new_mem)
481{
482 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900483 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400484 struct ttm_mem_reg *old_mem = &bo->mem;
485 int r;
486
Michel Dänzer104ece92016-03-28 12:53:02 +0900487 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400488 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900489 if (WARN_ON_ONCE(abo->pin_count > 0))
490 return -EINVAL;
491
Christian Königa7d64de2016-09-15 14:58:48 +0200492 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200493
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
495 amdgpu_move_null(bo, new_mem);
496 return 0;
497 }
498 if ((old_mem->mem_type == TTM_PL_TT &&
499 new_mem->mem_type == TTM_PL_SYSTEM) ||
500 (old_mem->mem_type == TTM_PL_SYSTEM &&
501 new_mem->mem_type == TTM_PL_TT)) {
502 /* bind is enough */
503 amdgpu_move_null(bo, new_mem);
504 return 0;
505 }
506 if (adev->mman.buffer_funcs == NULL ||
507 adev->mman.buffer_funcs_ring == NULL ||
508 !adev->mman.buffer_funcs_ring->ready) {
509 /* use memcpy */
510 goto memcpy;
511 }
512
513 if (old_mem->mem_type == TTM_PL_VRAM &&
514 new_mem->mem_type == TTM_PL_SYSTEM) {
515 r = amdgpu_move_vram_ram(bo, evict, interruptible,
516 no_wait_gpu, new_mem);
517 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
518 new_mem->mem_type == TTM_PL_VRAM) {
519 r = amdgpu_move_ram_vram(bo, evict, interruptible,
520 no_wait_gpu, new_mem);
521 } else {
522 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
523 }
524
525 if (r) {
526memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900527 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400528 if (r) {
529 return r;
530 }
531 }
532
John Brooks96cf8272017-06-30 11:31:08 -0400533 if (bo->type == ttm_bo_type_device &&
534 new_mem->mem_type == TTM_PL_VRAM &&
535 old_mem->mem_type != TTM_PL_VRAM) {
536 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
537 * accesses the BO after it's moved.
538 */
539 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
540 }
541
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 /* update statistics */
543 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
544 return 0;
545}
546
547static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
548{
549 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200550 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400551
552 mem->bus.addr = NULL;
553 mem->bus.offset = 0;
554 mem->bus.size = mem->num_pages << PAGE_SHIFT;
555 mem->bus.base = 0;
556 mem->bus.is_iomem = false;
557 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
558 return -EINVAL;
559 switch (mem->mem_type) {
560 case TTM_PL_SYSTEM:
561 /* system memory */
562 return 0;
563 case TTM_PL_TT:
564 break;
565 case TTM_PL_VRAM:
566 mem->bus.offset = mem->start << PAGE_SHIFT;
567 /* check if it's visible */
568 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
569 return -EINVAL;
570 mem->bus.base = adev->mc.aper_base;
571 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 break;
573 default:
574 return -EINVAL;
575 }
576 return 0;
577}
578
579static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
580{
581}
582
Christian König9bbdcc02017-03-29 11:16:05 +0200583static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
584 unsigned long page_offset)
585{
586 struct drm_mm_node *mm = bo->mem.mm_node;
587 uint64_t size = mm->size;
Dave Airlie01687782017-04-07 05:41:42 +1000588 uint64_t offset = page_offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200589
590 page_offset = do_div(offset, size);
Christian Königecdba5d2017-04-07 10:40:04 +0200591 mm += offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200592 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
593}
594
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400595/*
596 * TTM backend functions.
597 */
Christian König637dd3b2016-03-03 14:24:57 +0100598struct amdgpu_ttm_gup_task_list {
599 struct list_head list;
600 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601};
602
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100604 struct ttm_dma_tt ttm;
605 struct amdgpu_device *adev;
606 u64 offset;
607 uint64_t userptr;
608 struct mm_struct *usermm;
609 uint32_t userflags;
610 spinlock_t guptasklock;
611 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100612 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200613 uint32_t last_set_pages;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800614 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615};
616
Christian König2f568db2016-02-23 12:36:59 +0100617int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100620 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100621 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 int r;
623
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100624 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
625 flags |= FOLL_WRITE;
626
Christian Königb72cf4f2017-09-03 15:22:06 +0200627 down_read(&current->mm->mmap_sem);
628
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400629 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100630 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631 to prevent problems with writeback */
632 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
633 struct vm_area_struct *vma;
634
635 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200636 if (!vma || vma->vm_file || vma->vm_end < end) {
637 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200639 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400640 }
641
642 do {
643 unsigned num_pages = ttm->num_pages - pinned;
644 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100645 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100646 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647
Christian König637dd3b2016-03-03 14:24:57 +0100648 guptask.task = current;
649 spin_lock(&gtt->guptasklock);
650 list_add(&guptask.list, &gtt->guptasks);
651 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100653 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100654
655 spin_lock(&gtt->guptasklock);
656 list_del(&guptask.list);
657 spin_unlock(&gtt->guptasklock);
658
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400659 if (r < 0)
660 goto release_pages;
661
662 pinned += r;
663
664 } while (pinned < ttm->num_pages);
665
Christian Königb72cf4f2017-09-03 15:22:06 +0200666 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100667 return 0;
668
669release_pages:
670 release_pages(pages, pinned, 0);
Christian Königb72cf4f2017-09-03 15:22:06 +0200671 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100672 return r;
673}
674
Christian Königa216ab02017-09-02 13:21:31 +0200675void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400676{
Tom St Denisaca81712017-07-31 09:35:24 -0400677 struct amdgpu_ttm_tt *gtt = (void *)ttm;
678 unsigned i;
679
Christian Königca666a32017-09-05 14:30:05 +0200680 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200681 for (i = 0; i < ttm->num_pages; ++i) {
682 if (ttm->pages[i])
683 put_page(ttm->pages[i]);
684
685 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400686 }
687}
688
Christian König1b0c0f92017-09-05 14:36:44 +0200689void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400690{
Tom St Denisaca81712017-07-31 09:35:24 -0400691 struct amdgpu_ttm_tt *gtt = (void *)ttm;
692 unsigned i;
693
Christian König1b0c0f92017-09-05 14:36:44 +0200694 for (i = 0; i < ttm->num_pages; ++i) {
695 struct page *page = ttm->pages[i];
696
697 if (!page)
698 continue;
699
700 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
701 set_page_dirty(page);
702
703 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400704 }
705}
706
Christian König2f568db2016-02-23 12:36:59 +0100707/* prepare the sg table with the user pages */
708static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
709{
Christian Königa7d64de2016-09-15 14:58:48 +0200710 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100711 struct amdgpu_ttm_tt *gtt = (void *)ttm;
712 unsigned nents;
713 int r;
714
715 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
716 enum dma_data_direction direction = write ?
717 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
718
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
720 ttm->num_pages << PAGE_SHIFT,
721 GFP_KERNEL);
722 if (r)
723 goto release_sg;
724
725 r = -ENOMEM;
726 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
727 if (nents != ttm->sg->nents)
728 goto release_sg;
729
730 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
731 gtt->ttm.dma_address, ttm->num_pages);
732
733 return 0;
734
735release_sg:
736 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 return r;
738}
739
740static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
741{
Christian Königa7d64de2016-09-15 14:58:48 +0200742 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400744
745 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
746 enum dma_data_direction direction = write ?
747 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
748
749 /* double check that we don't free the table twice */
750 if (!ttm->sg->sgl)
751 return;
752
753 /* free the sg table and pages again */
754 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
755
Christian König1b0c0f92017-09-05 14:36:44 +0200756 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400757
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400758 sg_free_table(ttm->sg);
759}
760
761static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
762 struct ttm_mem_reg *bo_mem)
763{
764 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200765 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300766 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800768 if (gtt->userptr) {
769 r = amdgpu_ttm_tt_pin_userptr(ttm);
770 if (r) {
771 DRM_ERROR("failed to pin userptr\n");
772 return r;
773 }
774 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 if (!ttm->num_pages) {
776 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
777 ttm->num_pages, bo_mem, ttm);
778 }
779
780 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
781 bo_mem->mem_type == AMDGPU_PL_GWS ||
782 bo_mem->mem_type == AMDGPU_PL_OA)
783 return -EINVAL;
784
Christian Königac7afe62017-08-22 21:04:47 +0200785 if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
786 return 0;
Christian König98a7f882017-06-30 10:41:07 +0200787
Christian Königac7afe62017-08-22 21:04:47 +0200788 spin_lock(&gtt->adev->gtt_list_lock);
789 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
790 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
791 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
792 ttm->pages, gtt->ttm.dma_address, flags);
793
794 if (r) {
795 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
796 ttm->num_pages, gtt->offset);
797 goto error_gart_bind;
798 }
799
800 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
801error_gart_bind:
802 spin_unlock(&gtt->adev->gtt_list_lock);
Christian König98a7f882017-06-30 10:41:07 +0200803 return r;
Christian Königc855e252016-09-05 17:00:57 +0200804}
805
806bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
807{
808 struct amdgpu_ttm_tt *gtt = (void *)ttm;
809
810 return gtt && !list_empty(&gtt->list);
811}
812
Christian Königbb990bb2016-09-09 16:32:33 +0200813int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200814{
Christian König1d004022017-08-22 16:58:07 +0200815 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königbb990bb2016-09-09 16:32:33 +0200816 struct ttm_tt *ttm = bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200817 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200818 struct ttm_placement placement;
819 struct ttm_place placements;
Christian Königc855e252016-09-05 17:00:57 +0200820 int r;
821
822 if (!ttm || amdgpu_ttm_is_bound(ttm))
823 return 0;
824
Christian König1d004022017-08-22 16:58:07 +0200825 tmp = bo->mem;
826 tmp.mm_node = NULL;
827 placement.num_placement = 1;
828 placement.placement = &placements;
829 placement.num_busy_placement = 1;
830 placement.busy_placement = &placements;
831 placements.fpfn = 0;
832 placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
Christian König70a9c6b2017-09-01 09:22:56 +0200833 placements.flags = bo->mem.placement | TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200834
Christian König1d004022017-08-22 16:58:07 +0200835 r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
836 if (unlikely(r))
837 return r;
838
839 r = ttm_bo_move_ttm(bo, true, false, &tmp);
840 if (unlikely(r))
841 ttm_bo_mem_put(bo, &tmp);
842 else
843 bo->offset = (bo->mem.start << PAGE_SHIFT) +
844 bo->bdev->man[bo->mem.mem_type].gpu_offset;
845
846 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847}
848
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800849int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
850{
851 struct amdgpu_ttm_tt *gtt, *tmp;
852 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800853 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800854 int r;
855
856 bo_mem.mem_type = TTM_PL_TT;
857 spin_lock(&adev->gtt_list_lock);
858 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
859 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
860 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
861 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
862 flags);
863 if (r) {
864 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200865 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
866 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800867 return r;
868 }
869 }
870 spin_unlock(&adev->gtt_list_lock);
871 return 0;
872}
873
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
875{
876 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800877 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878
Christian König85a4b572016-09-22 14:19:50 +0200879 if (gtt->userptr)
880 amdgpu_ttm_tt_unpin_userptr(ttm);
881
Christian König78ab0a32016-09-09 15:39:08 +0200882 if (!amdgpu_ttm_is_bound(ttm))
883 return 0;
884
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800886 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800887 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
888 if (r) {
889 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
890 gtt->ttm.ttm.num_pages, gtt->offset);
891 goto error_unbind;
892 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800893 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800894error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800895 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800896 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897}
898
899static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
900{
901 struct amdgpu_ttm_tt *gtt = (void *)ttm;
902
903 ttm_dma_tt_fini(&gtt->ttm);
904 kfree(gtt);
905}
906
907static struct ttm_backend_func amdgpu_backend_func = {
908 .bind = &amdgpu_ttm_backend_bind,
909 .unbind = &amdgpu_ttm_backend_unbind,
910 .destroy = &amdgpu_ttm_backend_destroy,
911};
912
913static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
914 unsigned long size, uint32_t page_flags,
915 struct page *dummy_read_page)
916{
917 struct amdgpu_device *adev;
918 struct amdgpu_ttm_tt *gtt;
919
Christian Königa7d64de2016-09-15 14:58:48 +0200920 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400921
922 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
923 if (gtt == NULL) {
924 return NULL;
925 }
926 gtt->ttm.ttm.func = &amdgpu_backend_func;
927 gtt->adev = adev;
928 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
929 kfree(gtt);
930 return NULL;
931 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800932 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 return &gtt->ttm.ttm;
934}
935
936static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
937{
Tom St Denisaca81712017-07-31 09:35:24 -0400938 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
941
942 if (ttm->state != tt_unpopulated)
943 return 0;
944
945 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530946 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 if (!ttm->sg)
948 return -ENOMEM;
949
950 ttm->page_flags |= TTM_PAGE_FLAG_SG;
951 ttm->state = tt_unbound;
952 return 0;
953 }
954
955 if (slave && ttm->sg) {
956 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
957 gtt->ttm.dma_address, ttm->num_pages);
958 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -0400959 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 }
961
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962#ifdef CONFIG_SWIOTLB
963 if (swiotlb_nr_tbl()) {
Tom St Denis79ba2802017-09-18 08:10:00 -0400964 return ttm_dma_populate(&gtt->ttm, adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965 }
966#endif
967
Tom St Denis79ba2802017-09-18 08:10:00 -0400968 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400969}
970
971static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
972{
973 struct amdgpu_device *adev;
974 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400975 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
976
977 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +0200978 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979 kfree(ttm->sg);
980 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
981 return;
982 }
983
984 if (slave)
985 return;
986
Christian Königa7d64de2016-09-15 14:58:48 +0200987 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988
989#ifdef CONFIG_SWIOTLB
990 if (swiotlb_nr_tbl()) {
991 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
992 return;
993 }
994#endif
995
Tom St Denis7405e0d2017-08-18 10:05:48 -0400996 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997}
998
999int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1000 uint32_t flags)
1001{
1002 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1003
1004 if (gtt == NULL)
1005 return -EINVAL;
1006
1007 gtt->userptr = addr;
1008 gtt->usermm = current->mm;
1009 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001010 spin_lock_init(&gtt->guptasklock);
1011 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001012 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001013 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001014
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015 return 0;
1016}
1017
Christian Königcc325d12016-02-08 11:08:35 +01001018struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019{
1020 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1021
1022 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001023 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024
Christian Königcc325d12016-02-08 11:08:35 +01001025 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001026}
1027
Christian Königcc1de6e2016-02-08 10:57:22 +01001028bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1029 unsigned long end)
1030{
1031 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001032 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001033 unsigned long size;
1034
Christian König637dd3b2016-03-03 14:24:57 +01001035 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001036 return false;
1037
1038 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1039 if (gtt->userptr > end || gtt->userptr + size <= start)
1040 return false;
1041
Christian König637dd3b2016-03-03 14:24:57 +01001042 spin_lock(&gtt->guptasklock);
1043 list_for_each_entry(entry, &gtt->guptasks, list) {
1044 if (entry->task == current) {
1045 spin_unlock(&gtt->guptasklock);
1046 return false;
1047 }
1048 }
1049 spin_unlock(&gtt->guptasklock);
1050
Christian König2f568db2016-02-23 12:36:59 +01001051 atomic_inc(&gtt->mmu_invalidations);
1052
Christian Königcc1de6e2016-02-08 10:57:22 +01001053 return true;
1054}
1055
Christian König2f568db2016-02-23 12:36:59 +01001056bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1057 int *last_invalidated)
1058{
1059 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1060 int prev_invalidated = *last_invalidated;
1061
1062 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1063 return prev_invalidated != *last_invalidated;
1064}
1065
Christian Königca666a32017-09-05 14:30:05 +02001066bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1067{
1068 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1069
1070 if (gtt == NULL || !gtt->userptr)
1071 return false;
1072
1073 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1074}
1075
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001076bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1077{
1078 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1079
1080 if (gtt == NULL)
1081 return false;
1082
1083 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1084}
1085
Chunming Zhou6b777602016-09-21 16:19:19 +08001086uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001087 struct ttm_mem_reg *mem)
1088{
Chunming Zhou6b777602016-09-21 16:19:19 +08001089 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001090
1091 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1092 flags |= AMDGPU_PTE_VALID;
1093
Christian König6d999052015-12-04 13:32:55 +01001094 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001095 flags |= AMDGPU_PTE_SYSTEM;
1096
Christian König6d999052015-12-04 13:32:55 +01001097 if (ttm->caching_state == tt_cached)
1098 flags |= AMDGPU_PTE_SNOOPED;
1099 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001100
Alex Xie4b98e0c2017-02-14 12:31:36 -05001101 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001102 flags |= AMDGPU_PTE_READABLE;
1103
1104 if (!amdgpu_ttm_tt_is_readonly(ttm))
1105 flags |= AMDGPU_PTE_WRITEABLE;
1106
1107 return flags;
1108}
1109
Christian König9982ca62016-10-19 14:44:22 +02001110static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1111 const struct ttm_place *place)
1112{
Christian König4fcae782017-04-20 12:11:47 +02001113 unsigned long num_pages = bo->mem.num_pages;
1114 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001115
Christian König4fcae782017-04-20 12:11:47 +02001116 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1117 return ttm_bo_eviction_valuable(bo, place);
1118
1119 switch (bo->mem.mem_type) {
1120 case TTM_PL_TT:
1121 return true;
1122
1123 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001124 /* Check each drm MM node individually */
1125 while (num_pages) {
1126 if (place->fpfn < (node->start + node->size) &&
1127 !(place->lpfn && place->lpfn <= node->start))
1128 return true;
1129
1130 num_pages -= node->size;
1131 ++node;
1132 }
Christian König4fcae782017-04-20 12:11:47 +02001133 break;
Christian König9982ca62016-10-19 14:44:22 +02001134
Christian König4fcae782017-04-20 12:11:47 +02001135 default:
1136 break;
Christian König9982ca62016-10-19 14:44:22 +02001137 }
1138
1139 return ttm_bo_eviction_valuable(bo, place);
1140}
1141
Felix Kuehlinge3426102017-07-03 14:18:27 -04001142static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1143 unsigned long offset,
1144 void *buf, int len, int write)
1145{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001146 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001147 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1148 struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
1149 uint32_t value = 0;
1150 int ret = 0;
1151 uint64_t pos;
1152 unsigned long flags;
1153
1154 if (bo->mem.mem_type != TTM_PL_VRAM)
1155 return -EIO;
1156
1157 while (offset >= (nodes->size << PAGE_SHIFT)) {
1158 offset -= nodes->size << PAGE_SHIFT;
1159 ++nodes;
1160 }
1161 pos = (nodes->start << PAGE_SHIFT) + offset;
1162
1163 while (len && pos < adev->mc.mc_vram_size) {
1164 uint64_t aligned_pos = pos & ~(uint64_t)3;
1165 uint32_t bytes = 4 - (pos & 3);
1166 uint32_t shift = (pos & 3) * 8;
1167 uint32_t mask = 0xffffffff << shift;
1168
1169 if (len < bytes) {
1170 mask &= 0xffffffff >> (bytes - len) * 8;
1171 bytes = len;
1172 }
1173
1174 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001175 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1176 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001177 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001178 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001179 if (write) {
1180 value &= ~mask;
1181 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001182 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001183 }
1184 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1185 if (!write) {
1186 value = (value & mask) >> shift;
1187 memcpy(buf, &value, bytes);
1188 }
1189
1190 ret += bytes;
1191 buf = (uint8_t *)buf + bytes;
1192 pos += bytes;
1193 len -= bytes;
1194 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1195 ++nodes;
1196 pos = (nodes->start << PAGE_SHIFT);
1197 }
1198 }
1199
1200 return ret;
1201}
1202
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001203static struct ttm_bo_driver amdgpu_bo_driver = {
1204 .ttm_tt_create = &amdgpu_ttm_tt_create,
1205 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1206 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1207 .invalidate_caches = &amdgpu_invalidate_caches,
1208 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001209 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001210 .evict_flags = &amdgpu_evict_flags,
1211 .move = &amdgpu_bo_move,
1212 .verify_access = &amdgpu_verify_access,
1213 .move_notify = &amdgpu_bo_move_notify,
1214 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1215 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1216 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001217 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001218 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001219};
1220
1221int amdgpu_ttm_init(struct amdgpu_device *adev)
1222{
Christian König36d38372017-07-07 13:17:45 +02001223 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001224 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001225 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001226
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001227 r = amdgpu_ttm_global_init(adev);
1228 if (r) {
1229 return r;
1230 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001231 /* No others user of address space so set it to 0 */
1232 r = ttm_bo_device_init(&adev->mman.bdev,
1233 adev->mman.bo_global_ref.ref.object,
1234 &amdgpu_bo_driver,
1235 adev->ddev->anon_inode->i_mapping,
1236 DRM_FILE_PAGE_OFFSET,
1237 adev->need_dma32);
1238 if (r) {
1239 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1240 return r;
1241 }
1242 adev->mman.initialized = true;
1243 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1244 adev->mc.real_vram_size >> PAGE_SHIFT);
1245 if (r) {
1246 DRM_ERROR("Failed initializing VRAM heap.\n");
1247 return r;
1248 }
John Brooks218b5dc2017-06-27 22:33:17 -04001249
1250 /* Reduce size of CPU-visible VRAM if requested */
1251 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1252 if (amdgpu_vis_vram_limit > 0 &&
1253 vis_vram_limit <= adev->mc.visible_vram_size)
1254 adev->mc.visible_vram_size = vis_vram_limit;
1255
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256 /* Change the size here instead of the init above so only lpfn is affected */
1257 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1258
Horace Chena05502e2017-09-29 14:41:57 +08001259 /*
1260 *The reserved vram for firmware must be pinned to the specified
1261 *place on the VRAM, so reserve it early.
1262 */
1263 r = amdgpu_fw_reserve_vram_init(adev);
1264 if (r) {
1265 return r;
1266 }
1267
Christian Königa4a02772017-07-27 17:24:36 +02001268 r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
1269 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001270 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001271 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272 if (r)
1273 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001274 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1275 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001276
1277 if (amdgpu_gtt_size == -1)
1278 gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1279 adev->mc.mc_vram_size);
1280 else
1281 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1282 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001283 if (r) {
1284 DRM_ERROR("Failed initializing GTT heap.\n");
1285 return r;
1286 }
1287 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001288 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289
1290 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1291 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1292 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1293 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1294 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1295 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1296 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1297 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1298 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1299 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001300 if (adev->gds.mem.total_size) {
1301 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1302 adev->gds.mem.total_size >> PAGE_SHIFT);
1303 if (r) {
1304 DRM_ERROR("Failed initializing GDS heap.\n");
1305 return r;
1306 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 }
1308
1309 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001310 if (adev->gds.gws.total_size) {
1311 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1312 adev->gds.gws.total_size >> PAGE_SHIFT);
1313 if (r) {
1314 DRM_ERROR("Failed initializing gws heap.\n");
1315 return r;
1316 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001317 }
1318
1319 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001320 if (adev->gds.oa.total_size) {
1321 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1322 adev->gds.oa.total_size >> PAGE_SHIFT);
1323 if (r) {
1324 DRM_ERROR("Failed initializing oa heap.\n");
1325 return r;
1326 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001327 }
1328
1329 r = amdgpu_ttm_debugfs_init(adev);
1330 if (r) {
1331 DRM_ERROR("Failed to init debugfs\n");
1332 return r;
1333 }
1334 return 0;
1335}
1336
1337void amdgpu_ttm_fini(struct amdgpu_device *adev)
1338{
1339 int r;
1340
1341 if (!adev->mman.initialized)
1342 return;
1343 amdgpu_ttm_debugfs_fini(adev);
Kent Russell5af2c102017-08-08 07:48:01 -04001344 if (adev->stolen_vga_memory) {
1345 r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001346 if (r == 0) {
Kent Russell5af2c102017-08-08 07:48:01 -04001347 amdgpu_bo_unpin(adev->stolen_vga_memory);
1348 amdgpu_bo_unreserve(adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001349 }
Kent Russell5af2c102017-08-08 07:48:01 -04001350 amdgpu_bo_unref(&adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001351 }
1352 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1353 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001354 if (adev->gds.mem.total_size)
1355 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1356 if (adev->gds.gws.total_size)
1357 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1358 if (adev->gds.oa.total_size)
1359 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001360 ttm_bo_device_release(&adev->mman.bdev);
1361 amdgpu_gart_fini(adev);
1362 amdgpu_ttm_global_fini(adev);
1363 adev->mman.initialized = false;
1364 DRM_INFO("amdgpu: ttm finalized\n");
1365}
1366
1367/* this should only be called at bootup or when userspace
1368 * isn't running */
1369void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1370{
1371 struct ttm_mem_type_manager *man;
1372
1373 if (!adev->mman.initialized)
1374 return;
1375
1376 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1377 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1378 man->size = size >> PAGE_SHIFT;
1379}
1380
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001381int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1382{
1383 struct drm_file *file_priv;
1384 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001385
Christian Könige176fe172015-05-27 10:22:47 +02001386 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001387 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001388
1389 file_priv = filp->private_data;
1390 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001391 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001392 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001393
1394 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001395}
1396
Christian Königabca90f2017-06-30 11:05:54 +02001397static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1398 struct ttm_mem_reg *mem, unsigned num_pages,
1399 uint64_t offset, unsigned window,
1400 struct amdgpu_ring *ring,
1401 uint64_t *addr)
1402{
1403 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1404 struct amdgpu_device *adev = ring->adev;
1405 struct ttm_tt *ttm = bo->ttm;
1406 struct amdgpu_job *job;
1407 unsigned num_dw, num_bytes;
1408 dma_addr_t *dma_address;
1409 struct dma_fence *fence;
1410 uint64_t src_addr, dst_addr;
1411 uint64_t flags;
1412 int r;
1413
1414 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1415 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1416
Christian König6f02a692017-07-07 11:56:59 +02001417 *addr = adev->mc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001418 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1419 AMDGPU_GPU_PAGE_SIZE;
1420
1421 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1422 while (num_dw & 0x7)
1423 num_dw++;
1424
1425 num_bytes = num_pages * 8;
1426
1427 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1428 if (r)
1429 return r;
1430
1431 src_addr = num_dw * 4;
1432 src_addr += job->ibs[0].gpu_addr;
1433
1434 dst_addr = adev->gart.table_addr;
1435 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1436 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1437 dst_addr, num_bytes);
1438
1439 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1440 WARN_ON(job->ibs[0].length_dw > num_dw);
1441
1442 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1443 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1444 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1445 &job->ibs[0].ptr[num_dw]);
1446 if (r)
1447 goto error_free;
1448
1449 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1450 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1451 if (r)
1452 goto error_free;
1453
1454 dma_fence_put(fence);
1455
1456 return r;
1457
1458error_free:
1459 amdgpu_job_free(job);
1460 return r;
1461}
1462
Christian Königfc9c8f52017-06-29 11:46:15 +02001463int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1464 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001465 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001466 struct dma_fence **fence, bool direct_submit,
1467 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001468{
1469 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001470 struct amdgpu_job *job;
1471
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001472 uint32_t max_bytes;
1473 unsigned num_loops, num_dw;
1474 unsigned i;
1475 int r;
1476
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001477 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1478 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1479 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1480
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001481 /* for IB padding */
1482 while (num_dw & 0x7)
1483 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001484
Christian Königd71518b2016-02-01 12:20:25 +01001485 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1486 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001487 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001488
Christian Königfc9c8f52017-06-29 11:46:15 +02001489 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001490 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001491 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001492 AMDGPU_FENCE_OWNER_UNDEFINED,
1493 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001494 if (r) {
1495 DRM_ERROR("sync failed (%d).\n", r);
1496 goto error_free;
1497 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001498 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001499
1500 for (i = 0; i < num_loops; i++) {
1501 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1502
Christian Königd71518b2016-02-01 12:20:25 +01001503 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1504 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001505
1506 src_offset += cur_size_in_bytes;
1507 dst_offset += cur_size_in_bytes;
1508 byte_count -= cur_size_in_bytes;
1509 }
1510
Christian Königd71518b2016-02-01 12:20:25 +01001511 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1512 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001513 if (direct_submit) {
1514 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001515 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001516 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001517 if (r)
1518 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1519 amdgpu_job_free(job);
1520 } else {
1521 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1522 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1523 if (r)
1524 goto error_free;
1525 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001526
Chunming Zhoue24db982016-08-15 10:46:04 +08001527 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001528
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001529error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001530 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001531 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001532}
1533
Flora Cui59b4a972016-07-19 16:48:22 +08001534int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Yong Zhao330df032017-07-20 18:44:10 -04001535 uint64_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001536 struct reservation_object *resv,
1537 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001538{
Christian Königa7d64de2016-09-15 14:58:48 +02001539 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001540 uint32_t max_bytes = 8 *
1541 adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
Flora Cui59b4a972016-07-19 16:48:22 +08001542 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1543
Christian Königf29224a62016-11-17 12:06:38 +01001544 struct drm_mm_node *mm_node;
1545 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001546 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001547
1548 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001549 int r;
1550
Christian Königf29224a62016-11-17 12:06:38 +01001551 if (!ring->ready) {
1552 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1553 return -EINVAL;
1554 }
1555
Christian König92c60d92017-06-29 10:44:39 +02001556 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1557 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1558 if (r)
1559 return r;
1560 }
1561
Christian Königf29224a62016-11-17 12:06:38 +01001562 num_pages = bo->tbo.num_pages;
1563 mm_node = bo->tbo.mem.mm_node;
1564 num_loops = 0;
1565 while (num_pages) {
1566 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1567
1568 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1569 num_pages -= mm_node->size;
1570 ++mm_node;
1571 }
Yong Zhao330df032017-07-20 18:44:10 -04001572
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001573 /* num of dwords for each SDMA_OP_PTEPDE cmd */
1574 num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001575
1576 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001577 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001578
1579 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1580 if (r)
1581 return r;
1582
1583 if (resv) {
1584 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001585 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001586 if (r) {
1587 DRM_ERROR("sync failed (%d).\n", r);
1588 goto error_free;
1589 }
1590 }
1591
Christian Königf29224a62016-11-17 12:06:38 +01001592 num_pages = bo->tbo.num_pages;
1593 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001594
Christian Königf29224a62016-11-17 12:06:38 +01001595 while (num_pages) {
1596 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1597 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001598
Yong Zhao330df032017-07-20 18:44:10 -04001599 WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
1600
Christian König92c60d92017-06-29 10:44:39 +02001601 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001602 while (byte_count) {
1603 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1604
Yong Zhao330df032017-07-20 18:44:10 -04001605 amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
1606 dst_addr, 0,
1607 cur_size_in_bytes >> 3, 0,
1608 src_data);
Christian Königf29224a62016-11-17 12:06:38 +01001609
1610 dst_addr += cur_size_in_bytes;
1611 byte_count -= cur_size_in_bytes;
1612 }
1613
1614 num_pages -= mm_node->size;
1615 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001616 }
1617
1618 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1619 WARN_ON(job->ibs[0].length_dw > num_dw);
1620 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001621 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001622 if (r)
1623 goto error_free;
1624
1625 return 0;
1626
1627error_free:
1628 amdgpu_job_free(job);
1629 return r;
1630}
1631
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001632#if defined(CONFIG_DEBUG_FS)
1633
1634static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1635{
1636 struct drm_info_node *node = (struct drm_info_node *)m->private;
1637 unsigned ttm_pl = *(int *)node->info_ent->data;
1638 struct drm_device *dev = node->minor->dev;
1639 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001640 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001641 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001642
Christian König12d4ac52017-08-07 14:07:43 +02001643 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001644 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001645}
1646
1647static int ttm_pl_vram = TTM_PL_VRAM;
1648static int ttm_pl_tt = TTM_PL_TT;
1649
Nils Wallménius06ab6832016-05-02 12:46:15 -04001650static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001651 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1652 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1653 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1654#ifdef CONFIG_SWIOTLB
1655 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1656#endif
1657};
1658
1659static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1660 size_t size, loff_t *pos)
1661{
Al Viro45063092016-12-04 18:24:56 -05001662 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001663 ssize_t result = 0;
1664 int r;
1665
1666 if (size & 0x3 || *pos & 0x3)
1667 return -EINVAL;
1668
Tom St Denis9156e722017-05-23 11:35:22 -04001669 if (*pos >= adev->mc.mc_vram_size)
1670 return -ENXIO;
1671
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001672 while (size) {
1673 unsigned long flags;
1674 uint32_t value;
1675
1676 if (*pos >= adev->mc.mc_vram_size)
1677 return result;
1678
1679 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001680 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1681 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1682 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001683 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1684
1685 r = put_user(value, (uint32_t *)buf);
1686 if (r)
1687 return r;
1688
1689 result += 4;
1690 buf += 4;
1691 *pos += 4;
1692 size -= 4;
1693 }
1694
1695 return result;
1696}
1697
Tom St Denis08cab982017-08-29 08:36:52 -04001698static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1699 size_t size, loff_t *pos)
1700{
1701 struct amdgpu_device *adev = file_inode(f)->i_private;
1702 ssize_t result = 0;
1703 int r;
1704
1705 if (size & 0x3 || *pos & 0x3)
1706 return -EINVAL;
1707
1708 if (*pos >= adev->mc.mc_vram_size)
1709 return -ENXIO;
1710
1711 while (size) {
1712 unsigned long flags;
1713 uint32_t value;
1714
1715 if (*pos >= adev->mc.mc_vram_size)
1716 return result;
1717
1718 r = get_user(value, (uint32_t *)buf);
1719 if (r)
1720 return r;
1721
1722 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001723 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1724 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1725 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001726 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1727
1728 result += 4;
1729 buf += 4;
1730 *pos += 4;
1731 size -= 4;
1732 }
1733
1734 return result;
1735}
1736
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001737static const struct file_operations amdgpu_ttm_vram_fops = {
1738 .owner = THIS_MODULE,
1739 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001740 .write = amdgpu_ttm_vram_write,
1741 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001742};
1743
Christian Königa1d29472016-03-30 14:42:57 +02001744#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1745
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001746static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1747 size_t size, loff_t *pos)
1748{
Al Viro45063092016-12-04 18:24:56 -05001749 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001750 ssize_t result = 0;
1751 int r;
1752
1753 while (size) {
1754 loff_t p = *pos / PAGE_SIZE;
1755 unsigned off = *pos & ~PAGE_MASK;
1756 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1757 struct page *page;
1758 void *ptr;
1759
1760 if (p >= adev->gart.num_cpu_pages)
1761 return result;
1762
1763 page = adev->gart.pages[p];
1764 if (page) {
1765 ptr = kmap(page);
1766 ptr += off;
1767
1768 r = copy_to_user(buf, ptr, cur_size);
1769 kunmap(adev->gart.pages[p]);
1770 } else
1771 r = clear_user(buf, cur_size);
1772
1773 if (r)
1774 return -EFAULT;
1775
1776 result += cur_size;
1777 buf += cur_size;
1778 *pos += cur_size;
1779 size -= cur_size;
1780 }
1781
1782 return result;
1783}
1784
1785static const struct file_operations amdgpu_ttm_gtt_fops = {
1786 .owner = THIS_MODULE,
1787 .read = amdgpu_ttm_gtt_read,
1788 .llseek = default_llseek
1789};
1790
1791#endif
1792
Tom St Denis38290b22017-09-18 07:28:14 -04001793static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
1794 size_t size, loff_t *pos)
1795{
1796 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001797 int r;
1798 uint64_t phys;
Tom St Denis38290b22017-09-18 07:28:14 -04001799 struct iommu_domain *dom;
Tom St Denisa40cfa02017-09-18 07:14:56 -04001800
Tom St Denis10cfafd2017-09-19 11:29:04 -04001801 // always return 8 bytes
1802 if (size != 8)
1803 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001804
Tom St Denis10cfafd2017-09-19 11:29:04 -04001805 // only accept page addresses
1806 if (*pos & 0xFFF)
1807 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001808
1809 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001810 if (dom)
1811 phys = iommu_iova_to_phys(dom, *pos);
1812 else
1813 phys = *pos;
1814
1815 r = copy_to_user(buf, &phys, 8);
1816 if (r)
Tom St Denis38290b22017-09-18 07:28:14 -04001817 return -EFAULT;
1818
Tom St Denis10cfafd2017-09-19 11:29:04 -04001819 return 8;
Tom St Denis38290b22017-09-18 07:28:14 -04001820}
1821
1822static const struct file_operations amdgpu_ttm_iova_fops = {
1823 .owner = THIS_MODULE,
1824 .read = amdgpu_iova_to_phys_read,
Tom St Denis38290b22017-09-18 07:28:14 -04001825 .llseek = default_llseek
1826};
Tom St Denisa40cfa02017-09-18 07:14:56 -04001827
1828static const struct {
1829 char *name;
1830 const struct file_operations *fops;
1831 int domain;
1832} ttm_debugfs_entries[] = {
1833 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
1834#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1835 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
1836#endif
Tom St Denis38290b22017-09-18 07:28:14 -04001837 { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04001838};
1839
Christian Königa1d29472016-03-30 14:42:57 +02001840#endif
1841
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001842static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1843{
1844#if defined(CONFIG_DEBUG_FS)
1845 unsigned count;
1846
1847 struct drm_minor *minor = adev->ddev->primary;
1848 struct dentry *ent, *root = minor->debugfs_root;
1849
Tom St Denisa40cfa02017-09-18 07:14:56 -04001850 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
1851 ent = debugfs_create_file(
1852 ttm_debugfs_entries[count].name,
1853 S_IFREG | S_IRUGO, root,
1854 adev,
1855 ttm_debugfs_entries[count].fops);
1856 if (IS_ERR(ent))
1857 return PTR_ERR(ent);
1858 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
1859 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1860 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
1861 i_size_write(ent->d_inode, adev->mc.gart_size);
1862 adev->mman.debugfs_entries[count] = ent;
1863 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001864
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001865 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1866
1867#ifdef CONFIG_SWIOTLB
1868 if (!swiotlb_nr_tbl())
1869 --count;
1870#endif
1871
1872 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1873#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001874 return 0;
1875#endif
1876}
1877
1878static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1879{
1880#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04001881 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001882
Tom St Denisa40cfa02017-09-18 07:14:56 -04001883 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
1884 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02001885#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001886}