blob: 65073fbc6707c77cd190b47257433c2c18ae0974 [file] [log] [blame]
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +05301#ifndef _ASM_POWERPC_NOHASH_32_PGTABLE_H
2#define _ASM_POWERPC_NOHASH_32_PGTABLE_H
David Gibsonf88df142007-04-30 16:30:56 +10003
David Gibsond1953c82007-05-08 12:46:49 +10004#include <asm-generic/pgtable-nopmd.h>
David Gibsonf88df142007-04-30 16:30:56 +10005
6#ifndef __ASSEMBLY__
7#include <linux/sched.h>
8#include <linux/threads.h>
David Gibsonf88df142007-04-30 16:30:56 +10009#include <asm/io.h> /* For sub-arch specific PPC_PIN_SIZE */
David Gibsonf88df142007-04-30 16:30:56 +100010
Benjamin Herrenschmidtf637a492009-05-27 13:44:50 +100011extern unsigned long ioremap_bot;
Benjamin Herrenschmidtb98ac05d2007-10-31 16:42:19 +110012
13#ifdef CONFIG_44x
14extern int icache_44x_need_flush;
15#endif
16
David Gibsonf88df142007-04-30 16:30:56 +100017#endif /* __ASSEMBLY__ */
18
19/*
David Gibsonf88df142007-04-30 16:30:56 +100020 * The normal case is that PTEs are 32-bits and we have a 1-page
21 * 1024-entry pgdir pointing to 1-page 1024-entry PTE pages. -- paulus
22 *
23 * For any >32-bit physical address platform, we can use the following
24 * two level page table layout where the pgdir is 8KB and the MS 13 bits
25 * are an index to the second level table. The combined pgdir/pmd first
26 * level has 2048 entries and the second level has 512 64-bit PTE entries.
27 * -Matt
28 */
David Gibsonf88df142007-04-30 16:30:56 +100029/* PGDIR_SHIFT determines what a top-level page table entry can map */
David Gibsond1953c82007-05-08 12:46:49 +100030#define PGDIR_SHIFT (PAGE_SHIFT + PTE_SHIFT)
David Gibsonf88df142007-04-30 16:30:56 +100031#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
32#define PGDIR_MASK (~(PGDIR_SIZE-1))
33
34/*
35 * entries per page directory level: our page-table tree is two-level, so
36 * we don't really have any PMD directory.
37 */
Kumar Galabee86f12007-12-06 13:11:04 -060038#ifndef __ASSEMBLY__
39#define PTE_TABLE_SIZE (sizeof(pte_t) << PTE_SHIFT)
40#define PGD_TABLE_SIZE (sizeof(pgd_t) << (32 - PGDIR_SHIFT))
41#endif /* __ASSEMBLY__ */
42
David Gibsonf88df142007-04-30 16:30:56 +100043#define PTRS_PER_PTE (1 << PTE_SHIFT)
44#define PTRS_PER_PMD 1
45#define PTRS_PER_PGD (1 << (32 - PGDIR_SHIFT))
46
47#define USER_PTRS_PER_PGD (TASK_SIZE / PGDIR_SIZE)
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080048#define FIRST_USER_ADDRESS 0UL
David Gibsonf88df142007-04-30 16:30:56 +100049
David Gibsonf88df142007-04-30 16:30:56 +100050#define pte_ERROR(e) \
Anton Blancharda7696b32014-09-17 14:39:39 +100051 pr_err("%s:%d: bad pte %llx.\n", __FILE__, __LINE__, \
David Gibson0aeafb02007-05-04 16:47:51 +100052 (unsigned long long)pte_val(e))
David Gibsonf88df142007-04-30 16:30:56 +100053#define pgd_ERROR(e) \
Anton Blancharda7696b32014-09-17 14:39:39 +100054 pr_err("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
David Gibsonf88df142007-04-30 16:30:56 +100055
56/*
Benjamin Herrenschmidtf637a492009-05-27 13:44:50 +100057 * This is the bottom of the PKMAP area with HIGHMEM or an arbitrary
58 * value (for now) on others, from where we can start layout kernel
59 * virtual space that goes below PKMAP and FIXMAP
60 */
61#ifdef CONFIG_HIGHMEM
62#define KVIRT_TOP PKMAP_BASE
63#else
64#define KVIRT_TOP (0xfe000000UL) /* for now, could be FIXMAP_BASE ? */
65#endif
66
67/*
68 * ioremap_bot starts at that address. Early ioremaps move down from there,
69 * until mem_init() at which point this becomes the top of the vmalloc
70 * and ioremap space
71 */
Benjamin Herrenschmidt8b31e492009-05-27 13:50:33 +100072#ifdef CONFIG_NOT_COHERENT_CACHE
73#define IOREMAP_TOP ((KVIRT_TOP - CONFIG_CONSISTENT_SIZE) & PAGE_MASK)
74#else
Benjamin Herrenschmidtf637a492009-05-27 13:44:50 +100075#define IOREMAP_TOP KVIRT_TOP
Benjamin Herrenschmidt8b31e492009-05-27 13:50:33 +100076#endif
Benjamin Herrenschmidtf637a492009-05-27 13:44:50 +100077
78/*
David Gibsonf88df142007-04-30 16:30:56 +100079 * Just any arbitrary offset to the start of the vmalloc VM area: the
Benjamin Herrenschmidtf637a492009-05-27 13:44:50 +100080 * current 16MB value just means that there will be a 64MB "hole" after the
David Gibsonf88df142007-04-30 16:30:56 +100081 * physical memory until the kernel virtual memory starts. That means that
82 * any out-of-bounds memory accesses will hopefully be caught.
83 * The vmalloc() routines leaves a hole of 4kB between each vmalloced
84 * area for the same reason. ;)
85 *
86 * We no longer map larger than phys RAM with the BATs so we don't have
87 * to worry about the VMALLOC_OFFSET causing problems. We do have to worry
88 * about clashes between our early calls to ioremap() that start growing down
Christophe Leroye974cd42016-02-09 17:08:10 +010089 * from IOREMAP_TOP being run into the VM area allocations (growing upwards
David Gibsonf88df142007-04-30 16:30:56 +100090 * from VMALLOC_START). For this reason we have ioremap_bot to check when
91 * we actually run into our mappings setup in the early boot with the VM
92 * system. This really does become a problem for machines with good amounts
93 * of RAM. -- Cort
94 */
95#define VMALLOC_OFFSET (0x1000000) /* 16M */
96#ifdef PPC_PIN_SIZE
97#define VMALLOC_START (((_ALIGN((long)high_memory, PPC_PIN_SIZE) + VMALLOC_OFFSET) & ~(VMALLOC_OFFSET-1)))
98#else
99#define VMALLOC_START ((((long)high_memory + VMALLOC_OFFSET) & ~(VMALLOC_OFFSET-1)))
100#endif
101#define VMALLOC_END ioremap_bot
102
103/*
104 * Bits in a linux-style PTE. These match the bits in the
105 * (hardware-defined) PowerPC PTE as closely as possible.
106 */
107
108#if defined(CONFIG_40x)
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530109#include <asm/nohash/32/pte-40x.h>
David Gibsonf88df142007-04-30 16:30:56 +1000110#elif defined(CONFIG_44x)
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530111#include <asm/nohash/32/pte-44x.h>
Kumar Gala76acc2c2009-09-01 15:48:42 +0000112#elif defined(CONFIG_FSL_BOOKE) && defined(CONFIG_PTE_64BIT)
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530113#include <asm/nohash/pte-book3e.h>
David Gibsonf88df142007-04-30 16:30:56 +1000114#elif defined(CONFIG_FSL_BOOKE)
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530115#include <asm/nohash/32/pte-fsl-booke.h>
David Gibsonf88df142007-04-30 16:30:56 +1000116#elif defined(CONFIG_8xx)
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530117#include <asm/nohash/32/pte-8xx.h>
Becky Bruce4ee70842008-09-24 11:01:24 -0500118#endif
David Gibsonf88df142007-04-30 16:30:56 +1000119
Benjamin Herrenschmidt71087002009-03-19 19:34:09 +0000120/* And here we include common definitions */
121#include <asm/pte-common.h>
David Gibsonf88df142007-04-30 16:30:56 +1000122
123#ifndef __ASSEMBLY__
David Gibsonf88df142007-04-30 16:30:56 +1000124
Kumar Gala9bf2b5c2008-07-16 15:54:21 -0500125#define pte_clear(mm, addr, ptep) \
126 do { pte_update(ptep, ~_PAGE_HASHPTE, 0); } while (0)
David Gibsonf88df142007-04-30 16:30:56 +1000127
128#define pmd_none(pmd) (!pmd_val(pmd))
129#define pmd_bad(pmd) (pmd_val(pmd) & _PMD_BAD)
130#define pmd_present(pmd) (pmd_val(pmd) & _PMD_PRESENT_MASK)
Aneesh Kumar K.Vf281b5d2015-12-01 09:06:35 +0530131static inline void pmd_clear(pmd_t *pmdp)
132{
133 *pmdp = __pmd(0);
134}
135
136
David Gibsonf88df142007-04-30 16:30:56 +1000137
David Gibsonf88df142007-04-30 16:30:56 +1000138/*
139 * When flushing the tlb entry for a page, we also need to flush the hash
140 * table entry. flush_hash_pages is assembler (for speed) in hashtable.S.
141 */
142extern int flush_hash_pages(unsigned context, unsigned long va,
143 unsigned long pmdval, int count);
144
145/* Add an HPTE to the hash table */
146extern void add_hash_page(unsigned context, unsigned long va,
147 unsigned long pmdval);
148
Becky Bruce4ee70842008-09-24 11:01:24 -0500149/* Flush an entry from the TLB/hash table */
150extern void flush_hash_entry(struct mm_struct *mm, pte_t *ptep,
151 unsigned long address);
152
David Gibsonf88df142007-04-30 16:30:56 +1000153/*
Benjamin Herrenschmidtc6057822009-03-10 17:53:29 +0000154 * PTE updates. This function is called whenever an existing
155 * valid PTE is updated. This does -not- include set_pte_at()
156 * which nowadays only sets a new PTE.
David Gibsonf88df142007-04-30 16:30:56 +1000157 *
Benjamin Herrenschmidtc6057822009-03-10 17:53:29 +0000158 * Depending on the type of MMU, we may need to use atomic updates
159 * and the PTE may be either 32 or 64 bit wide. In the later case,
160 * when using atomic updates, only the low part of the PTE is
161 * accessed atomically.
162 *
163 * In addition, on 44x, we also maintain a global flag indicating
164 * that an executable user mapping was modified, which is needed
165 * to properly flush the virtually tagged instruction cache of
166 * those implementations.
David Gibsonf88df142007-04-30 16:30:56 +1000167 */
168#ifndef CONFIG_PTE_64BIT
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000169static inline unsigned long pte_update(pte_t *p,
170 unsigned long clr,
David Gibsonf88df142007-04-30 16:30:56 +1000171 unsigned long set)
172{
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000173#ifdef PTE_ATOMIC_UPDATES
David Gibsonf88df142007-04-30 16:30:56 +1000174 unsigned long old, tmp;
175
176 __asm__ __volatile__("\
1771: lwarx %0,0,%3\n\
178 andc %1,%0,%4\n\
179 or %1,%1,%5\n"
180 PPC405_ERR77(0,%3)
181" stwcx. %1,0,%3\n\
182 bne- 1b"
183 : "=&r" (old), "=&r" (tmp), "=m" (*p)
184 : "r" (p), "r" (clr), "r" (set), "m" (*p)
185 : "cc" );
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000186#else /* PTE_ATOMIC_UPDATES */
187 unsigned long old = pte_val(*p);
188 *p = __pte((old & ~clr) | set);
189#endif /* !PTE_ATOMIC_UPDATES */
190
Benjamin Herrenschmidtb98ac05d2007-10-31 16:42:19 +1100191#ifdef CONFIG_44x
Benjamin Herrenschmidtea3cc332009-08-18 19:00:34 +0000192 if ((old & _PAGE_USER) && (old & _PAGE_EXEC))
Benjamin Herrenschmidtb98ac05d2007-10-31 16:42:19 +1100193 icache_44x_need_flush = 1;
194#endif
David Gibsonf88df142007-04-30 16:30:56 +1000195 return old;
196}
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000197#else /* CONFIG_PTE_64BIT */
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000198static inline unsigned long long pte_update(pte_t *p,
199 unsigned long clr,
200 unsigned long set)
David Gibsonf88df142007-04-30 16:30:56 +1000201{
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000202#ifdef PTE_ATOMIC_UPDATES
David Gibsonf88df142007-04-30 16:30:56 +1000203 unsigned long long old;
204 unsigned long tmp;
205
206 __asm__ __volatile__("\
2071: lwarx %L0,0,%4\n\
208 lwzx %0,0,%3\n\
209 andc %1,%L0,%5\n\
210 or %1,%1,%6\n"
211 PPC405_ERR77(0,%3)
212" stwcx. %1,0,%4\n\
213 bne- 1b"
214 : "=&r" (old), "=&r" (tmp), "=m" (*p)
215 : "r" (p), "r" ((unsigned long)(p) + 4), "r" (clr), "r" (set), "m" (*p)
216 : "cc" );
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000217#else /* PTE_ATOMIC_UPDATES */
218 unsigned long long old = pte_val(*p);
Kumar Gala585583d2008-07-14 08:08:45 -0500219 *p = __pte((old & ~(unsigned long long)clr) | set);
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000220#endif /* !PTE_ATOMIC_UPDATES */
221
Benjamin Herrenschmidtb98ac05d2007-10-31 16:42:19 +1100222#ifdef CONFIG_44x
Benjamin Herrenschmidtea3cc332009-08-18 19:00:34 +0000223 if ((old & _PAGE_USER) && (old & _PAGE_EXEC))
Benjamin Herrenschmidtb98ac05d2007-10-31 16:42:19 +1100224 icache_44x_need_flush = 1;
225#endif
David Gibsonf88df142007-04-30 16:30:56 +1000226 return old;
227}
Benjamin Herrenschmidt1bc54c02008-07-08 15:54:40 +1000228#endif /* CONFIG_PTE_64BIT */
David Gibsonf88df142007-04-30 16:30:56 +1000229
230/*
Becky Brucebf2737f2008-06-14 09:12:44 +1000231 * 2.6 calls this without flushing the TLB entry; this is wrong
232 * for our hash-based implementation, we fix that up here.
David Gibsonf88df142007-04-30 16:30:56 +1000233 */
234#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
235static inline int __ptep_test_and_clear_young(unsigned int context, unsigned long addr, pte_t *ptep)
236{
237 unsigned long old;
238 old = pte_update(ptep, _PAGE_ACCESSED, 0);
239#if _PAGE_HASHPTE != 0
240 if (old & _PAGE_HASHPTE) {
241 unsigned long ptephys = __pa(ptep) & PAGE_MASK;
242 flush_hash_pages(context, addr, ptephys, 1);
243 }
244#endif
245 return (old & _PAGE_ACCESSED) != 0;
246}
247#define ptep_test_and_clear_young(__vma, __addr, __ptep) \
248 __ptep_test_and_clear_young((__vma)->vm_mm->context.id, __addr, __ptep)
249
David Gibsonf88df142007-04-30 16:30:56 +1000250#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
251static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr,
252 pte_t *ptep)
253{
254 return __pte(pte_update(ptep, ~_PAGE_HASHPTE, 0));
255}
256
257#define __HAVE_ARCH_PTEP_SET_WRPROTECT
258static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr,
259 pte_t *ptep)
260{
LEROY Christophea7b9f672015-01-19 17:04:38 +0100261 pte_update(ptep, (_PAGE_RW | _PAGE_HWWRITE), _PAGE_RO);
David Gibsonf88df142007-04-30 16:30:56 +1000262}
Andy Whitcroft016b33c2008-06-26 19:55:58 +1000263static inline void huge_ptep_set_wrprotect(struct mm_struct *mm,
264 unsigned long addr, pte_t *ptep)
265{
266 ptep_set_wrprotect(mm, addr, ptep);
267}
268
David Gibsonf88df142007-04-30 16:30:56 +1000269
Aneesh Kumar K.Vc6d1a762016-08-24 15:03:38 +0530270static inline void __ptep_set_access_flags(struct mm_struct *mm,
Aneesh Kumar K.Vb3603e12016-11-28 11:47:02 +0530271 pte_t *ptep, pte_t entry,
272 unsigned long address)
David Gibsonf88df142007-04-30 16:30:56 +1000273{
LEROY Christophea7b9f672015-01-19 17:04:38 +0100274 unsigned long set = pte_val(entry) &
Benjamin Herrenschmidtea3cc332009-08-18 19:00:34 +0000275 (_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_RW | _PAGE_EXEC);
LEROY Christophea7b9f672015-01-19 17:04:38 +0100276 unsigned long clr = ~pte_val(entry) & _PAGE_RO;
277
278 pte_update(ptep, clr, set);
David Gibsonf88df142007-04-30 16:30:56 +1000279}
280
David Gibsonf88df142007-04-30 16:30:56 +1000281#define __HAVE_ARCH_PTE_SAME
282#define pte_same(A,B) (((pte_val(A) ^ pte_val(B)) & ~_PAGE_HASHPTE) == 0)
283
284/*
285 * Note that on Book E processors, the pmd contains the kernel virtual
286 * (lowmem) address of the pte page. The physical address is less useful
287 * because everything runs with translation enabled (even the TLB miss
288 * handler). On everything else the pmd contains the physical address
289 * of the pte page. -- paulus
290 */
291#ifndef CONFIG_BOOKE
292#define pmd_page_vaddr(pmd) \
293 ((unsigned long) __va(pmd_val(pmd) & PAGE_MASK))
294#define pmd_page(pmd) \
Jason Gunthorpe43b5fef2010-03-09 09:35:00 +0000295 pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
David Gibsonf88df142007-04-30 16:30:56 +1000296#else
297#define pmd_page_vaddr(pmd) \
298 ((unsigned long) (pmd_val(pmd) & PAGE_MASK))
299#define pmd_page(pmd) \
Kumar Galaaf892e02008-04-16 05:52:30 +1000300 pfn_to_page((__pa(pmd_val(pmd)) >> PAGE_SHIFT))
David Gibsonf88df142007-04-30 16:30:56 +1000301#endif
302
303/* to find an entry in a kernel page-table-directory */
304#define pgd_offset_k(address) pgd_offset(&init_mm, address)
305
306/* to find an entry in a page-table-directory */
307#define pgd_index(address) ((address) >> PGDIR_SHIFT)
308#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
309
David Gibsonf88df142007-04-30 16:30:56 +1000310/* Find an entry in the third-level page table.. */
311#define pte_index(address) \
312 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
313#define pte_offset_kernel(dir, addr) \
Christophe Leroybe00ed72016-02-09 17:07:56 +0100314 (pmd_bad(*(dir)) ? NULL : (pte_t *)pmd_page_vaddr(*(dir)) + \
315 pte_index(addr))
David Gibsonf88df142007-04-30 16:30:56 +1000316#define pte_offset_map(dir, addr) \
Peter Zijlstraece0e2b2010-10-26 14:21:52 -0700317 ((pte_t *) kmap_atomic(pmd_page(*(dir))) + pte_index(addr))
318#define pte_unmap(pte) kunmap_atomic(pte)
David Gibsonf88df142007-04-30 16:30:56 +1000319
David Gibsonf88df142007-04-30 16:30:56 +1000320/*
321 * Encode and decode a swap entry.
322 * Note that the bits we use in a PTE for representing a swap entry
Kirill A. Shutemov780fc562015-02-16 16:00:18 -0800323 * must not include the _PAGE_PRESENT bit or the _PAGE_HASHPTE bit (if used).
324 * -- paulus
David Gibsonf88df142007-04-30 16:30:56 +1000325 */
326#define __swp_type(entry) ((entry).val & 0x1f)
327#define __swp_offset(entry) ((entry).val >> 5)
328#define __swp_entry(type, offset) ((swp_entry_t) { (type) | ((offset) << 5) })
329#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) >> 3 })
330#define __swp_entry_to_pte(x) ((pte_t) { (x).val << 3 })
331
LEROY Christophece67f5d2015-01-20 10:57:34 +0100332#ifndef CONFIG_PPC_4K_PAGES
333void pgtable_cache_init(void);
334#else
David Gibsonf88df142007-04-30 16:30:56 +1000335/*
336 * No page table caches to initialise
337 */
338#define pgtable_cache_init() do { } while (0)
LEROY Christophece67f5d2015-01-20 10:57:34 +0100339#endif
David Gibsonf88df142007-04-30 16:30:56 +1000340
341extern int get_pteptr(struct mm_struct *mm, unsigned long addr, pte_t **ptep,
342 pmd_t **pmdp);
343
344#endif /* !__ASSEMBLY__ */
345
Aneesh Kumar K.V17ed9e32015-12-01 09:06:38 +0530346#endif /* __ASM_POWERPC_NOHASH_32_PGTABLE_H */