blob: 44fbdc12ee6247b4581efc51df0883677fd46cbe [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-at91/include/mach/at91sam9261.h
3 *
4 * Copyright (C) SAN People
5 *
6 * Common definitions.
7 * Based on AT91SAM9261 datasheet revision E. (Preliminary)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#ifndef AT91SAM9261_H
16#define AT91SAM9261_H
17
18/*
19 * Peripheral identifiers/interrupts.
20 */
Russell Kinga09e64f2008-08-05 16:14:15 +010021#define AT91SAM9261_ID_PIOA 2 /* Parallel IO Controller A */
22#define AT91SAM9261_ID_PIOB 3 /* Parallel IO Controller B */
23#define AT91SAM9261_ID_PIOC 4 /* Parallel IO Controller C */
24#define AT91SAM9261_ID_US0 6 /* USART 0 */
25#define AT91SAM9261_ID_US1 7 /* USART 1 */
26#define AT91SAM9261_ID_US2 8 /* USART 2 */
27#define AT91SAM9261_ID_MCI 9 /* Multimedia Card Interface */
28#define AT91SAM9261_ID_UDP 10 /* USB Device Port */
29#define AT91SAM9261_ID_TWI 11 /* Two-Wire Interface */
30#define AT91SAM9261_ID_SPI0 12 /* Serial Peripheral Interface 0 */
31#define AT91SAM9261_ID_SPI1 13 /* Serial Peripheral Interface 1 */
32#define AT91SAM9261_ID_SSC0 14 /* Serial Synchronous Controller 0 */
33#define AT91SAM9261_ID_SSC1 15 /* Serial Synchronous Controller 1 */
34#define AT91SAM9261_ID_SSC2 16 /* Serial Synchronous Controller 2 */
35#define AT91SAM9261_ID_TC0 17 /* Timer Counter 0 */
36#define AT91SAM9261_ID_TC1 18 /* Timer Counter 1 */
37#define AT91SAM9261_ID_TC2 19 /* Timer Counter 2 */
38#define AT91SAM9261_ID_UHP 20 /* USB Host port */
39#define AT91SAM9261_ID_LCDC 21 /* LDC Controller */
40#define AT91SAM9261_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */
41#define AT91SAM9261_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */
42#define AT91SAM9261_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */
43
44
45/*
46 * User Peripheral physical base addresses.
47 */
48#define AT91SAM9261_BASE_TCB0 0xfffa0000
49#define AT91SAM9261_BASE_TC0 0xfffa0000
50#define AT91SAM9261_BASE_TC1 0xfffa0040
51#define AT91SAM9261_BASE_TC2 0xfffa0080
52#define AT91SAM9261_BASE_UDP 0xfffa4000
53#define AT91SAM9261_BASE_MCI 0xfffa8000
54#define AT91SAM9261_BASE_TWI 0xfffac000
55#define AT91SAM9261_BASE_US0 0xfffb0000
56#define AT91SAM9261_BASE_US1 0xfffb4000
57#define AT91SAM9261_BASE_US2 0xfffb8000
58#define AT91SAM9261_BASE_SSC0 0xfffbc000
59#define AT91SAM9261_BASE_SSC1 0xfffc0000
60#define AT91SAM9261_BASE_SSC2 0xfffc4000
61#define AT91SAM9261_BASE_SPI0 0xfffc8000
62#define AT91SAM9261_BASE_SPI1 0xfffcc000
Russell Kinga09e64f2008-08-05 16:14:15 +010063
64
65/*
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +080066 * System Peripherals
Russell Kinga09e64f2008-08-05 16:14:15 +010067 */
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080068#define AT91SAM9261_BASE_SMC 0xffffec00
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +080069#define AT91SAM9261_BASE_MATRIX 0xffffee00
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080070#define AT91SAM9261_BASE_SDRAMC 0xffffea00
Jean-Christophe PLAGNIOL-VILLARD13079a72011-11-02 01:43:31 +080071#define AT91SAM9261_BASE_DBGU AT91_BASE_DBGU0
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +080072#define AT91SAM9261_BASE_PIOA 0xfffff400
73#define AT91SAM9261_BASE_PIOB 0xfffff600
74#define AT91SAM9261_BASE_PIOC 0xfffff800
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +080075#define AT91SAM9261_BASE_RSTC 0xfffffd00
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +080076#define AT91SAM9261_BASE_SHDWC 0xfffffd10
Jean-Christophe PLAGNIOL-VILLARDeab5fd62011-09-18 10:12:00 +080077#define AT91SAM9261_BASE_RTT 0xfffffd20
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080078#define AT91SAM9261_BASE_PIT 0xfffffd30
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +080079#define AT91SAM9261_BASE_WDT 0xfffffd40
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +080080#define AT91SAM9261_BASE_GPBR 0xfffffd50
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +080081
Russell Kinga09e64f2008-08-05 16:14:15 +010082#define AT91_USART0 AT91SAM9261_BASE_US0
83#define AT91_USART1 AT91SAM9261_BASE_US1
84#define AT91_USART2 AT91SAM9261_BASE_US2
85
86
87/*
88 * Internal Memory.
89 */
90#define AT91SAM9261_SRAM_BASE 0x00300000 /* Internal SRAM base address */
91#define AT91SAM9261_SRAM_SIZE 0x00028000 /* Internal SRAM size (160Kb) */
92
Nicolas Ferreb784b7c2009-06-26 15:36:59 +010093#define AT91SAM9G10_SRAM_BASE AT91SAM9261_SRAM_BASE /* Internal SRAM base address */
94#define AT91SAM9G10_SRAM_SIZE 0x00004000 /* Internal SRAM size (16Kb) */
95
Russell Kinga09e64f2008-08-05 16:14:15 +010096#define AT91SAM9261_ROM_BASE 0x00400000 /* Internal ROM base address */
97#define AT91SAM9261_ROM_SIZE SZ_32K /* Internal ROM size (32Kb) */
98
99#define AT91SAM9261_UHP_BASE 0x00500000 /* USB Host controller */
100#define AT91SAM9261_LCDC_BASE 0x00600000 /* LDC controller */
101
102
103#endif