blob: 1333e68b1f96d34af8782e69c1e686aa9fb5901b [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050027#include <linux/export.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010028#include <linux/list.h>
29#include <linux/smp.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050036#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010037#include <linux/interrupt.h>
38#include <linux/percpu.h>
39#include <linux/slab.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010040
41#include <asm/irq.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010042#include <asm/mach/irq.h>
43#include <asm/hardware/gic.h>
44
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010045static DEFINE_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010046
Russell Kingff2e27a2010-12-04 16:13:29 +000047/* Address of GIC 0 CPU interface */
Russell Kingbef8f9e2010-12-04 16:50:58 +000048void __iomem *gic_cpu_base_addr __read_mostly;
Russell Kingff2e27a2010-12-04 16:13:29 +000049
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010050/*
51 * Supported arch specific GIC irq extension.
52 * Default make them NULL.
53 */
54struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000055 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010056 .irq_mask = NULL,
57 .irq_unmask = NULL,
58 .irq_retrigger = NULL,
59 .irq_set_type = NULL,
60 .irq_set_wake = NULL,
61};
62
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010063#ifndef MAX_GIC_NR
64#define MAX_GIC_NR 1
65#endif
66
Russell Kingbef8f9e2010-12-04 16:50:58 +000067static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010068
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010069static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010070{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010071 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010072 return gic_data->dist_base;
73}
74
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010075static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010076{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010077 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010078 return gic_data->cpu_base;
79}
80
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010081static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010082{
Rob Herring4294f8b2011-09-28 21:25:31 -050083 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010084}
85
Russell Kingf27ecac2005-08-18 21:31:00 +010086/*
87 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +010088 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010089static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +010090{
Rob Herring4294f8b2011-09-28 21:25:31 -050091 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010092
93 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +053094 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010095 if (gic_arch_extn.irq_mask)
96 gic_arch_extn.irq_mask(d);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010097 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010098}
99
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100100static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100101{
Rob Herring4294f8b2011-09-28 21:25:31 -0500102 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100103
104 spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100105 if (gic_arch_extn.irq_unmask)
106 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530107 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100108 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100109}
110
Will Deacon1a017532011-02-09 12:01:12 +0000111static void gic_eoi_irq(struct irq_data *d)
112{
113 if (gic_arch_extn.irq_eoi) {
114 spin_lock(&irq_controller_lock);
115 gic_arch_extn.irq_eoi(d);
116 spin_unlock(&irq_controller_lock);
117 }
118
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530119 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000120}
121
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100122static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100123{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100124 void __iomem *base = gic_dist_base(d);
125 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100126 u32 enablemask = 1 << (gicirq % 32);
127 u32 enableoff = (gicirq / 32) * 4;
128 u32 confmask = 0x2 << ((gicirq % 16) * 2);
129 u32 confoff = (gicirq / 16) * 4;
130 bool enabled = false;
131 u32 val;
132
133 /* Interrupt configuration for SGIs can't be changed */
134 if (gicirq < 16)
135 return -EINVAL;
136
137 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
138 return -EINVAL;
139
140 spin_lock(&irq_controller_lock);
141
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100142 if (gic_arch_extn.irq_set_type)
143 gic_arch_extn.irq_set_type(d, type);
144
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530145 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100146 if (type == IRQ_TYPE_LEVEL_HIGH)
147 val &= ~confmask;
148 else if (type == IRQ_TYPE_EDGE_RISING)
149 val |= confmask;
150
151 /*
152 * As recommended by the spec, disable the interrupt before changing
153 * the configuration
154 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530155 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
156 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100157 enabled = true;
158 }
159
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530160 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100161
162 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530163 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100164
165 spin_unlock(&irq_controller_lock);
166
167 return 0;
168}
169
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100170static int gic_retrigger(struct irq_data *d)
171{
172 if (gic_arch_extn.irq_retrigger)
173 return gic_arch_extn.irq_retrigger(d);
174
175 return -ENXIO;
176}
177
Catalin Marinasa06f5462005-09-30 16:07:05 +0100178#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000179static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
180 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100181{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100182 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Rob Herring4294f8b2011-09-28 21:25:31 -0500183 unsigned int shift = (gic_irq(d) % 4) * 8;
Russell King5dfc54e2011-07-21 15:00:57 +0100184 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000185 u32 val, mask, bit;
186
Russell King5dfc54e2011-07-21 15:00:57 +0100187 if (cpu >= 8 || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000188 return -EINVAL;
189
190 mask = 0xff << shift;
Will Deacon267840f2011-08-23 22:20:03 +0100191 bit = 1 << (cpu_logical_map(cpu) + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100192
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100193 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530194 val = readl_relaxed(reg) & ~mask;
195 writel_relaxed(val | bit, reg);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100196 spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700197
Russell King5dfc54e2011-07-21 15:00:57 +0100198 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100199}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100200#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100201
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100202#ifdef CONFIG_PM
203static int gic_set_wake(struct irq_data *d, unsigned int on)
204{
205 int ret = -ENXIO;
206
207 if (gic_arch_extn.irq_set_wake)
208 ret = gic_arch_extn.irq_set_wake(d, on);
209
210 return ret;
211}
212
213#else
214#define gic_set_wake NULL
215#endif
216
Russell King0f347bb2007-05-17 10:11:34 +0100217static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100218{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100219 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
220 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100221 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100222 unsigned long status;
223
Will Deacon1a017532011-02-09 12:01:12 +0000224 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100225
226 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530227 status = readl_relaxed(chip_data->cpu_base + GIC_CPU_INTACK);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100228 spin_unlock(&irq_controller_lock);
229
Russell King0f347bb2007-05-17 10:11:34 +0100230 gic_irq = (status & 0x3ff);
231 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100232 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100233
Rob Herring4294f8b2011-09-28 21:25:31 -0500234 cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq);
Russell King0f347bb2007-05-17 10:11:34 +0100235 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
236 do_bad_IRQ(cascade_irq, desc);
237 else
238 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100239
240 out:
Will Deacon1a017532011-02-09 12:01:12 +0000241 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100242}
243
David Brownell38c677c2006-08-01 22:26:25 +0100244static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100245 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100246 .irq_mask = gic_mask_irq,
247 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000248 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100249 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100250 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100251#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000252 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100253#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100254 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100255};
256
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100257void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
258{
259 if (gic_nr >= MAX_GIC_NR)
260 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100261 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100262 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100263 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100264}
265
Rob Herring4294f8b2011-09-28 21:25:31 -0500266static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100267{
Rob Herring4294f8b2011-09-28 21:25:31 -0500268 unsigned int i, irq;
Will Deacon267840f2011-08-23 22:20:03 +0100269 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500270 unsigned int gic_irqs = gic->gic_irqs;
271 struct irq_domain *domain = &gic->domain;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000272 void __iomem *base = gic->dist_base;
Will Deacon267840f2011-08-23 22:20:03 +0100273 u32 cpu = 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100274
Will Deacon267840f2011-08-23 22:20:03 +0100275#ifdef CONFIG_SMP
276 cpu = cpu_logical_map(smp_processor_id());
277#endif
278
279 cpumask = 1 << cpu;
Russell Kingf27ecac2005-08-18 21:31:00 +0100280 cpumask |= cpumask << 8;
281 cpumask |= cpumask << 16;
282
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530283 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100284
285 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100286 * Set all global interrupts to be level triggered, active low.
287 */
Pawel Molle6afec92010-11-26 13:45:43 +0100288 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530289 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100290
291 /*
292 * Set all global interrupts to this CPU only.
293 */
Pawel Molle6afec92010-11-26 13:45:43 +0100294 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530295 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100296
297 /*
Russell King9395f6e2010-11-11 23:10:30 +0000298 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100299 */
Pawel Molle6afec92010-11-26 13:45:43 +0100300 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530301 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100302
303 /*
Russell King9395f6e2010-11-11 23:10:30 +0000304 * Disable all interrupts. Leave the PPI and SGIs alone
305 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100306 */
Pawel Molle6afec92010-11-26 13:45:43 +0100307 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530308 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100309
310 /*
311 * Setup the Linux IRQ subsystem.
312 */
Rob Herring4294f8b2011-09-28 21:25:31 -0500313 irq_domain_for_each_irq(domain, i, irq) {
314 if (i < 32) {
315 irq_set_percpu_devid(irq);
316 irq_set_chip_and_handler(irq, &gic_chip,
317 handle_percpu_devid_irq);
318 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
319 } else {
320 irq_set_chip_and_handler(irq, &gic_chip,
321 handle_fasteoi_irq);
322 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
323 }
324 irq_set_chip_data(irq, gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100325 }
326
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530327 writel_relaxed(1, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100328}
329
Russell Kingbef8f9e2010-12-04 16:50:58 +0000330static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100331{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000332 void __iomem *dist_base = gic->dist_base;
333 void __iomem *base = gic->cpu_base;
Russell King9395f6e2010-11-11 23:10:30 +0000334 int i;
335
Russell King9395f6e2010-11-11 23:10:30 +0000336 /*
337 * Deal with the banked PPI and SGI interrupts - disable all
338 * PPI interrupts, ensure all SGI interrupts are enabled.
339 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530340 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
341 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000342
343 /*
344 * Set priority on PPI and SGI interrupts
345 */
346 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530347 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000348
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530349 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
350 writel_relaxed(1, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100351}
352
Colin Cross254056f2011-02-10 12:54:10 -0800353#ifdef CONFIG_CPU_PM
354/*
355 * Saves the GIC distributor registers during suspend or idle. Must be called
356 * with interrupts disabled but before powering down the GIC. After calling
357 * this function, no interrupts will be delivered by the GIC, and another
358 * platform-specific wakeup source must be enabled.
359 */
360static void gic_dist_save(unsigned int gic_nr)
361{
362 unsigned int gic_irqs;
363 void __iomem *dist_base;
364 int i;
365
366 if (gic_nr >= MAX_GIC_NR)
367 BUG();
368
369 gic_irqs = gic_data[gic_nr].gic_irqs;
370 dist_base = gic_data[gic_nr].dist_base;
371
372 if (!dist_base)
373 return;
374
375 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
376 gic_data[gic_nr].saved_spi_conf[i] =
377 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
378
379 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
380 gic_data[gic_nr].saved_spi_target[i] =
381 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
382
383 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
384 gic_data[gic_nr].saved_spi_enable[i] =
385 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
386}
387
388/*
389 * Restores the GIC distributor registers during resume or when coming out of
390 * idle. Must be called before enabling interrupts. If a level interrupt
391 * that occured while the GIC was suspended is still present, it will be
392 * handled normally, but any edge interrupts that occured will not be seen by
393 * the GIC and need to be handled by the platform-specific wakeup source.
394 */
395static void gic_dist_restore(unsigned int gic_nr)
396{
397 unsigned int gic_irqs;
398 unsigned int i;
399 void __iomem *dist_base;
400
401 if (gic_nr >= MAX_GIC_NR)
402 BUG();
403
404 gic_irqs = gic_data[gic_nr].gic_irqs;
405 dist_base = gic_data[gic_nr].dist_base;
406
407 if (!dist_base)
408 return;
409
410 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
411
412 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
413 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
414 dist_base + GIC_DIST_CONFIG + i * 4);
415
416 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
417 writel_relaxed(0xa0a0a0a0,
418 dist_base + GIC_DIST_PRI + i * 4);
419
420 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
421 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
422 dist_base + GIC_DIST_TARGET + i * 4);
423
424 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
425 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
426 dist_base + GIC_DIST_ENABLE_SET + i * 4);
427
428 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
429}
430
431static void gic_cpu_save(unsigned int gic_nr)
432{
433 int i;
434 u32 *ptr;
435 void __iomem *dist_base;
436 void __iomem *cpu_base;
437
438 if (gic_nr >= MAX_GIC_NR)
439 BUG();
440
441 dist_base = gic_data[gic_nr].dist_base;
442 cpu_base = gic_data[gic_nr].cpu_base;
443
444 if (!dist_base || !cpu_base)
445 return;
446
447 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
448 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
449 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
450
451 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
452 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
453 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
454
455}
456
457static void gic_cpu_restore(unsigned int gic_nr)
458{
459 int i;
460 u32 *ptr;
461 void __iomem *dist_base;
462 void __iomem *cpu_base;
463
464 if (gic_nr >= MAX_GIC_NR)
465 BUG();
466
467 dist_base = gic_data[gic_nr].dist_base;
468 cpu_base = gic_data[gic_nr].cpu_base;
469
470 if (!dist_base || !cpu_base)
471 return;
472
473 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
474 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
475 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
476
477 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
478 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
479 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
480
481 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
482 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
483
484 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
485 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
486}
487
488static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
489{
490 int i;
491
492 for (i = 0; i < MAX_GIC_NR; i++) {
493 switch (cmd) {
494 case CPU_PM_ENTER:
495 gic_cpu_save(i);
496 break;
497 case CPU_PM_ENTER_FAILED:
498 case CPU_PM_EXIT:
499 gic_cpu_restore(i);
500 break;
501 case CPU_CLUSTER_PM_ENTER:
502 gic_dist_save(i);
503 break;
504 case CPU_CLUSTER_PM_ENTER_FAILED:
505 case CPU_CLUSTER_PM_EXIT:
506 gic_dist_restore(i);
507 break;
508 }
509 }
510
511 return NOTIFY_OK;
512}
513
514static struct notifier_block gic_notifier_block = {
515 .notifier_call = gic_notifier,
516};
517
518static void __init gic_pm_init(struct gic_chip_data *gic)
519{
520 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
521 sizeof(u32));
522 BUG_ON(!gic->saved_ppi_enable);
523
524 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
525 sizeof(u32));
526 BUG_ON(!gic->saved_ppi_conf);
527
528 cpu_pm_register_notifier(&gic_notifier_block);
529}
530#else
531static void __init gic_pm_init(struct gic_chip_data *gic)
532{
533}
534#endif
535
Rob Herringb3f7ed02011-09-28 21:27:52 -0500536#ifdef CONFIG_OF
537static int gic_irq_domain_dt_translate(struct irq_domain *d,
538 struct device_node *controller,
539 const u32 *intspec, unsigned int intsize,
540 unsigned long *out_hwirq, unsigned int *out_type)
541{
542 if (d->of_node != controller)
543 return -EINVAL;
544 if (intsize < 3)
545 return -EINVAL;
546
547 /* Get the interrupt number and add 16 to skip over SGIs */
548 *out_hwirq = intspec[1] + 16;
549
550 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
551 if (!intspec[0])
552 *out_hwirq += 16;
553
554 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
555 return 0;
556}
557#endif
558
Rob Herring4294f8b2011-09-28 21:25:31 -0500559const struct irq_domain_ops gic_irq_domain_ops = {
Rob Herringb3f7ed02011-09-28 21:27:52 -0500560#ifdef CONFIG_OF
561 .dt_translate = gic_irq_domain_dt_translate,
562#endif
Rob Herring4294f8b2011-09-28 21:25:31 -0500563};
564
Russell Kingb580b892010-12-04 15:55:14 +0000565void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
566 void __iomem *dist_base, void __iomem *cpu_base)
567{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000568 struct gic_chip_data *gic;
Rob Herring4294f8b2011-09-28 21:25:31 -0500569 struct irq_domain *domain;
570 int gic_irqs;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000571
572 BUG_ON(gic_nr >= MAX_GIC_NR);
573
574 gic = &gic_data[gic_nr];
Rob Herring4294f8b2011-09-28 21:25:31 -0500575 domain = &gic->domain;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000576 gic->dist_base = dist_base;
577 gic->cpu_base = cpu_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000578
Rob Herring4294f8b2011-09-28 21:25:31 -0500579 /*
580 * For primary GICs, skip over SGIs.
581 * For secondary GICs, skip over PPIs, too.
582 */
583 if (gic_nr == 0) {
Russell Kingff2e27a2010-12-04 16:13:29 +0000584 gic_cpu_base_addr = cpu_base;
Rob Herring4294f8b2011-09-28 21:25:31 -0500585 domain->hwirq_base = 16;
586 irq_start = (irq_start & ~31) + 16;
587 } else
588 domain->hwirq_base = 32;
589
590 /*
591 * Find out how many interrupts are supported.
592 * The GIC only supports up to 1020 interrupt sources.
593 */
594 gic_irqs = readl_relaxed(dist_base + GIC_DIST_CTR) & 0x1f;
595 gic_irqs = (gic_irqs + 1) * 32;
596 if (gic_irqs > 1020)
597 gic_irqs = 1020;
598 gic->gic_irqs = gic_irqs;
599
600 domain->nr_irq = gic_irqs - domain->hwirq_base;
601 domain->irq_base = irq_alloc_descs(-1, irq_start, domain->nr_irq,
602 numa_node_id());
603 domain->priv = gic;
604 domain->ops = &gic_irq_domain_ops;
605 irq_domain_add(domain);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000606
Colin Cross9c128452011-06-13 00:45:59 +0000607 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500608 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000609 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800610 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000611}
612
Russell King38489532010-12-04 16:01:03 +0000613void __cpuinit gic_secondary_init(unsigned int gic_nr)
614{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000615 BUG_ON(gic_nr >= MAX_GIC_NR);
616
617 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000618}
619
Russell Kingf27ecac2005-08-18 21:31:00 +0100620#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100621void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100622{
Will Deacon267840f2011-08-23 22:20:03 +0100623 int cpu;
624 unsigned long map = 0;
625
626 /* Convert our logical CPU mask into a physical one. */
627 for_each_cpu(cpu, mask)
628 map |= 1 << cpu_logical_map(cpu);
Russell Kingf27ecac2005-08-18 21:31:00 +0100629
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530630 /*
631 * Ensure that stores to Normal memory are visible to the
632 * other CPUs before issuing the IPI.
633 */
634 dsb();
635
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100636 /* this always happens on GIC0 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530637 writel_relaxed(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
Russell Kingf27ecac2005-08-18 21:31:00 +0100638}
639#endif
Rob Herringb3f7ed02011-09-28 21:27:52 -0500640
641#ifdef CONFIG_OF
642static int gic_cnt __initdata = 0;
643
644int __init gic_of_init(struct device_node *node, struct device_node *parent)
645{
646 void __iomem *cpu_base;
647 void __iomem *dist_base;
648 int irq;
649 struct irq_domain *domain = &gic_data[gic_cnt].domain;
650
651 if (WARN_ON(!node))
652 return -ENODEV;
653
654 dist_base = of_iomap(node, 0);
655 WARN(!dist_base, "unable to map gic dist registers\n");
656
657 cpu_base = of_iomap(node, 1);
658 WARN(!cpu_base, "unable to map gic cpu registers\n");
659
660 domain->of_node = of_node_get(node);
661
662 gic_init(gic_cnt, 16, dist_base, cpu_base);
663
664 if (parent) {
665 irq = irq_of_parse_and_map(node, 0);
666 gic_cascade_irq(gic_cnt, irq);
667 }
668 gic_cnt++;
669 return 0;
670}
671#endif