blob: b398a4198042154509fec5501e0595a3fc8d7212 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2006-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000024#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "mdio_10g.h"
28#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010029#include "workarounds.h"
30
Ben Hutchings89863522009-11-25 16:09:04 +000031/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings2f7f5732008-12-12 21:34:25 -080033static const unsigned int
34/* "Large" EEPROM device: Atmel AT25640 or similar
35 * 8 KB, 16-bit address, 32 B write block */
36large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
37 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
38 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
39/* Default flash device: Atmel AT25F1024
40 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
41default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
42 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
43 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
44 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
45 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
46
Ben Hutchings8ceee662008-04-27 12:55:59 +010047/**************************************************************************
48 *
49 * I2C bus - this is a bit-bashing interface using GPIO pins
50 * Note that it uses the output enables to tristate the outputs
51 * SDA is the data pin and SCL is the clock
52 *
53 **************************************************************************
54 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010055static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010056{
Ben Hutchings37b5a602008-05-30 22:27:04 +010057 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010058 efx_oword_t reg;
59
Ben Hutchings12d00ca2009-10-23 08:30:46 +000060 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000061 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000062 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010063}
64
Ben Hutchings37b5a602008-05-30 22:27:04 +010065static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010066{
Ben Hutchings37b5a602008-05-30 22:27:04 +010067 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010068 efx_oword_t reg;
69
Ben Hutchings12d00ca2009-10-23 08:30:46 +000070 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000071 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000072 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010073}
74
75static int falcon_getsda(void *data)
76{
77 struct efx_nic *efx = (struct efx_nic *)data;
78 efx_oword_t reg;
79
Ben Hutchings12d00ca2009-10-23 08:30:46 +000080 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000081 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010082}
83
Ben Hutchings37b5a602008-05-30 22:27:04 +010084static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010085{
Ben Hutchings37b5a602008-05-30 22:27:04 +010086 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010087 efx_oword_t reg;
88
Ben Hutchings12d00ca2009-10-23 08:30:46 +000089 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000090 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010091}
92
Ben Hutchings37b5a602008-05-30 22:27:04 +010093static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
94 .setsda = falcon_setsda,
95 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010096 .getsda = falcon_getsda,
97 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010098 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010099 /* Wait up to 50 ms for slave to let us pull SCL high */
100 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101};
102
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000103static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100104{
105 efx_dword_t timer_cmd;
106 struct efx_nic *efx = channel->efx;
107
108 /* Set timer register */
109 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000111 FRF_AB_TC_TIMER_MODE,
112 FFE_BB_TIMER_MODE_INT_HLDOFF,
113 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000114 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100115 } else {
116 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000117 FRF_AB_TC_TIMER_MODE,
118 FFE_BB_TIMER_MODE_DIS,
119 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000121 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000122 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
123 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000124}
125
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000126static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
127
Ben Hutchings127e6e12009-11-25 16:09:55 +0000128static void falcon_prepare_flush(struct efx_nic *efx)
129{
130 falcon_deconfigure_mac_wrapper(efx);
131
132 /* Wait for the tx and rx fifo's to get to the next packet boundary
133 * (~1ms without back-pressure), then to drain the remainder of the
134 * fifo's at data path speeds (negligible), with a healthy margin. */
135 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100136}
137
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138/* Acknowledge a legacy interrupt from Falcon
139 *
140 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
141 *
142 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
143 * BIU. Interrupt acknowledge is read sensitive so must write instead
144 * (then read to ensure the BIU collector is flushed)
145 *
146 * NB most hardware supports MSI interrupts
147 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000148inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149{
150 efx_dword_t reg;
151
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000152 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000153 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
154 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155}
156
Ben Hutchings8ceee662008-04-27 12:55:59 +0100157
Ben Hutchings152b6a62009-11-29 03:43:56 +0000158irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100160 struct efx_nic *efx = dev_id;
161 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100162 int syserr;
163 int queues;
164
165 /* Check to see if this is our interrupt. If it isn't, we
166 * exit without having touched the hardware.
167 */
168 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000169 netif_vdbg(efx, intr, efx->net_dev,
170 "IRQ %d on CPU %d not for me\n", irq,
171 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100172 return IRQ_NONE;
173 }
174 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000175 netif_vdbg(efx, intr, efx->net_dev,
176 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
177 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179 /* Determine interrupting queues, clear interrupt status
180 * register and acknowledge the device interrupt.
181 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000182 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
183 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Steve Hodgson63695452010-04-28 09:27:36 +0000184
185 /* Check to see if we have a serious error condition */
186 if (queues & (1U << efx->fatal_irq_level)) {
187 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
188 if (unlikely(syserr))
189 return efx_nic_fatal_interrupt(efx);
190 }
191
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192 EFX_ZERO_OWORD(*int_ker);
193 wmb(); /* Ensure the vector is cleared before interrupt ack */
194 falcon_irq_ack_a1(efx);
195
Ben Hutchings8313aca2010-09-10 06:41:57 +0000196 if (queues & 1)
197 efx_schedule_channel(efx_get_channel(efx, 0));
198 if (queues & 2)
199 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100200 return IRQ_HANDLED;
201}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100202/**************************************************************************
203 *
204 * EEPROM/flash
205 *
206 **************************************************************************
207 */
208
Ben Hutchings23d30f02008-12-12 21:56:11 -0800209#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100210
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800211static int falcon_spi_poll(struct efx_nic *efx)
212{
213 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000214 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000215 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800216}
217
Ben Hutchings8ceee662008-04-27 12:55:59 +0100218/* Wait for SPI command completion */
219static int falcon_spi_wait(struct efx_nic *efx)
220{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800221 /* Most commands will finish quickly, so we start polling at
222 * very short intervals. Sometimes the command may have to
223 * wait for VPD or expansion ROM access outside of our
224 * control, so we allow up to 100 ms. */
225 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
226 int i;
227
228 for (i = 0; i < 10; i++) {
229 if (!falcon_spi_poll(efx))
230 return 0;
231 udelay(10);
232 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100233
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100234 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800235 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100236 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100237 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000238 netif_err(efx, hw, efx->net_dev,
239 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100240 return -ETIMEDOUT;
241 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800242 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100243 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244}
245
Ben Hutchings76884832009-11-29 15:10:44 +0000246int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000247 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800248 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100250 bool addressed = (address >= 0);
251 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100252 efx_oword_t reg;
253 int rc;
254
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100255 /* Input validation */
256 if (len > FALCON_SPI_MAX_LEN)
257 return -EINVAL;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000258 BUG_ON(!mutex_is_locked(&efx->spi_lock));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800260 /* Check that previous command is not still running */
261 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 if (rc)
263 return rc;
264
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100265 /* Program address register, if we have an address */
266 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000267 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000268 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100270
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100271 /* Program data register, if we have data */
272 if (in != NULL) {
273 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000274 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100275 }
276
277 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000279 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
280 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
281 FRF_AB_EE_SPI_HCMD_DABCNT, len,
282 FRF_AB_EE_SPI_HCMD_READ, reading,
283 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
284 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100285 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000286 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000287 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100289 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 rc = falcon_spi_wait(efx);
291 if (rc)
292 return rc;
293
294 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100295 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000296 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100297 memcpy(out, &reg, len);
298 }
299
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300 return 0;
301}
302
Ben Hutchings23d30f02008-12-12 21:56:11 -0800303static size_t
304falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100305{
306 return min(FALCON_SPI_MAX_LEN,
307 (spi->block_size - (start & (spi->block_size - 1))));
308}
309
310static inline u8
311efx_spi_munge_command(const struct efx_spi_device *spi,
312 const u8 command, const unsigned int address)
313{
314 return command | (((address >> 8) & spi->munge_address) << 3);
315}
316
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800317/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000318int
319falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100320{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800321 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100322 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800323 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100324
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800325 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000326 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100327 &status, sizeof(status));
328 if (rc)
329 return rc;
330 if (!(status & SPI_STATUS_NRDY))
331 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800332 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000333 netif_err(efx, hw, efx->net_dev,
334 "SPI write timeout on device %d"
335 " last status=0x%02x\n",
336 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800337 return -ETIMEDOUT;
338 }
339 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100340 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100341}
342
Ben Hutchings76884832009-11-29 15:10:44 +0000343int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
344 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100345{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800346 size_t block_len, pos = 0;
347 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100348 int rc = 0;
349
350 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800351 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100352
353 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000354 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100355 buffer + pos, block_len);
356 if (rc)
357 break;
358 pos += block_len;
359
360 /* Avoid locking up the system */
361 cond_resched();
362 if (signal_pending(current)) {
363 rc = -EINTR;
364 break;
365 }
366 }
367
368 if (retlen)
369 *retlen = pos;
370 return rc;
371}
372
Ben Hutchings76884832009-11-29 15:10:44 +0000373int
374falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
375 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100376{
377 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800378 size_t block_len, pos = 0;
379 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100380 int rc = 0;
381
382 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000383 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100384 if (rc)
385 break;
386
Ben Hutchings23d30f02008-12-12 21:56:11 -0800387 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100388 falcon_spi_write_limit(spi, start + pos));
389 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000390 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100391 buffer + pos, NULL, block_len);
392 if (rc)
393 break;
394
Ben Hutchings76884832009-11-29 15:10:44 +0000395 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100396 if (rc)
397 break;
398
399 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000400 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100401 NULL, verify_buffer, block_len);
402 if (memcmp(verify_buffer, buffer + pos, block_len)) {
403 rc = -EIO;
404 break;
405 }
406
407 pos += block_len;
408
409 /* Avoid locking up the system */
410 cond_resched();
411 if (signal_pending(current)) {
412 rc = -EINTR;
413 break;
414 }
415 }
416
417 if (retlen)
418 *retlen = pos;
419 return rc;
420}
421
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422/**************************************************************************
423 *
424 * MAC wrapper
425 *
426 **************************************************************************
427 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800428
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000429static void falcon_push_multicast_hash(struct efx_nic *efx)
430{
431 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
432
433 WARN_ON(!mutex_is_locked(&efx->mac_lock));
434
435 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
436 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
437}
438
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000439static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000441 struct falcon_nic_data *nic_data = efx->nic_data;
442 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100443 int count;
444
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000445 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800446 /* It's not safe to use GLB_CTL_REG to reset the
447 * macs, so instead use the internal MAC resets
448 */
449 if (!EFX_IS10G(efx)) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000450 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000451 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800452 udelay(1000);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100453
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000454 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000455 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800456 udelay(1000);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000457 return;
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800458 } else {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000459 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000460 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800461
462 for (count = 0; count < 10000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000463 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000464 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
465 0)
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000466 return;
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800467 udelay(10);
468 }
469
Ben Hutchings62776d02010-06-23 11:30:07 +0000470 netif_err(efx, hw, efx->net_dev,
471 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800472 }
473 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100474
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000475 /* Mac stats will fail whist the TX fifo is draining */
476 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100477
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000478 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
479 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
480 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100481
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000482 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000483 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
484 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
485 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000486 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100487
488 count = 0;
489 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000490 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000491 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
492 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
493 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000494 netif_dbg(efx, hw, efx->net_dev,
495 "Completed MAC reset after %d loops\n",
496 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100497 break;
498 }
499 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000500 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100501 break;
502 }
503 count++;
504 udelay(10);
505 }
506
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000507 /* Ensure the correct MAC is selected before statistics
508 * are re-enabled by the caller */
509 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000510
511 /* This can run even when the GMAC is selected */
512 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800513}
514
515void falcon_drain_tx_fifo(struct efx_nic *efx)
516{
517 efx_oword_t reg;
518
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000519 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800520 (efx->loopback_mode != LOOPBACK_NONE))
521 return;
522
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000523 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800524 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000525 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800526 return;
527
528 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100529}
530
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000531static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100532{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800533 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100534
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000535 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100536 return;
537
538 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000539 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000540 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000541 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100542
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000543 /* Isolate TX -> MAC */
544 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100545}
546
547void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
548{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000549 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100550 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000551 int link_speed, isolate;
552
553 isolate = (efx->reset_pending != RESET_TYPE_NONE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100554
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000555 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800556 case 10000: link_speed = 3; break;
557 case 1000: link_speed = 2; break;
558 case 100: link_speed = 1; break;
559 default: link_speed = 0; break;
560 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100561 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
562 * as advertised. Disable to ensure packets are not
563 * indefinitely held and TX queue can be flushed at any point
564 * while the link is down. */
565 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000566 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
567 FRF_AB_MAC_BCAD_ACPT, 1,
568 FRF_AB_MAC_UC_PROM, efx->promiscuous,
569 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
570 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100571 /* On B0, MAC backpressure can be disabled and packets get
572 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000573 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000574 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000575 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100576 }
577
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000578 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100579
580 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000581 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000583 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000584 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
585 * initialisation but it may read back as 0) */
586 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100587 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000588 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000589 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000590 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591}
592
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000593static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000595 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100596 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100597
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000598 WARN_ON(nic_data->stats_pending);
599 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000601 if (nic_data->stats_dma_done == NULL)
602 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100603
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000604 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
605 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100606 wmb(); /* ensure done flag is clear */
607
608 /* Initiate DMA transfer of stats */
609 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000610 FRF_AB_MAC_STAT_DMA_CMD, 1,
611 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100612 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000613 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100614
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000615 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
616}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100617
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000618static void falcon_stats_complete(struct efx_nic *efx)
619{
620 struct falcon_nic_data *nic_data = efx->nic_data;
621
622 if (!nic_data->stats_pending)
623 return;
624
625 nic_data->stats_pending = 0;
626 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
627 rmb(); /* read the done flag before the stats */
628 efx->mac_op->update_stats(efx);
629 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000630 netif_err(efx, hw, efx->net_dev,
631 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000632 }
633}
634
635static void falcon_stats_timer_func(unsigned long context)
636{
637 struct efx_nic *efx = (struct efx_nic *)context;
638 struct falcon_nic_data *nic_data = efx->nic_data;
639
640 spin_lock(&efx->stats_lock);
641
642 falcon_stats_complete(efx);
643 if (nic_data->stats_disable_count == 0)
644 falcon_stats_request(efx);
645
646 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100647}
648
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000649static void falcon_switch_mac(struct efx_nic *efx);
650
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000651static bool falcon_loopback_link_poll(struct efx_nic *efx)
652{
653 struct efx_link_state old_state = efx->link_state;
654
655 WARN_ON(!mutex_is_locked(&efx->mac_lock));
656 WARN_ON(!LOOPBACK_INTERNAL(efx));
657
658 efx->link_state.fd = true;
659 efx->link_state.fc = efx->wanted_fc;
660 efx->link_state.up = true;
661
662 if (efx->loopback_mode == LOOPBACK_GMAC)
663 efx->link_state.speed = 1000;
664 else
665 efx->link_state.speed = 10000;
666
667 return !efx_link_state_equal(&efx->link_state, &old_state);
668}
669
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000670static int falcon_reconfigure_port(struct efx_nic *efx)
671{
672 int rc;
673
674 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
675
676 /* Poll the PHY link state *before* reconfiguring it. This means we
677 * will pick up the correct speed (in loopback) to select the correct
678 * MAC.
679 */
680 if (LOOPBACK_INTERNAL(efx))
681 falcon_loopback_link_poll(efx);
682 else
683 efx->phy_op->poll(efx);
684
685 falcon_stop_nic_stats(efx);
686 falcon_deconfigure_mac_wrapper(efx);
687
688 falcon_switch_mac(efx);
689
690 efx->phy_op->reconfigure(efx);
691 rc = efx->mac_op->reconfigure(efx);
692 BUG_ON(rc);
693
694 falcon_start_nic_stats(efx);
695
696 /* Synchronise efx->link_state with the kernel */
697 efx_link_status_changed(efx);
698
699 return 0;
700}
701
Ben Hutchings8ceee662008-04-27 12:55:59 +0100702/**************************************************************************
703 *
704 * PHY access via GMII
705 *
706 **************************************************************************
707 */
708
Ben Hutchings8ceee662008-04-27 12:55:59 +0100709/* Wait for GMII access to complete */
710static int falcon_gmii_wait(struct efx_nic *efx)
711{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000712 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 int count;
714
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800715 /* wait upto 50ms - taken max from datasheet */
716 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000717 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
718 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
719 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
720 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000721 netif_err(efx, hw, efx->net_dev,
722 "error from GMII access "
723 EFX_OWORD_FMT"\n",
724 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100725 return -EIO;
726 }
727 return 0;
728 }
729 udelay(10);
730 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000731 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 return -ETIMEDOUT;
733}
734
Ben Hutchings68e7f452009-04-29 08:05:08 +0000735/* Write an MDIO register of a PHY connected to Falcon. */
736static int falcon_mdio_write(struct net_device *net_dev,
737 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738{
Ben Hutchings767e4682008-09-01 12:43:14 +0100739 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100740 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000741 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742
Ben Hutchings62776d02010-06-23 11:30:07 +0000743 netif_vdbg(efx, hw, efx->net_dev,
744 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000745 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100746
Steve Hodgsonab867462009-11-28 05:34:44 +0000747 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748
Ben Hutchings68e7f452009-04-29 08:05:08 +0000749 /* Check MDIO not currently being accessed */
750 rc = falcon_gmii_wait(efx);
751 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752 goto out;
753
754 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000755 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000756 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100757
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000758 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
759 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000760 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761
762 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000763 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000764 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100765
766 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000767 FRF_AB_MD_WRC, 1,
768 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000769 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770
771 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000772 rc = falcon_gmii_wait(efx);
773 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 /* Abort the write operation */
775 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000776 FRF_AB_MD_WRC, 0,
777 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000778 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100779 udelay(10);
780 }
781
Steve Hodgsonab867462009-11-28 05:34:44 +0000782out:
783 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000784 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100785}
786
Ben Hutchings68e7f452009-04-29 08:05:08 +0000787/* Read an MDIO register of a PHY connected to Falcon. */
788static int falcon_mdio_read(struct net_device *net_dev,
789 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790{
Ben Hutchings767e4682008-09-01 12:43:14 +0100791 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000793 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
Steve Hodgsonab867462009-11-28 05:34:44 +0000795 mutex_lock(&efx->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796
Ben Hutchings68e7f452009-04-29 08:05:08 +0000797 /* Check MDIO not currently being accessed */
798 rc = falcon_gmii_wait(efx);
799 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100800 goto out;
801
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000802 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000803 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100804
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000805 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
806 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000807 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100808
809 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000810 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000811 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100812
813 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000814 rc = falcon_gmii_wait(efx);
815 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000816 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000817 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000818 netif_vdbg(efx, hw, efx->net_dev,
819 "read from MDIO %d register %d.%d, got %04x\n",
820 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100821 } else {
822 /* Abort the read operation */
823 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000824 FRF_AB_MD_RIC, 0,
825 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000826 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827
Ben Hutchings62776d02010-06-23 11:30:07 +0000828 netif_dbg(efx, hw, efx->net_dev,
829 "read from MDIO %d register %d.%d, got error %d\n",
830 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100831 }
832
Steve Hodgsonab867462009-11-28 05:34:44 +0000833out:
834 mutex_unlock(&efx->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000835 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100836}
837
Steve Hodgson26deba52009-11-25 16:11:03 +0000838static void falcon_clock_mac(struct efx_nic *efx)
839{
840 unsigned strap_val;
841 efx_oword_t nic_stat;
842
843 /* Configure the NIC generated MAC clock correctly */
844 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
845 strap_val = EFX_IS10G(efx) ? 5 : 3;
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000846 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Steve Hodgson26deba52009-11-25 16:11:03 +0000847 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1);
848 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val);
849 efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT);
850 } else {
851 /* Falcon A1 does not support 1G/10G speed switching
852 * and must not be used with a PHY that does. */
853 BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) !=
854 strap_val);
855 }
856}
857
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000858static void falcon_switch_mac(struct efx_nic *efx)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800859{
860 struct efx_mac_operations *old_mac_op = efx->mac_op;
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000861 struct falcon_nic_data *nic_data = efx->nic_data;
862 unsigned int stats_done_offset;
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800863
Steve Hodgson0cc1283872009-01-29 17:49:59 +0000864 WARN_ON(!mutex_is_locked(&efx->mac_lock));
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000865 WARN_ON(nic_data->stats_disable_count == 0);
866
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800867 efx->mac_op = (EFX_IS10G(efx) ?
868 &falcon_xmac_operations : &falcon_gmac_operations);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800869
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000870 if (EFX_IS10G(efx))
871 stats_done_offset = XgDmaDone_offset;
872 else
873 stats_done_offset = GDmaDone_offset;
874 nic_data->stats_dma_done = efx->stats_buffer.addr + stats_done_offset;
875
Steve Hodgson0cc1283872009-01-29 17:49:59 +0000876 if (old_mac_op == efx->mac_op)
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000877 return;
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800878
Steve Hodgson26deba52009-11-25 16:11:03 +0000879 falcon_clock_mac(efx);
880
Ben Hutchings62776d02010-06-23 11:30:07 +0000881 netif_dbg(efx, hw, efx->net_dev, "selected %cMAC\n",
882 EFX_IS10G(efx) ? 'X' : 'G');
Steve Hodgson0cc1283872009-01-29 17:49:59 +0000883 /* Not all macs support a mac-level link state */
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000884 efx->xmac_poll_required = false;
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000885 falcon_reset_macs(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800886}
887
Ben Hutchings8ceee662008-04-27 12:55:59 +0100888/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000889static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100890{
891 int rc;
892
Ben Hutchings96c457262009-10-23 08:32:42 +0000893 switch (efx->phy_type) {
894 case PHY_TYPE_SFX7101:
895 efx->phy_op = &falcon_sfx7101_phy_ops;
896 break;
897 case PHY_TYPE_SFT9001A:
898 case PHY_TYPE_SFT9001B:
899 efx->phy_op = &falcon_sft9001_phy_ops;
900 break;
901 case PHY_TYPE_QT2022C2:
902 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000903 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +0000904 break;
905 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000906 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
907 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +0000908 return -ENODEV;
909 }
910
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000911 /* Fill out MDIO structure and loopback modes */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000912 efx->mdio.mdio_read = falcon_mdio_read;
913 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000914 rc = efx->phy_op->probe(efx);
915 if (rc != 0)
916 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917
Steve Hodgsonb895d732009-11-28 05:35:00 +0000918 /* Initial assumption */
919 efx->link_state.speed = 10000;
920 efx->link_state.fd = true;
921
Ben Hutchings8ceee662008-04-27 12:55:59 +0100922 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000923 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800924 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100925 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800926 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000927 if (efx->mdio.mmds & MDIO_DEVS_AN)
928 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929
930 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000931 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
932 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100933 if (rc)
934 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000935 netif_dbg(efx, probe, efx->net_dev,
936 "stats buffer at %llx (virt %p phys %llx)\n",
937 (u64)efx->stats_buffer.dma_addr,
938 efx->stats_buffer.addr,
939 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100940
941 return 0;
942}
943
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000944static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000946 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000947 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100948}
949
950/**************************************************************************
951 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100952 * Falcon test code
953 *
954 **************************************************************************/
955
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000956static int
957falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100958{
959 struct falcon_nvconfig *nvconfig;
960 struct efx_spi_device *spi;
961 void *region;
962 int rc, magic_num, struct_ver;
963 __le16 *word, *limit;
964 u32 csum;
965
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800966 spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
967 if (!spi)
968 return -EINVAL;
969
Ben Hutchings0a95f562008-11-04 20:33:11 +0000970 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100971 if (!region)
972 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000973 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100974
Ben Hutchingsf4150722008-11-04 20:34:28 +0000975 mutex_lock(&efx->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000976 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchingsf4150722008-11-04 20:34:28 +0000977 mutex_unlock(&efx->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100978 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000979 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
980 efx->spi_flash ? "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100981 rc = -EIO;
982 goto out;
983 }
984
985 magic_num = le16_to_cpu(nvconfig->board_magic_num);
986 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
987
988 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000989 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000990 netif_err(efx, hw, efx->net_dev,
991 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100992 goto out;
993 }
994 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000995 netif_err(efx, hw, efx->net_dev,
996 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100997 goto out;
998 } else if (struct_ver < 4) {
999 word = &nvconfig->board_magic_num;
1000 limit = (__le16 *) (nvconfig + 1);
1001 } else {
1002 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +00001003 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001004 }
1005 for (csum = 0; word < limit; ++word)
1006 csum += le16_to_cpu(*word);
1007
1008 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001009 netif_err(efx, hw, efx->net_dev,
1010 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001011 goto out;
1012 }
1013
1014 rc = 0;
1015 if (nvconfig_out)
1016 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
1017
1018 out:
1019 kfree(region);
1020 return rc;
1021}
1022
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001023static int falcon_test_nvram(struct efx_nic *efx)
1024{
1025 return falcon_read_nvram(efx, NULL);
1026}
1027
Ben Hutchings152b6a62009-11-29 03:43:56 +00001028static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001029 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +00001030 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001031 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001032 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001033 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001034 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001035 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001036 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001037 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001038 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001039 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001040 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001041 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001042 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001043 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001044 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001045 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001046 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001047 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001048 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001049 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001050 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001051 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001052 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001053 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001054 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001055 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001056 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001057 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001058 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001059 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001060 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001061 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001062 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001063 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001064 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1065};
1066
Ben Hutchings152b6a62009-11-29 03:43:56 +00001067static int falcon_b0_test_registers(struct efx_nic *efx)
1068{
1069 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1070 ARRAY_SIZE(falcon_b0_register_tests));
1071}
1072
Ben Hutchings8ceee662008-04-27 12:55:59 +01001073/**************************************************************************
1074 *
1075 * Device reset
1076 *
1077 **************************************************************************
1078 */
1079
1080/* Resets NIC to known state. This routine must be called in process
1081 * context and is allowed to sleep. */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001082static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001083{
1084 struct falcon_nic_data *nic_data = efx->nic_data;
1085 efx_oword_t glb_ctl_reg_ker;
1086 int rc;
1087
Ben Hutchings62776d02010-06-23 11:30:07 +00001088 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1089 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001090
1091 /* Initiate device reset */
1092 if (method == RESET_TYPE_WORLD) {
1093 rc = pci_save_state(efx->pci_dev);
1094 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001095 netif_err(efx, drv, efx->net_dev,
1096 "failed to backup PCI state of primary "
1097 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001098 goto fail1;
1099 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001100 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001101 rc = pci_save_state(nic_data->pci_dev2);
1102 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001103 netif_err(efx, drv, efx->net_dev,
1104 "failed to backup PCI state of "
1105 "secondary function prior to "
1106 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001107 goto fail2;
1108 }
1109 }
1110
1111 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001112 FRF_AB_EXT_PHY_RST_DUR,
1113 FFE_AB_EXT_PHY_RST_DUR_10240US,
1114 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001115 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001116 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001117 /* exclude PHY from "invisible" reset */
1118 FRF_AB_EXT_PHY_RST_CTL,
1119 method == RESET_TYPE_INVISIBLE,
1120 /* exclude EEPROM/flash and PCIe */
1121 FRF_AB_PCIE_CORE_RST_CTL, 1,
1122 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1123 FRF_AB_PCIE_SD_RST_CTL, 1,
1124 FRF_AB_EE_RST_CTL, 1,
1125 FRF_AB_EXT_PHY_RST_DUR,
1126 FFE_AB_EXT_PHY_RST_DUR_10240US,
1127 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001128 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001129 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001130
Ben Hutchings62776d02010-06-23 11:30:07 +00001131 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001132 schedule_timeout_uninterruptible(HZ / 20);
1133
1134 /* Restore PCI configuration if needed */
1135 if (method == RESET_TYPE_WORLD) {
Ben Hutchings152b6a62009-11-29 03:43:56 +00001136 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001137 rc = pci_restore_state(nic_data->pci_dev2);
1138 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001139 netif_err(efx, drv, efx->net_dev,
1140 "failed to restore PCI config for "
1141 "the secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001142 goto fail3;
1143 }
1144 }
1145 rc = pci_restore_state(efx->pci_dev);
1146 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001147 netif_err(efx, drv, efx->net_dev,
1148 "failed to restore PCI config for the "
1149 "primary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001150 goto fail4;
1151 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001152 netif_dbg(efx, drv, efx->net_dev,
1153 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001154 }
1155
1156 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001157 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001158 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001159 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001160 netif_err(efx, hw, efx->net_dev,
1161 "timed out waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001162 goto fail5;
1163 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001164 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001165
1166 return 0;
1167
1168 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1169fail2:
1170fail3:
1171 pci_restore_state(efx->pci_dev);
1172fail1:
1173fail4:
1174fail5:
1175 return rc;
1176}
1177
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001178static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001179{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001180 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001181 int rc;
1182
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001183 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1184
Ben Hutchingsfe758202009-11-25 16:11:45 +00001185 rc = falcon_board(efx)->type->monitor(efx);
1186 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001187 netif_err(efx, hw, efx->net_dev,
1188 "Board sensor %s; shutting down PHY\n",
1189 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001190 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001191 rc = __efx_reconfigure_port(efx);
1192 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001193 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001194
1195 if (LOOPBACK_INTERNAL(efx))
1196 link_changed = falcon_loopback_link_poll(efx);
1197 else
1198 link_changed = efx->phy_op->poll(efx);
1199
1200 if (link_changed) {
1201 falcon_stop_nic_stats(efx);
1202 falcon_deconfigure_mac_wrapper(efx);
1203
1204 falcon_switch_mac(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001205 rc = efx->mac_op->reconfigure(efx);
1206 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001207
1208 falcon_start_nic_stats(efx);
1209
1210 efx_link_status_changed(efx);
1211 }
1212
Ben Hutchings9007b9f2009-11-25 16:12:01 +00001213 if (EFX_IS10G(efx))
1214 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001215}
1216
Ben Hutchings8ceee662008-04-27 12:55:59 +01001217/* Zeroes out the SRAM contents. This routine must be called in
1218 * process context and is allowed to sleep.
1219 */
1220static int falcon_reset_sram(struct efx_nic *efx)
1221{
1222 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1223 int count;
1224
1225 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001226 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001227 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1228 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001229 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001230
1231 /* Initiate SRAM reset */
1232 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001233 FRF_AZ_SRM_INIT_EN, 1,
1234 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001235 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001236
1237 /* Wait for SRAM reset to complete */
1238 count = 0;
1239 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001240 netif_dbg(efx, hw, efx->net_dev,
1241 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001242
1243 /* SRAM reset is slow; expect around 16ms */
1244 schedule_timeout_uninterruptible(HZ / 50);
1245
1246 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001247 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001248 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001249 netif_dbg(efx, hw, efx->net_dev,
1250 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001251
1252 return 0;
1253 }
1254 } while (++count < 20); /* wait upto 0.4 sec */
1255
Ben Hutchings62776d02010-06-23 11:30:07 +00001256 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001257 return -ETIMEDOUT;
1258}
1259
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001260static int falcon_spi_device_init(struct efx_nic *efx,
1261 struct efx_spi_device **spi_device_ret,
1262 unsigned int device_id, u32 device_type)
1263{
1264 struct efx_spi_device *spi_device;
1265
1266 if (device_type != 0) {
Ben Hutchings0c53d8c2008-12-12 22:08:50 -08001267 spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001268 if (!spi_device)
1269 return -ENOMEM;
1270 spi_device->device_id = device_id;
1271 spi_device->size =
1272 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1273 spi_device->addr_len =
1274 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1275 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1276 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001277 spi_device->erase_command =
1278 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1279 spi_device->erase_size =
1280 1 << SPI_DEV_TYPE_FIELD(device_type,
1281 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001282 spi_device->block_size =
1283 1 << SPI_DEV_TYPE_FIELD(device_type,
1284 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001285 } else {
1286 spi_device = NULL;
1287 }
1288
1289 kfree(*spi_device_ret);
1290 *spi_device_ret = spi_device;
1291 return 0;
1292}
1293
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001294static void falcon_remove_spi_devices(struct efx_nic *efx)
1295{
1296 kfree(efx->spi_eeprom);
1297 efx->spi_eeprom = NULL;
1298 kfree(efx->spi_flash);
1299 efx->spi_flash = NULL;
1300}
1301
Ben Hutchings8ceee662008-04-27 12:55:59 +01001302/* Extract non-volatile configuration */
1303static int falcon_probe_nvconfig(struct efx_nic *efx)
1304{
1305 struct falcon_nvconfig *nvconfig;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001306 int board_rev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001307 int rc;
1308
Ben Hutchings8ceee662008-04-27 12:55:59 +01001309 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001310 if (!nvconfig)
1311 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001312
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001313 rc = falcon_read_nvram(efx, nvconfig);
1314 if (rc == -EINVAL) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001315 netif_err(efx, probe, efx->net_dev,
1316 "NVRAM is invalid therefore using defaults\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001317 efx->phy_type = PHY_TYPE_NONE;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001318 efx->mdio.prtad = MDIO_PRTAD_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001319 board_rev = 0;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001320 rc = 0;
1321 } else if (rc) {
1322 goto fail1;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001323 } else {
1324 struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001325 struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001326
1327 efx->phy_type = v2->port0_phy_type;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001328 efx->mdio.prtad = v2->port0_phy_addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001329 board_rev = le16_to_cpu(v2->board_revision);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001330
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001331 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001332 rc = falcon_spi_device_init(
1333 efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
1334 le32_to_cpu(v3->spi_device_type
1335 [FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001336 if (rc)
1337 goto fail2;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001338 rc = falcon_spi_device_init(
1339 efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
1340 le32_to_cpu(v3->spi_device_type
1341 [FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001342 if (rc)
1343 goto fail2;
1344 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001345 }
1346
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001347 /* Read the MAC addresses */
1348 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
1349
Ben Hutchings62776d02010-06-23 11:30:07 +00001350 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1351 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001352
Ben Hutchingse41c11e2010-04-28 09:01:50 +00001353 rc = falcon_probe_board(efx, board_rev);
1354 if (rc)
1355 goto fail2;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001356
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001357 kfree(nvconfig);
1358 return 0;
1359
1360 fail2:
1361 falcon_remove_spi_devices(efx);
1362 fail1:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001363 kfree(nvconfig);
1364 return rc;
1365}
1366
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001367/* Probe all SPI devices on the NIC */
1368static void falcon_probe_spi_devices(struct efx_nic *efx)
1369{
1370 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001371 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001372
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001373 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1374 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1375 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001376
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001377 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1378 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1379 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001380 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1381 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1382 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001383 } else {
1384 /* Disable VPD and set clock dividers to safe
1385 * values for initial programming. */
1386 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001387 netif_dbg(efx, probe, efx->net_dev,
1388 "Booted from internal ASIC settings;"
1389 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001390 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001391 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001392 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001393 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001394 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001395 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001396 }
1397
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001398 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
1399 falcon_spi_device_init(efx, &efx->spi_flash,
1400 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001401 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001402 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
1403 falcon_spi_device_init(efx, &efx->spi_eeprom,
1404 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001405 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001406}
1407
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001408static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001409{
1410 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001411 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001412 int rc;
1413
Ben Hutchings8ceee662008-04-27 12:55:59 +01001414 /* Allocate storage for hardware specific data */
1415 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001416 if (!nic_data)
1417 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001418 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001419
Ben Hutchings57849462009-11-29 15:08:21 +00001420 rc = -ENODEV;
1421
1422 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001423 netif_err(efx, probe, efx->net_dev,
1424 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001425 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001426 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001427
Ben Hutchings57849462009-11-29 15:08:21 +00001428 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1429 efx_oword_t nic_stat;
1430 struct pci_dev *dev;
1431 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001432
Ben Hutchings57849462009-11-29 15:08:21 +00001433 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001434 netif_err(efx, probe, efx->net_dev,
1435 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001436 goto fail1;
1437 }
1438 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1439 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001440 netif_err(efx, probe, efx->net_dev,
1441 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001442 goto fail1;
1443 }
1444 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001445 netif_err(efx, probe, efx->net_dev,
1446 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001447 goto fail1;
1448 }
1449
1450 dev = pci_dev_get(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001451 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
1452 dev))) {
1453 if (dev->bus == efx->pci_dev->bus &&
1454 dev->devfn == efx->pci_dev->devfn + 1) {
1455 nic_data->pci_dev2 = dev;
1456 break;
1457 }
1458 }
1459 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001460 netif_err(efx, probe, efx->net_dev,
1461 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001462 rc = -ENODEV;
1463 goto fail2;
1464 }
1465 }
1466
1467 /* Now we can reset the NIC */
1468 rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
1469 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001470 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001471 goto fail3;
1472 }
1473
1474 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001475 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001476 if (rc)
1477 goto fail4;
1478 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1479
Ben Hutchings62776d02010-06-23 11:30:07 +00001480 netif_dbg(efx, probe, efx->net_dev,
1481 "INT_KER at %llx (virt %p phys %llx)\n",
1482 (u64)efx->irq_status.dma_addr,
1483 efx->irq_status.addr,
1484 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001485
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001486 falcon_probe_spi_devices(efx);
1487
Ben Hutchings8ceee662008-04-27 12:55:59 +01001488 /* Read in the non-volatile configuration */
1489 rc = falcon_probe_nvconfig(efx);
1490 if (rc)
1491 goto fail5;
1492
Ben Hutchings37b5a602008-05-30 22:27:04 +01001493 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001494 board = falcon_board(efx);
1495 board->i2c_adap.owner = THIS_MODULE;
1496 board->i2c_data = falcon_i2c_bit_operations;
1497 board->i2c_data.data = efx;
1498 board->i2c_adap.algo_data = &board->i2c_data;
1499 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1500 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1501 sizeof(board->i2c_adap.name));
1502 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001503 if (rc)
1504 goto fail5;
1505
Ben Hutchings44838a42009-11-25 16:09:41 +00001506 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001507 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001508 netif_err(efx, probe, efx->net_dev,
1509 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001510 goto fail6;
1511 }
1512
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001513 nic_data->stats_disable_count = 1;
1514 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1515 (unsigned long)efx);
1516
Ben Hutchings8ceee662008-04-27 12:55:59 +01001517 return 0;
1518
Ben Hutchings278c0622009-11-23 16:05:12 +00001519 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001520 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1521 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001522 fail5:
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001523 falcon_remove_spi_devices(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00001524 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001525 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001526 fail3:
1527 if (nic_data->pci_dev2) {
1528 pci_dev_put(nic_data->pci_dev2);
1529 nic_data->pci_dev2 = NULL;
1530 }
1531 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001532 fail1:
1533 kfree(efx->nic_data);
1534 return rc;
1535}
1536
Ben Hutchings56241ce2009-10-23 08:30:06 +00001537static void falcon_init_rx_cfg(struct efx_nic *efx)
1538{
1539 /* Prior to Siena the RX DMA engine will split each frame at
1540 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1541 * be so large that that never happens. */
1542 const unsigned huge_buf_size = (3 * 4096) >> 5;
1543 /* RX control FIFO thresholds (32 entries) */
1544 const unsigned ctrl_xon_thr = 20;
1545 const unsigned ctrl_xoff_thr = 25;
1546 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001547 int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
1548 int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001549 efx_oword_t reg;
1550
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001551 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001552 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001553 /* Data FIFO size is 5.5K */
1554 if (data_xon_thr < 0)
1555 data_xon_thr = 512 >> 8;
1556 if (data_xoff_thr < 0)
1557 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001558 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1559 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1560 huge_buf_size);
1561 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
1562 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
1563 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1564 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001565 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001566 /* Data FIFO size is 80K; register fields moved */
1567 if (data_xon_thr < 0)
1568 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
1569 if (data_xoff_thr < 0)
1570 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001571 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1572 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1573 huge_buf_size);
1574 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
1575 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
1576 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1577 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1578 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001579
1580 /* Enable hash insertion. This is broken for the
1581 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1582 * IPv4 hashes. */
1583 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1584 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1585 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001586 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001587 /* Always enable XOFF signal from RX FIFO. We enable
1588 * or disable transmission of pause frames at the MAC. */
1589 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001590 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001591}
1592
Ben Hutchings152b6a62009-11-29 03:43:56 +00001593/* This call performs hardware-specific global initialisation, such as
1594 * defining the descriptor cache sizes and number of RSS channels.
1595 * It does not set up any buffers, descriptor rings or event queues.
1596 */
1597static int falcon_init_nic(struct efx_nic *efx)
1598{
1599 efx_oword_t temp;
1600 int rc;
1601
1602 /* Use on-chip SRAM */
1603 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1604 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1605 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1606
1607 /* Set the source of the GMAC clock */
1608 if (efx_nic_rev(efx) == EFX_REV_FALCON_B0) {
1609 efx_reado(efx, &temp, FR_AB_GPIO_CTL);
1610 EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true);
1611 efx_writeo(efx, &temp, FR_AB_GPIO_CTL);
1612 }
1613
1614 /* Select the correct MAC */
1615 falcon_clock_mac(efx);
1616
1617 rc = falcon_reset_sram(efx);
1618 if (rc)
1619 return rc;
1620
1621 /* Clear the parity enables on the TX data fifos as
1622 * they produce false parity errors because of timing issues
1623 */
1624 if (EFX_WORKAROUND_5129(efx)) {
1625 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1626 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1627 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1628 }
1629
1630 if (EFX_WORKAROUND_7244(efx)) {
1631 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1632 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1633 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1634 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1635 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1636 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1637 }
1638
1639 /* XXX This is documented only for Falcon A0/A1 */
1640 /* Setup RX. Wait for descriptor is broken and must
1641 * be disabled. RXDP recovery shouldn't be needed, but is.
1642 */
1643 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1644 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1645 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1646 if (EFX_WORKAROUND_5583(efx))
1647 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1648 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001649
1650 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1651 * descriptors (which is bad).
1652 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001653 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001654 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001655 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001656
Ben Hutchings56241ce2009-10-23 08:30:06 +00001657 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001658
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001659 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001660 /* Set hash key for IPv4 */
1661 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1662 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1663
1664 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001665 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001666 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001667 }
1668
Ben Hutchings152b6a62009-11-29 03:43:56 +00001669 efx_nic_init_common(efx);
1670
Ben Hutchings8ceee662008-04-27 12:55:59 +01001671 return 0;
1672}
1673
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001674static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001675{
1676 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001677 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001678 int rc;
1679
Ben Hutchings44838a42009-11-25 16:09:41 +00001680 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001681
Ben Hutchings8c870372009-03-04 09:53:02 +00001682 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001683 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001684 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001685 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001686
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001687 falcon_remove_spi_devices(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +00001688 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001689
Ben Hutchings91ad7572008-05-16 21:14:27 +01001690 falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001691
1692 /* Release the second function after the reset */
1693 if (nic_data->pci_dev2) {
1694 pci_dev_put(nic_data->pci_dev2);
1695 nic_data->pci_dev2 = NULL;
1696 }
1697
1698 /* Tear down the private nic state */
1699 kfree(efx->nic_data);
1700 efx->nic_data = NULL;
1701}
1702
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001703static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001704{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001705 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001706 efx_oword_t cnt;
1707
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001708 if (nic_data->stats_disable_count)
1709 return;
1710
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001711 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001712 efx->n_rx_nodesc_drop_cnt +=
1713 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001714
1715 if (nic_data->stats_pending &&
1716 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1717 nic_data->stats_pending = false;
1718 rmb(); /* read the done flag before the stats */
1719 efx->mac_op->update_stats(efx);
1720 }
1721}
1722
1723void falcon_start_nic_stats(struct efx_nic *efx)
1724{
1725 struct falcon_nic_data *nic_data = efx->nic_data;
1726
1727 spin_lock_bh(&efx->stats_lock);
1728 if (--nic_data->stats_disable_count == 0)
1729 falcon_stats_request(efx);
1730 spin_unlock_bh(&efx->stats_lock);
1731}
1732
1733void falcon_stop_nic_stats(struct efx_nic *efx)
1734{
1735 struct falcon_nic_data *nic_data = efx->nic_data;
1736 int i;
1737
1738 might_sleep();
1739
1740 spin_lock_bh(&efx->stats_lock);
1741 ++nic_data->stats_disable_count;
1742 spin_unlock_bh(&efx->stats_lock);
1743
1744 del_timer_sync(&nic_data->stats_timer);
1745
1746 /* Wait enough time for the most recent transfer to
1747 * complete. */
1748 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1749 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1750 break;
1751 msleep(1);
1752 }
1753
1754 spin_lock_bh(&efx->stats_lock);
1755 falcon_stats_complete(efx);
1756 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001757}
1758
Ben Hutchings06629f02009-11-29 03:43:43 +00001759static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1760{
1761 falcon_board(efx)->type->set_id_led(efx, mode);
1762}
1763
Ben Hutchings8ceee662008-04-27 12:55:59 +01001764/**************************************************************************
1765 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001766 * Wake on LAN
1767 *
1768 **************************************************************************
1769 */
1770
1771static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1772{
1773 wol->supported = 0;
1774 wol->wolopts = 0;
1775 memset(&wol->sopass, 0, sizeof(wol->sopass));
1776}
1777
1778static int falcon_set_wol(struct efx_nic *efx, u32 type)
1779{
1780 if (type != 0)
1781 return -EINVAL;
1782 return 0;
1783}
1784
1785/**************************************************************************
1786 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001787 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001788 *
1789 **************************************************************************
1790 */
1791
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001792struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001793 .probe = falcon_probe_nic,
1794 .remove = falcon_remove_nic,
1795 .init = falcon_init_nic,
1796 .fini = efx_port_dummy_op_void,
1797 .monitor = falcon_monitor,
1798 .reset = falcon_reset_hw,
1799 .probe_port = falcon_probe_port,
1800 .remove_port = falcon_remove_port,
1801 .prepare_flush = falcon_prepare_flush,
1802 .update_stats = falcon_update_nic_stats,
1803 .start_stats = falcon_start_nic_stats,
1804 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001805 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001806 .push_irq_moderation = falcon_push_irq_moderation,
1807 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001808 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001809 .get_wol = falcon_get_wol,
1810 .set_wol = falcon_set_wol,
1811 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001812 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001813 .default_mac_ops = &falcon_xmac_operations,
1814
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001815 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001816 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001817 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1818 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1819 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1820 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1821 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001822 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001823 .rx_buffer_padding = 0x24,
1824 .max_interrupt_mode = EFX_INT_MODE_MSI,
1825 .phys_addr_channels = 4,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001826 .tx_dc_base = 0x130000,
1827 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001828 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001829 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001830};
1831
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001832struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001833 .probe = falcon_probe_nic,
1834 .remove = falcon_remove_nic,
1835 .init = falcon_init_nic,
1836 .fini = efx_port_dummy_op_void,
1837 .monitor = falcon_monitor,
1838 .reset = falcon_reset_hw,
1839 .probe_port = falcon_probe_port,
1840 .remove_port = falcon_remove_port,
1841 .prepare_flush = falcon_prepare_flush,
1842 .update_stats = falcon_update_nic_stats,
1843 .start_stats = falcon_start_nic_stats,
1844 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001845 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001846 .push_irq_moderation = falcon_push_irq_moderation,
1847 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001848 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001849 .get_wol = falcon_get_wol,
1850 .set_wol = falcon_set_wol,
1851 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001852 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001853 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001854 .default_mac_ops = &falcon_xmac_operations,
1855
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001856 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001857 /* Map everything up to and including the RSS indirection
1858 * table. Don't map MSI-X table, MSI-X PBA since Linux
1859 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001860 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1861 FR_BZ_RX_INDIRECTION_TBL_STEP *
1862 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1863 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1864 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1865 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1866 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1867 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001868 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001869 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001870 .rx_buffer_padding = 0,
1871 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1872 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1873 * interrupt handler only supports 32
1874 * channels */
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001875 .tx_dc_base = 0x130000,
1876 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001877 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001878 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001879};
1880