blob: 830fcd5b1dfbd5b189d08002e1a5beb3526e6f8a [file] [log] [blame]
Maxime Ripard4790ecf2013-07-17 10:07:10 +02001/*
2 * Copyright 2013 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14/include/ "skeleton.dtsi"
15
16/ {
17 interrupt-parent = <&gic>;
18
19 cpus {
20 #address-cells = <1>;
21 #size-cells = <0>;
22
23 cpu@0 {
24 compatible = "arm,cortex-a7";
25 device_type = "cpu";
26 reg = <0>;
27 };
28
29 cpu@1 {
30 compatible = "arm,cortex-a7";
31 device_type = "cpu";
32 reg = <1>;
33 };
34 };
35
36 memory {
37 reg = <0x40000000 0x80000000>;
38 };
39
40 clocks {
41 #address-cells = <1>;
42 #size-cells = <1>;
43 ranges;
44
45 osc24M: osc24M@01c20050 {
46 #clock-cells = <0>;
Maxime Ripardde7dc932013-07-25 21:12:52 +020047 compatible = "allwinner,sun4i-osc-clk";
48 reg = <0x01c20050 0x4>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +020049 clock-frequency = <24000000>;
50 };
51
52 osc32k: osc32k {
53 #clock-cells = <0>;
54 compatible = "fixed-clock";
55 clock-frequency = <32768>;
56 };
Maxime Ripardde7dc932013-07-25 21:12:52 +020057
58 pll1: pll1@01c20000 {
59 #clock-cells = <0>;
60 compatible = "allwinner,sun4i-pll1-clk";
61 reg = <0x01c20000 0x4>;
62 clocks = <&osc24M>;
63 };
64
65 /*
66 * This is a dummy clock, to be used as placeholder on
67 * other mux clocks when a specific parent clock is not
68 * yet implemented. It should be dropped when the driver
69 * is complete.
70 */
71 pll6: pll6 {
72 #clock-cells = <0>;
73 compatible = "fixed-clock";
74 clock-frequency = <0>;
75 };
76
77 cpu: cpu@01c20054 {
78 #clock-cells = <0>;
79 compatible = "allwinner,sun4i-cpu-clk";
80 reg = <0x01c20054 0x4>;
81 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6>;
82 };
83
84 axi: axi@01c20054 {
85 #clock-cells = <0>;
86 compatible = "allwinner,sun4i-axi-clk";
87 reg = <0x01c20054 0x4>;
88 clocks = <&cpu>;
89 };
90
91 ahb: ahb@01c20054 {
92 #clock-cells = <0>;
93 compatible = "allwinner,sun4i-ahb-clk";
94 reg = <0x01c20054 0x4>;
95 clocks = <&axi>;
96 };
97
98 ahb_gates: ahb_gates@01c20060 {
99 #clock-cells = <1>;
100 compatible = "allwinner,sun7i-a20-ahb-gates-clk";
101 reg = <0x01c20060 0x8>;
102 clocks = <&ahb>;
103 clock-output-names = "ahb_usb0", "ahb_ehci0",
104 "ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
105 "ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
106 "ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
107 "ahb_nand", "ahb_sdram", "ahb_ace",
108 "ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
109 "ahb_spi2", "ahb_spi3", "ahb_sata",
110 "ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
111 "ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
112 "ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
113 "ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
114 "ahb_de_fe1", "ahb_gmac", "ahb_mp",
115 "ahb_mali";
116 };
117
118 apb0: apb0@01c20054 {
119 #clock-cells = <0>;
120 compatible = "allwinner,sun4i-apb0-clk";
121 reg = <0x01c20054 0x4>;
122 clocks = <&ahb>;
123 };
124
125 apb0_gates: apb0_gates@01c20068 {
126 #clock-cells = <1>;
127 compatible = "allwinner,sun7i-a20-apb0-gates-clk";
128 reg = <0x01c20068 0x4>;
129 clocks = <&apb0>;
130 clock-output-names = "apb0_codec", "apb0_spdif",
131 "apb0_ac97", "apb0_iis0", "apb0_iis1",
132 "apb0_pio", "apb0_ir0", "apb0_ir1",
133 "apb0_iis2", "apb0_keypad";
134 };
135
136 apb1_mux: apb1_mux@01c20058 {
137 #clock-cells = <0>;
138 compatible = "allwinner,sun4i-apb1-mux-clk";
139 reg = <0x01c20058 0x4>;
140 clocks = <&osc24M>, <&pll6>, <&osc32k>;
141 };
142
143 apb1: apb1@01c20058 {
144 #clock-cells = <0>;
145 compatible = "allwinner,sun4i-apb1-clk";
146 reg = <0x01c20058 0x4>;
147 clocks = <&apb1_mux>;
148 };
149
150 apb1_gates: apb1_gates@01c2006c {
151 #clock-cells = <1>;
152 compatible = "allwinner,sun7i-a20-apb1-gates-clk";
153 reg = <0x01c2006c 0x4>;
154 clocks = <&apb1>;
155 clock-output-names = "apb1_i2c0", "apb1_i2c1",
156 "apb1_i2c2", "apb1_i2c3", "apb1_can",
157 "apb1_scr", "apb1_ps20", "apb1_ps21",
158 "apb1_i2c4", "apb1_uart0", "apb1_uart1",
159 "apb1_uart2", "apb1_uart3", "apb1_uart4",
160 "apb1_uart5", "apb1_uart6", "apb1_uart7";
161 };
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200162 };
163
164 soc@01c00000 {
165 compatible = "simple-bus";
166 #address-cells = <1>;
167 #size-cells = <1>;
168 ranges;
169
Maxime Ripard2e804d02013-09-11 11:10:06 +0200170 emac: ethernet@01c0b000 {
171 compatible = "allwinner,sun4i-emac";
172 reg = <0x01c0b000 0x1000>;
173 interrupts = <0 55 1>;
174 clocks = <&ahb_gates 17>;
175 status = "disabled";
176 };
177
178 mdio@01c0b080 {
179 compatible = "allwinner,sun4i-mdio";
180 reg = <0x01c0b080 0x14>;
181 status = "disabled";
182 #address-cells = <1>;
183 #size-cells = <0>;
184 };
185
Maxime Ripard17eac032013-07-24 23:46:11 +0200186 pio: pinctrl@01c20800 {
187 compatible = "allwinner,sun7i-a20-pinctrl";
188 reg = <0x01c20800 0x400>;
189 interrupts = <0 28 1>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200190 clocks = <&apb0_gates 5>;
Maxime Ripard17eac032013-07-24 23:46:11 +0200191 gpio-controller;
192 interrupt-controller;
193 #address-cells = <1>;
194 #size-cells = <0>;
195 #gpio-cells = <3>;
Maxime Ripard9f229ba2013-07-25 00:09:47 +0200196
197 uart0_pins_a: uart0@0 {
198 allwinner,pins = "PB22", "PB23";
199 allwinner,function = "uart0";
200 allwinner,drive = <0>;
201 allwinner,pull = <0>;
202 };
203
204 uart6_pins_a: uart6@0 {
205 allwinner,pins = "PI12", "PI13";
206 allwinner,function = "uart6";
207 allwinner,drive = <0>;
208 allwinner,pull = <0>;
209 };
210
211 uart7_pins_a: uart7@0 {
212 allwinner,pins = "PI20", "PI21";
213 allwinner,function = "uart7";
214 allwinner,drive = <0>;
215 allwinner,pull = <0>;
216 };
Maxime Ripard756084c2013-09-11 11:10:07 +0200217
Maxime Riparde5496a32013-08-31 23:08:49 +0200218 i2c0_pins_a: i2c0@0 {
219 allwinner,pins = "PB0", "PB1";
220 allwinner,function = "i2c0";
221 allwinner,drive = <0>;
222 allwinner,pull = <0>;
223 };
224
225 i2c1_pins_a: i2c1@0 {
226 allwinner,pins = "PB18", "PB19";
227 allwinner,function = "i2c1";
228 allwinner,drive = <0>;
229 allwinner,pull = <0>;
230 };
231
232 i2c2_pins_a: i2c2@0 {
233 allwinner,pins = "PB20", "PB21";
234 allwinner,function = "i2c2";
235 allwinner,drive = <0>;
236 allwinner,pull = <0>;
237 };
238
Maxime Ripard756084c2013-09-11 11:10:07 +0200239 emac_pins_a: emac0@0 {
240 allwinner,pins = "PA0", "PA1", "PA2",
241 "PA3", "PA4", "PA5", "PA6",
242 "PA7", "PA8", "PA9", "PA10",
243 "PA11", "PA12", "PA13", "PA14",
244 "PA15", "PA16";
245 allwinner,function = "emac";
246 allwinner,drive = <0>;
247 allwinner,pull = <0>;
248 };
Maxime Ripard17eac032013-07-24 23:46:11 +0200249 };
250
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200251 timer@01c20c00 {
252 compatible = "allwinner,sun4i-timer";
253 reg = <0x01c20c00 0x90>;
254 interrupts = <0 22 1>,
255 <0 23 1>,
256 <0 24 1>,
257 <0 25 1>,
258 <0 67 1>,
259 <0 68 1>;
260 clocks = <&osc24M>;
261 };
262
263 wdt: watchdog@01c20c90 {
264 compatible = "allwinner,sun4i-wdt";
265 reg = <0x01c20c90 0x10>;
266 };
267
Carlo Caioneb5d905c2013-10-16 20:30:26 +0200268 rtc: rtc@01c20d00 {
269 compatible = "allwinner,sun7i-a20-rtc";
270 reg = <0x01c20d00 0x20>;
271 interrupts = <0 24 1>;
272 };
273
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200274 sid: eeprom@01c23800 {
275 compatible = "allwinner,sun7i-a20-sid";
276 reg = <0x01c23800 0x200>;
277 };
278
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200279 uart0: serial@01c28000 {
280 compatible = "snps,dw-apb-uart";
281 reg = <0x01c28000 0x400>;
282 interrupts = <0 1 1>;
283 reg-shift = <2>;
284 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200285 clocks = <&apb1_gates 16>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200286 status = "disabled";
287 };
288
289 uart1: serial@01c28400 {
290 compatible = "snps,dw-apb-uart";
291 reg = <0x01c28400 0x400>;
292 interrupts = <0 2 1>;
293 reg-shift = <2>;
294 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200295 clocks = <&apb1_gates 17>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200296 status = "disabled";
297 };
298
299 uart2: serial@01c28800 {
300 compatible = "snps,dw-apb-uart";
301 reg = <0x01c28800 0x400>;
302 interrupts = <0 3 1>;
303 reg-shift = <2>;
304 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200305 clocks = <&apb1_gates 18>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200306 status = "disabled";
307 };
308
309 uart3: serial@01c28c00 {
310 compatible = "snps,dw-apb-uart";
311 reg = <0x01c28c00 0x400>;
312 interrupts = <0 4 1>;
313 reg-shift = <2>;
314 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200315 clocks = <&apb1_gates 19>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200316 status = "disabled";
317 };
318
319 uart4: serial@01c29000 {
320 compatible = "snps,dw-apb-uart";
321 reg = <0x01c29000 0x400>;
322 interrupts = <0 17 1>;
323 reg-shift = <2>;
324 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200325 clocks = <&apb1_gates 20>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200326 status = "disabled";
327 };
328
329 uart5: serial@01c29400 {
330 compatible = "snps,dw-apb-uart";
331 reg = <0x01c29400 0x400>;
332 interrupts = <0 18 1>;
333 reg-shift = <2>;
334 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200335 clocks = <&apb1_gates 21>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200336 status = "disabled";
337 };
338
339 uart6: serial@01c29800 {
340 compatible = "snps,dw-apb-uart";
341 reg = <0x01c29800 0x400>;
342 interrupts = <0 19 1>;
343 reg-shift = <2>;
344 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200345 clocks = <&apb1_gates 22>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200346 status = "disabled";
347 };
348
349 uart7: serial@01c29c00 {
350 compatible = "snps,dw-apb-uart";
351 reg = <0x01c29c00 0x400>;
352 interrupts = <0 20 1>;
353 reg-shift = <2>;
354 reg-io-width = <4>;
Maxime Ripardde7dc932013-07-25 21:12:52 +0200355 clocks = <&apb1_gates 23>;
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200356 status = "disabled";
357 };
358
Maxime Ripard428abbb2013-08-31 23:07:24 +0200359 i2c0: i2c@01c2ac00 {
360 compatible = "allwinner,sun4i-i2c";
361 reg = <0x01c2ac00 0x400>;
362 interrupts = <0 7 1>;
363 clocks = <&apb1_gates 0>;
364 clock-frequency = <100000>;
365 status = "disabled";
366 };
367
368 i2c1: i2c@01c2b000 {
369 compatible = "allwinner,sun4i-i2c";
370 reg = <0x01c2b000 0x400>;
371 interrupts = <0 8 1>;
372 clocks = <&apb1_gates 1>;
373 clock-frequency = <100000>;
374 status = "disabled";
375 };
376
377 i2c2: i2c@01c2b400 {
378 compatible = "allwinner,sun4i-i2c";
379 reg = <0x01c2b400 0x400>;
380 interrupts = <0 9 1>;
381 clocks = <&apb1_gates 2>;
382 clock-frequency = <100000>;
383 status = "disabled";
384 };
385
386 i2c3: i2c@01c2b800 {
387 compatible = "allwinner,sun4i-i2c";
388 reg = <0x01c2b800 0x400>;
389 interrupts = <0 88 1>;
390 clocks = <&apb1_gates 3>;
391 clock-frequency = <100000>;
392 status = "disabled";
393 };
394
395 i2c4: i2c@01c2bc00 {
396 compatible = "allwinner,sun4i-i2c";
397 reg = <0x01c2bc00 0x400>;
398 interrupts = <0 89 1>;
399 clocks = <&apb1_gates 15>;
400 clock-frequency = <100000>;
401 status = "disabled";
402 };
403
Maxime Ripard4790ecf2013-07-17 10:07:10 +0200404 gic: interrupt-controller@01c81000 {
405 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
406 reg = <0x01c81000 0x1000>,
407 <0x01c82000 0x1000>,
408 <0x01c84000 0x2000>,
409 <0x01c86000 0x2000>;
410 interrupt-controller;
411 #interrupt-cells = <3>;
412 interrupts = <1 9 0xf04>;
413 };
414 };
415};