blob: dc7f3ef2957b4db17c08d770e24220ec58ab04b4 [file] [log] [blame]
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Jeff Kirsher8af3c332012-02-18 07:08:14 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Jeff Kirsher8af3c332012-02-18 07:08:14 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include "ixgbe.h"
30#include "ixgbe_sriov.h"
31
Alexander Duyck800bd602012-06-02 00:11:02 +000032#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +000033/**
34 * ixgbe_cache_ring_dcb_sriov - Descriptor ring to register mapping for SR-IOV
35 * @adapter: board private structure to initialize
36 *
37 * Cache the descriptor ring offsets for SR-IOV to the assigned rings. It
38 * will also try to cache the proper offsets if RSS/FCoE are enabled along
39 * with VMDq.
40 *
41 **/
42static bool ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter *adapter)
43{
44#ifdef IXGBE_FCOE
45 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
46#endif /* IXGBE_FCOE */
47 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
48 int i;
49 u16 reg_idx;
Alexander Duyck0efbf122017-11-22 10:57:11 -080050 u8 tcs = adapter->hw_tcs;
Alexander Duyck73079ea2012-07-14 06:48:49 +000051
52 /* verify we have DCB queueing enabled before proceeding */
53 if (tcs <= 1)
54 return false;
55
56 /* verify we have VMDq enabled before proceeding */
57 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
58 return false;
59
60 /* start at VMDq register offset for SR-IOV enabled setups */
61 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
62 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
63 /* If we are greater than indices move to next pool */
64 if ((reg_idx & ~vmdq->mask) >= tcs)
65 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
66 adapter->rx_ring[i]->reg_idx = reg_idx;
67 }
68
69 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
70 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
71 /* If we are greater than indices move to next pool */
72 if ((reg_idx & ~vmdq->mask) >= tcs)
73 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
74 adapter->tx_ring[i]->reg_idx = reg_idx;
75 }
76
77#ifdef IXGBE_FCOE
78 /* nothing to do if FCoE is disabled */
79 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
80 return true;
81
82 /* The work is already done if the FCoE ring is shared */
83 if (fcoe->offset < tcs)
84 return true;
85
86 /* The FCoE rings exist separately, we need to move their reg_idx */
87 if (fcoe->indices) {
88 u16 queues_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
89 u8 fcoe_tc = ixgbe_fcoe_get_tc(adapter);
90
91 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
92 for (i = fcoe->offset; i < adapter->num_rx_queues; i++) {
93 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
94 adapter->rx_ring[i]->reg_idx = reg_idx;
95 reg_idx++;
96 }
97
98 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
99 for (i = fcoe->offset; i < adapter->num_tx_queues; i++) {
100 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
101 adapter->tx_ring[i]->reg_idx = reg_idx;
102 reg_idx++;
103 }
104 }
105
106#endif /* IXGBE_FCOE */
107 return true;
108}
109
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000110/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
111static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
112 unsigned int *tx, unsigned int *rx)
113{
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000114 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck0efbf122017-11-22 10:57:11 -0800115 u8 num_tcs = adapter->hw_tcs;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000116
117 *tx = 0;
118 *rx = 0;
119
120 switch (hw->mac.type) {
121 case ixgbe_mac_82598EB:
Alexander Duyck4ae63732012-06-22 06:46:33 +0000122 /* TxQs/TC: 4 RxQs/TC: 8 */
123 *tx = tc << 2; /* 0, 4, 8, 12, 16, 20, 24, 28 */
124 *rx = tc << 3; /* 0, 8, 16, 24, 32, 40, 48, 56 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000125 break;
126 case ixgbe_mac_82599EB:
127 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000128 case ixgbe_mac_X550:
129 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700130 case ixgbe_mac_x550em_a:
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000131 if (num_tcs > 4) {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000132 /*
133 * TCs : TC0/1 TC2/3 TC4-7
134 * TxQs/TC: 32 16 8
135 * RxQs/TC: 16 16 16
136 */
137 *rx = tc << 4;
138 if (tc < 3)
139 *tx = tc << 5; /* 0, 32, 64 */
140 else if (tc < 5)
141 *tx = (tc + 2) << 4; /* 80, 96 */
142 else
143 *tx = (tc + 8) << 3; /* 104, 112, 120 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000144 } else {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000145 /*
146 * TCs : TC0 TC1 TC2/3
147 * TxQs/TC: 64 32 16
148 * RxQs/TC: 32 32 32
149 */
150 *rx = tc << 5;
151 if (tc < 2)
152 *tx = tc << 6; /* 0, 64 */
153 else
154 *tx = (tc + 4) << 4; /* 96, 112 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000155 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000156 default:
157 break;
158 }
159}
160
161/**
162 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
163 * @adapter: board private structure to initialize
164 *
165 * Cache the descriptor ring offsets for DCB to the assigned rings.
166 *
167 **/
Alexander Duyck4ae63732012-06-22 06:46:33 +0000168static bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000169{
Alexander Duyck0efbf122017-11-22 10:57:11 -0800170 u8 num_tcs = adapter->hw_tcs;
Alexander Duyck4ae63732012-06-22 06:46:33 +0000171 unsigned int tx_idx, rx_idx;
172 int tc, offset, rss_i, i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000173
Alexander Duyck4ae63732012-06-22 06:46:33 +0000174 /* verify we have DCB queueing enabled before proceeding */
175 if (num_tcs <= 1)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000176 return false;
177
Alexander Duyck4ae63732012-06-22 06:46:33 +0000178 rss_i = adapter->ring_feature[RING_F_RSS].indices;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000179
Alexander Duyck4ae63732012-06-22 06:46:33 +0000180 for (tc = 0, offset = 0; tc < num_tcs; tc++, offset += rss_i) {
181 ixgbe_get_first_reg_idx(adapter, tc, &tx_idx, &rx_idx);
182 for (i = 0; i < rss_i; i++, tx_idx++, rx_idx++) {
183 adapter->tx_ring[offset + i]->reg_idx = tx_idx;
184 adapter->rx_ring[offset + i]->reg_idx = rx_idx;
185 adapter->tx_ring[offset + i]->dcb_tc = tc;
186 adapter->rx_ring[offset + i]->dcb_tc = tc;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000187 }
188 }
189
190 return true;
191}
Alexander Duyckd411a932012-06-30 00:14:01 +0000192
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000193#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000194/**
195 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
196 * @adapter: board private structure to initialize
197 *
198 * SR-IOV doesn't use any descriptor rings but changes the default if
199 * no other mapping is used.
200 *
201 */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000202static bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000203{
Alexander Duyck73079ea2012-07-14 06:48:49 +0000204#ifdef IXGBE_FCOE
205 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
206#endif /* IXGBE_FCOE */
207 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
208 struct ixgbe_ring_feature *rss = &adapter->ring_feature[RING_F_RSS];
209 int i;
210 u16 reg_idx;
211
212 /* only proceed if VMDq is enabled */
213 if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED))
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000214 return false;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000215
216 /* start at VMDq register offset for SR-IOV enabled setups */
217 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
218 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
219#ifdef IXGBE_FCOE
220 /* Allow first FCoE queue to be mapped as RSS */
221 if (fcoe->offset && (i > fcoe->offset))
222 break;
223#endif
224 /* If we are greater than indices move to next pool */
225 if ((reg_idx & ~vmdq->mask) >= rss->indices)
226 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
227 adapter->rx_ring[i]->reg_idx = reg_idx;
228 }
229
230#ifdef IXGBE_FCOE
231 /* FCoE uses a linear block of queues so just assigning 1:1 */
232 for (; i < adapter->num_rx_queues; i++, reg_idx++)
233 adapter->rx_ring[i]->reg_idx = reg_idx;
234
235#endif
236 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
237 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
238#ifdef IXGBE_FCOE
239 /* Allow first FCoE queue to be mapped as RSS */
240 if (fcoe->offset && (i > fcoe->offset))
241 break;
242#endif
243 /* If we are greater than indices move to next pool */
244 if ((reg_idx & rss->mask) >= rss->indices)
245 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
246 adapter->tx_ring[i]->reg_idx = reg_idx;
247 }
248
249#ifdef IXGBE_FCOE
250 /* FCoE uses a linear block of queues so just assigning 1:1 */
251 for (; i < adapter->num_tx_queues; i++, reg_idx++)
252 adapter->tx_ring[i]->reg_idx = reg_idx;
253
254#endif
255
256 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000257}
258
259/**
Alexander Duyckd411a932012-06-30 00:14:01 +0000260 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
261 * @adapter: board private structure to initialize
262 *
263 * Cache the descriptor ring offsets for RSS to the assigned rings.
264 *
265 **/
266static bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
267{
John Fastabend33fdc822017-04-24 03:30:18 -0700268 int i, reg_idx;
Alexander Duyckd411a932012-06-30 00:14:01 +0000269
Alexander Duyckd411a932012-06-30 00:14:01 +0000270 for (i = 0; i < adapter->num_rx_queues; i++)
271 adapter->rx_ring[i]->reg_idx = i;
John Fastabend33fdc822017-04-24 03:30:18 -0700272 for (i = 0, reg_idx = 0; i < adapter->num_tx_queues; i++, reg_idx++)
273 adapter->tx_ring[i]->reg_idx = reg_idx;
274 for (i = 0; i < adapter->num_xdp_queues; i++, reg_idx++)
275 adapter->xdp_ring[i]->reg_idx = reg_idx;
Alexander Duyckd411a932012-06-30 00:14:01 +0000276
277 return true;
278}
279
280/**
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000281 * ixgbe_cache_ring_register - Descriptor ring to register mapping
282 * @adapter: board private structure to initialize
283 *
284 * Once we know the feature-set enabled for the device, we'll cache
285 * the register offset the descriptor ring is assigned to.
286 *
287 * Note, the order the various feature calls is important. It must start with
288 * the "most" features enabled at the same time, then trickle down to the
289 * least amount of features turned on at once.
290 **/
291static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
292{
293 /* start with default case */
294 adapter->rx_ring[0]->reg_idx = 0;
295 adapter->tx_ring[0]->reg_idx = 0;
296
Alexander Duyck73079ea2012-07-14 06:48:49 +0000297#ifdef CONFIG_IXGBE_DCB
298 if (ixgbe_cache_ring_dcb_sriov(adapter))
299 return;
300
301 if (ixgbe_cache_ring_dcb(adapter))
302 return;
303
304#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000305 if (ixgbe_cache_ring_sriov(adapter))
306 return;
307
Alexander Duyckd411a932012-06-30 00:14:01 +0000308 ixgbe_cache_ring_rss(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000309}
310
John Fastabend33fdc822017-04-24 03:30:18 -0700311static int ixgbe_xdp_queues(struct ixgbe_adapter *adapter)
312{
313 return adapter->xdp_prog ? nr_cpu_ids : 0;
314}
315
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700316#define IXGBE_RSS_64Q_MASK 0x3F
Alexander Duyckd411a932012-06-30 00:14:01 +0000317#define IXGBE_RSS_16Q_MASK 0xF
318#define IXGBE_RSS_8Q_MASK 0x7
319#define IXGBE_RSS_4Q_MASK 0x3
320#define IXGBE_RSS_2Q_MASK 0x1
321#define IXGBE_RSS_DISABLED_MASK 0x0
322
323#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +0000324/**
325 * ixgbe_set_dcb_sriov_queues: Allocate queues for SR-IOV devices w/ DCB
326 * @adapter: board private structure to initialize
327 *
328 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
329 * and VM pools where appropriate. Also assign queues based on DCB
330 * priorities and map accordingly..
331 *
332 **/
333static bool ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter *adapter)
334{
335 int i;
336 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
337 u16 vmdq_m = 0;
338#ifdef IXGBE_FCOE
339 u16 fcoe_i = 0;
340#endif
Alexander Duyck0efbf122017-11-22 10:57:11 -0800341 u8 tcs = adapter->hw_tcs;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000342
343 /* verify we have DCB queueing enabled before proceeding */
344 if (tcs <= 1)
345 return false;
346
347 /* verify we have VMDq enabled before proceeding */
348 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
349 return false;
350
Alexander Duyck4e039c12017-11-22 10:56:40 -0800351 /* limit VMDq instances on the PF by number of Tx queues */
352 vmdq_i = min_t(u16, vmdq_i, MAX_TX_QUEUES / tcs);
353
Alexander Duyck73079ea2012-07-14 06:48:49 +0000354 /* Add starting offset to total pool count */
355 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
356
357 /* 16 pools w/ 8 TC per pool */
358 if (tcs > 4) {
359 vmdq_i = min_t(u16, vmdq_i, 16);
360 vmdq_m = IXGBE_82599_VMDQ_8Q_MASK;
361 /* 32 pools w/ 4 TC per pool */
362 } else {
363 vmdq_i = min_t(u16, vmdq_i, 32);
364 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
365 }
366
367#ifdef IXGBE_FCOE
368 /* queues in the remaining pools are available for FCoE */
369 fcoe_i = (128 / __ALIGN_MASK(1, ~vmdq_m)) - vmdq_i;
370
371#endif
372 /* remove the starting offset from the pool count */
373 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
374
375 /* save features for later use */
376 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
377 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
378
379 /*
380 * We do not support DCB, VMDq, and RSS all simultaneously
381 * so we will disable RSS since it is the lowest priority
382 */
383 adapter->ring_feature[RING_F_RSS].indices = 1;
384 adapter->ring_feature[RING_F_RSS].mask = IXGBE_RSS_DISABLED_MASK;
385
Alexander Duyck39cb6812012-06-06 05:38:20 +0000386 /* disable ATR as it is not supported when VMDq is enabled */
387 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
388
Alexander Duyck73079ea2012-07-14 06:48:49 +0000389 adapter->num_rx_pools = vmdq_i;
390 adapter->num_rx_queues_per_pool = tcs;
391
392 adapter->num_tx_queues = vmdq_i * tcs;
John Fastabend33fdc822017-04-24 03:30:18 -0700393 adapter->num_xdp_queues = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000394 adapter->num_rx_queues = vmdq_i * tcs;
395
396#ifdef IXGBE_FCOE
397 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
398 struct ixgbe_ring_feature *fcoe;
399
400 fcoe = &adapter->ring_feature[RING_F_FCOE];
401
402 /* limit ourselves based on feature limits */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000403 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
404
405 if (fcoe_i) {
406 /* alloc queues for FCoE separately */
407 fcoe->indices = fcoe_i;
408 fcoe->offset = vmdq_i * tcs;
409
410 /* add queues to adapter */
411 adapter->num_tx_queues += fcoe_i;
412 adapter->num_rx_queues += fcoe_i;
413 } else if (tcs > 1) {
414 /* use queue belonging to FcoE TC */
415 fcoe->indices = 1;
416 fcoe->offset = ixgbe_fcoe_get_tc(adapter);
417 } else {
418 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
419
420 fcoe->indices = 0;
421 fcoe->offset = 0;
422 }
423 }
424
425#endif /* IXGBE_FCOE */
426 /* configure TC to queue mapping */
427 for (i = 0; i < tcs; i++)
428 netdev_set_tc_queue(adapter->netdev, i, 1, i);
429
430 return true;
431}
432
Alexander Duyckd411a932012-06-30 00:14:01 +0000433static bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
434{
435 struct net_device *dev = adapter->netdev;
436 struct ixgbe_ring_feature *f;
437 int rss_i, rss_m, i;
438 int tcs;
439
440 /* Map queue offset and counts onto allocated tx queues */
Alexander Duyck0efbf122017-11-22 10:57:11 -0800441 tcs = adapter->hw_tcs;
Alexander Duyckd411a932012-06-30 00:14:01 +0000442
443 /* verify we have DCB queueing enabled before proceeding */
444 if (tcs <= 1)
445 return false;
446
447 /* determine the upper limit for our current DCB mode */
448 rss_i = dev->num_tx_queues / tcs;
449 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
450 /* 8 TC w/ 4 queues per TC */
451 rss_i = min_t(u16, rss_i, 4);
452 rss_m = IXGBE_RSS_4Q_MASK;
453 } else if (tcs > 4) {
454 /* 8 TC w/ 8 queues per TC */
455 rss_i = min_t(u16, rss_i, 8);
456 rss_m = IXGBE_RSS_8Q_MASK;
457 } else {
458 /* 4 TC w/ 16 queues per TC */
459 rss_i = min_t(u16, rss_i, 16);
460 rss_m = IXGBE_RSS_16Q_MASK;
461 }
462
463 /* set RSS mask and indices */
464 f = &adapter->ring_feature[RING_F_RSS];
465 rss_i = min_t(int, rss_i, f->limit);
466 f->indices = rss_i;
467 f->mask = rss_m;
468
Alexander Duyck39cb6812012-06-06 05:38:20 +0000469 /* disable ATR as it is not supported when multiple TCs are enabled */
470 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
471
Alexander Duyckd411a932012-06-30 00:14:01 +0000472#ifdef IXGBE_FCOE
473 /* FCoE enabled queues require special configuration indexed
474 * by feature specific indices and offset. Here we map FCoE
475 * indices onto the DCB queue pairs allowing FCoE to own
476 * configuration later.
477 */
478 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
479 u8 tc = ixgbe_fcoe_get_tc(adapter);
480
481 f = &adapter->ring_feature[RING_F_FCOE];
482 f->indices = min_t(u16, rss_i, f->limit);
483 f->offset = rss_i * tc;
484 }
485
486#endif /* IXGBE_FCOE */
487 for (i = 0; i < tcs; i++)
488 netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
489
490 adapter->num_tx_queues = rss_i * tcs;
John Fastabend33fdc822017-04-24 03:30:18 -0700491 adapter->num_xdp_queues = 0;
Alexander Duyckd411a932012-06-30 00:14:01 +0000492 adapter->num_rx_queues = rss_i * tcs;
493
494 return true;
495}
496
497#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000498/**
Alexander Duyck73079ea2012-07-14 06:48:49 +0000499 * ixgbe_set_sriov_queues - Allocate queues for SR-IOV devices
500 * @adapter: board private structure to initialize
501 *
502 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
503 * and VM pools where appropriate. If RSS is available, then also try and
504 * enable RSS and map accordingly.
505 *
506 **/
507static bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
508{
509 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
510 u16 vmdq_m = 0;
511 u16 rss_i = adapter->ring_feature[RING_F_RSS].limit;
512 u16 rss_m = IXGBE_RSS_DISABLED_MASK;
513#ifdef IXGBE_FCOE
514 u16 fcoe_i = 0;
515#endif
516
517 /* only proceed if SR-IOV is enabled */
518 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
519 return false;
520
Alexander Duyck4e039c12017-11-22 10:56:40 -0800521 /* limit l2fwd RSS based on total Tx queue limit */
522 rss_i = min_t(u16, rss_i, MAX_TX_QUEUES / vmdq_i);
523
Alexander Duyck73079ea2012-07-14 06:48:49 +0000524 /* Add starting offset to total pool count */
525 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
526
527 /* double check we are limited to maximum pools */
528 vmdq_i = min_t(u16, IXGBE_MAX_VMDQ_INDICES, vmdq_i);
529
530 /* 64 pool mode with 2 queues per pool */
Alexander Duyck4e039c12017-11-22 10:56:40 -0800531 if (vmdq_i > 32) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000532 vmdq_m = IXGBE_82599_VMDQ_2Q_MASK;
533 rss_m = IXGBE_RSS_2Q_MASK;
534 rss_i = min_t(u16, rss_i, 2);
Alexander Duycke24fcf22016-09-07 20:28:24 -0700535 /* 32 pool mode with up to 4 queues per pool */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000536 } else {
537 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
538 rss_m = IXGBE_RSS_4Q_MASK;
Alexander Duycke24fcf22016-09-07 20:28:24 -0700539 /* We can support 4, 2, or 1 queues */
540 rss_i = (rss_i > 3) ? 4 : (rss_i > 1) ? 2 : 1;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000541 }
542
543#ifdef IXGBE_FCOE
544 /* queues in the remaining pools are available for FCoE */
545 fcoe_i = 128 - (vmdq_i * __ALIGN_MASK(1, ~vmdq_m));
546
547#endif
548 /* remove the starting offset from the pool count */
549 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
550
551 /* save features for later use */
552 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
553 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
554
555 /* limit RSS based on user input and save for later use */
556 adapter->ring_feature[RING_F_RSS].indices = rss_i;
557 adapter->ring_feature[RING_F_RSS].mask = rss_m;
558
559 adapter->num_rx_pools = vmdq_i;
560 adapter->num_rx_queues_per_pool = rss_i;
561
562 adapter->num_rx_queues = vmdq_i * rss_i;
563 adapter->num_tx_queues = vmdq_i * rss_i;
John Fastabend33fdc822017-04-24 03:30:18 -0700564 adapter->num_xdp_queues = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000565
566 /* disable ATR as it is not supported when VMDq is enabled */
567 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
568
569#ifdef IXGBE_FCOE
570 /*
571 * FCoE can use rings from adjacent buffers to allow RSS
572 * like behavior. To account for this we need to add the
573 * FCoE indices to the total ring count.
574 */
575 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
576 struct ixgbe_ring_feature *fcoe;
577
578 fcoe = &adapter->ring_feature[RING_F_FCOE];
579
580 /* limit ourselves based on feature limits */
581 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
582
583 if (vmdq_i > 1 && fcoe_i) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000584 /* alloc queues for FCoE separately */
585 fcoe->indices = fcoe_i;
586 fcoe->offset = vmdq_i * rss_i;
587 } else {
588 /* merge FCoE queues with RSS queues */
589 fcoe_i = min_t(u16, fcoe_i + rss_i, num_online_cpus());
590
591 /* limit indices to rss_i if MSI-X is disabled */
592 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
593 fcoe_i = rss_i;
594
595 /* attempt to reserve some queues for just FCoE */
596 fcoe->indices = min_t(u16, fcoe_i, fcoe->limit);
597 fcoe->offset = fcoe_i - fcoe->indices;
598
599 fcoe_i -= rss_i;
600 }
601
602 /* add queues to adapter */
603 adapter->num_tx_queues += fcoe_i;
604 adapter->num_rx_queues += fcoe_i;
605 }
606
607#endif
608 return true;
609}
610
611/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000612 * ixgbe_set_rss_queues - Allocate queues for RSS
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000613 * @adapter: board private structure to initialize
614 *
615 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
616 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
617 *
618 **/
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000619static bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000620{
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700621 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000622 struct ixgbe_ring_feature *f;
623 u16 rss_i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000624
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000625 /* set mask for 16 queue limit of RSS */
626 f = &adapter->ring_feature[RING_F_RSS];
627 rss_i = f->limit;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000628
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000629 f->indices = rss_i;
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700630
631 if (hw->mac.type < ixgbe_mac_X550)
632 f->mask = IXGBE_RSS_16Q_MASK;
633 else
634 f->mask = IXGBE_RSS_64Q_MASK;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000635
Alexander Duyck39cb6812012-06-06 05:38:20 +0000636 /* disable ATR by default, it will be configured below */
637 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
638
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000639 /*
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000640 * Use Flow Director in addition to RSS to ensure the best
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000641 * distribution of flows across cores, even when an FDIR flow
642 * isn't matched.
643 */
Alexander Duyck39cb6812012-06-06 05:38:20 +0000644 if (rss_i > 1 && adapter->atr_sample_rate) {
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000645 f = &adapter->ring_feature[RING_F_FDIR];
646
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000647 rss_i = f->indices = f->limit;
Alexander Duyck39cb6812012-06-06 05:38:20 +0000648
649 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
650 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000651 }
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000652
Alexander Duyckd411a932012-06-30 00:14:01 +0000653#ifdef IXGBE_FCOE
654 /*
655 * FCoE can exist on the same rings as standard network traffic
656 * however it is preferred to avoid that if possible. In order
657 * to get the best performance we allocate as many FCoE queues
658 * as we can and we place them at the end of the ring array to
659 * avoid sharing queues with standard RSS on systems with 24 or
660 * more CPUs.
661 */
662 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
663 struct net_device *dev = adapter->netdev;
664 u16 fcoe_i;
665
666 f = &adapter->ring_feature[RING_F_FCOE];
667
668 /* merge FCoE queues with RSS queues */
669 fcoe_i = min_t(u16, f->limit + rss_i, num_online_cpus());
670 fcoe_i = min_t(u16, fcoe_i, dev->num_tx_queues);
671
672 /* limit indices to rss_i if MSI-X is disabled */
673 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
674 fcoe_i = rss_i;
675
676 /* attempt to reserve some queues for just FCoE */
677 f->indices = min_t(u16, fcoe_i, f->limit);
678 f->offset = fcoe_i - f->indices;
679 rss_i = max_t(u16, fcoe_i, rss_i);
680 }
681
682#endif /* IXGBE_FCOE */
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000683 adapter->num_rx_queues = rss_i;
684 adapter->num_tx_queues = rss_i;
John Fastabend33fdc822017-04-24 03:30:18 -0700685 adapter->num_xdp_queues = ixgbe_xdp_queues(adapter);
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000686
687 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000688}
689
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000690/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000691 * ixgbe_set_num_queues - Allocate queues for device, feature dependent
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000692 * @adapter: board private structure to initialize
693 *
694 * This is the top level queue allocation routine. The order here is very
695 * important, starting with the "most" number of features turned on at once,
696 * and ending with the smallest set of features. This way large combinations
697 * can be allocated if they're turned on, and smaller combinations are the
698 * fallthrough conditions.
699 *
700 **/
Alexander Duyckac802f52012-07-12 05:52:53 +0000701static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000702{
703 /* Start with base case */
704 adapter->num_rx_queues = 1;
705 adapter->num_tx_queues = 1;
John Fastabend33fdc822017-04-24 03:30:18 -0700706 adapter->num_xdp_queues = 0;
Alexander Duyckff815fb2017-11-22 10:56:34 -0800707 adapter->num_rx_pools = 1;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000708 adapter->num_rx_queues_per_pool = 1;
709
Alexander Duyck73079ea2012-07-14 06:48:49 +0000710#ifdef CONFIG_IXGBE_DCB
711 if (ixgbe_set_dcb_sriov_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000712 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000713
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000714 if (ixgbe_set_dcb_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000715 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000716
717#endif
Alexander Duyck73079ea2012-07-14 06:48:49 +0000718 if (ixgbe_set_sriov_queues(adapter))
719 return;
720
Alexander Duyckac802f52012-07-12 05:52:53 +0000721 ixgbe_set_rss_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000722}
723
Jacob Keller3bcf3442014-09-03 08:12:57 +0000724/**
725 * ixgbe_acquire_msix_vectors - acquire MSI-X vectors
726 * @adapter: board private structure
727 *
728 * Attempts to acquire a suitable range of MSI-X vector interrupts. Will
729 * return a negative error code if unable to acquire MSI-X vectors for any
730 * reason.
731 */
732static int ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000733{
Jacob Keller3bcf3442014-09-03 08:12:57 +0000734 struct ixgbe_hw *hw = &adapter->hw;
735 int i, vectors, vector_threshold;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000736
John Fastabend33fdc822017-04-24 03:30:18 -0700737 /* We start by asking for one vector per queue pair with XDP queues
738 * being stacked with TX queues.
739 */
Jacob Keller3bcf3442014-09-03 08:12:57 +0000740 vectors = max(adapter->num_rx_queues, adapter->num_tx_queues);
John Fastabend33fdc822017-04-24 03:30:18 -0700741 vectors = max(vectors, adapter->num_xdp_queues);
Jacob Keller3bcf3442014-09-03 08:12:57 +0000742
743 /* It is easy to be greedy for MSI-X vectors. However, it really
744 * doesn't do much good if we have a lot more vectors than CPUs. We'll
745 * be somewhat conservative and only ask for (roughly) the same number
746 * of vectors as there are CPUs.
747 */
748 vectors = min_t(int, vectors, num_online_cpus());
749
750 /* Some vectors are necessary for non-queue interrupts */
751 vectors += NON_Q_VECTORS;
752
753 /* Hardware can only support a maximum of hw.mac->max_msix_vectors.
754 * With features such as RSS and VMDq, we can easily surpass the
755 * number of Rx and Tx descriptor queues supported by our device.
756 * Thus, we cap the maximum in the rare cases where the CPU count also
757 * exceeds our vector limit
758 */
759 vectors = min_t(int, vectors, hw->mac.max_msix_vectors);
760
761 /* We want a minimum of two MSI-X vectors for (1) a TxQ[0] + RxQ[0]
762 * handler, and (2) an Other (Link Status Change, etc.) handler.
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000763 */
764 vector_threshold = MIN_MSIX_COUNT;
765
Jacob Keller027bb562014-09-03 08:12:56 +0000766 adapter->msix_entries = kcalloc(vectors,
767 sizeof(struct msix_entry),
768 GFP_KERNEL);
769 if (!adapter->msix_entries)
770 return -ENOMEM;
771
772 for (i = 0; i < vectors; i++)
773 adapter->msix_entries[i].entry = i;
774
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100775 vectors = pci_enable_msix_range(adapter->pdev, adapter->msix_entries,
776 vector_threshold, vectors);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000777
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100778 if (vectors < 0) {
Jacob Keller493043e2014-09-03 08:12:54 +0000779 /* A negative count of allocated vectors indicates an error in
780 * acquiring within the specified range of MSI-X vectors
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000781 */
Jacob Keller493043e2014-09-03 08:12:54 +0000782 e_dev_warn("Failed to allocate MSI-X interrupts. Err: %d\n",
783 vectors);
784
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000785 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
786 kfree(adapter->msix_entries);
787 adapter->msix_entries = NULL;
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000788
789 return vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000790 }
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000791
792 /* we successfully allocated some number of vectors within our
793 * requested range.
794 */
795 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
796
797 /* Adjust for only the vectors we'll use, which is minimum
798 * of max_q_vectors, or the number of vectors we were allocated.
799 */
800 vectors -= NON_Q_VECTORS;
801 adapter->num_q_vectors = min_t(int, vectors, adapter->max_q_vectors);
802
803 return 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000804}
805
806static void ixgbe_add_ring(struct ixgbe_ring *ring,
807 struct ixgbe_ring_container *head)
808{
809 ring->next = head->ring;
810 head->ring = ring;
811 head->count++;
Alexander Duyckb4ded832017-09-25 14:55:36 -0700812 head->next_update = jiffies + 1;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000813}
814
815/**
816 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
817 * @adapter: board private structure to initialize
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000818 * @v_count: q_vectors allocated on adapter, used for ring interleaving
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000819 * @v_idx: index of vector in adapter struct
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000820 * @txr_count: total number of Tx rings to allocate
821 * @txr_idx: index of first Tx ring to allocate
John Fastabend33fdc822017-04-24 03:30:18 -0700822 * @xdp_count: total number of XDP rings to allocate
823 * @xdp_idx: index of first XDP ring to allocate
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000824 * @rxr_count: total number of Rx rings to allocate
825 * @rxr_idx: index of first Rx ring to allocate
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000826 *
827 * We allocate one q_vector. If allocation fails we return -ENOMEM.
828 **/
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000829static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter,
830 int v_count, int v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000831 int txr_count, int txr_idx,
John Fastabend33fdc822017-04-24 03:30:18 -0700832 int xdp_count, int xdp_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000833 int rxr_count, int rxr_idx)
834{
835 struct ixgbe_q_vector *q_vector;
836 struct ixgbe_ring *ring;
Alexander Duyckfd786b72013-01-12 06:33:31 +0000837 int node = NUMA_NO_NODE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000838 int cpu = -1;
839 int ring_count, size;
Alexander Duyck0efbf122017-11-22 10:57:11 -0800840 u8 tcs = adapter->hw_tcs;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000841
John Fastabend33fdc822017-04-24 03:30:18 -0700842 ring_count = txr_count + rxr_count + xdp_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000843 size = sizeof(struct ixgbe_q_vector) +
844 (sizeof(struct ixgbe_ring) * ring_count);
845
846 /* customize cpu for Flow Director mapping */
Alexander Duyckfd786b72013-01-12 06:33:31 +0000847 if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
848 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
849 if (rss_i > 1 && adapter->atr_sample_rate) {
850 if (cpu_online(v_idx)) {
851 cpu = v_idx;
852 node = cpu_to_node(cpu);
853 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000854 }
855 }
856
857 /* allocate q_vector and rings */
858 q_vector = kzalloc_node(size, GFP_KERNEL, node);
859 if (!q_vector)
860 q_vector = kzalloc(size, GFP_KERNEL);
861 if (!q_vector)
862 return -ENOMEM;
863
864 /* setup affinity mask and node */
865 if (cpu != -1)
866 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000867 q_vector->numa_node = node;
868
Alexander Duyck245f2922012-07-27 23:49:30 +0000869#ifdef CONFIG_IXGBE_DCA
870 /* initialize CPU for DCA */
871 q_vector->cpu = -1;
872
873#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000874 /* initialize NAPI */
875 netif_napi_add(adapter->netdev, &q_vector->napi,
876 ixgbe_poll, 64);
877
878 /* tie q_vector and adapter together */
879 adapter->q_vector[v_idx] = q_vector;
880 q_vector->adapter = adapter;
881 q_vector->v_idx = v_idx;
882
883 /* initialize work limits */
884 q_vector->tx.work_limit = adapter->tx_work_limit;
885
Alexander Duyckb4ded832017-09-25 14:55:36 -0700886 /* Initialize setting for adaptive ITR */
887 q_vector->tx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
888 IXGBE_ITR_ADAPTIVE_LATENCY;
889 q_vector->rx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
890 IXGBE_ITR_ADAPTIVE_LATENCY;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000891
Emil Tantilov3af33612012-10-24 08:12:10 +0000892 /* intialize ITR */
893 if (txr_count && !rxr_count) {
894 /* tx only vector */
895 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700896 q_vector->itr = IXGBE_12K_ITR;
Emil Tantilov3af33612012-10-24 08:12:10 +0000897 else
898 q_vector->itr = adapter->tx_itr_setting;
899 } else {
900 /* rx or rx/tx vector */
901 if (adapter->rx_itr_setting == 1)
902 q_vector->itr = IXGBE_20K_ITR;
903 else
904 q_vector->itr = adapter->rx_itr_setting;
905 }
906
Alexander Duyckb4ded832017-09-25 14:55:36 -0700907 /* initialize pointer to rings */
908 ring = q_vector->ring;
909
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000910 while (txr_count) {
911 /* assign generic ring traits */
912 ring->dev = &adapter->pdev->dev;
913 ring->netdev = adapter->netdev;
914
915 /* configure backlink on ring */
916 ring->q_vector = q_vector;
917
918 /* update q_vector Tx values */
919 ixgbe_add_ring(ring, &q_vector->tx);
920
921 /* apply Tx specific ring traits */
922 ring->count = adapter->tx_ring_count;
Alexander Duyck16be45b2017-11-22 10:57:23 -0800923 ring->queue_index = txr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000924
925 /* assign ring to adapter */
926 adapter->tx_ring[txr_idx] = ring;
927
928 /* update count and index */
929 txr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000930 txr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000931
932 /* push pointer to next ring */
933 ring++;
934 }
935
John Fastabend33fdc822017-04-24 03:30:18 -0700936 while (xdp_count) {
937 /* assign generic ring traits */
938 ring->dev = &adapter->pdev->dev;
939 ring->netdev = adapter->netdev;
940
941 /* configure backlink on ring */
942 ring->q_vector = q_vector;
943
944 /* update q_vector Tx values */
945 ixgbe_add_ring(ring, &q_vector->tx);
946
947 /* apply Tx specific ring traits */
948 ring->count = adapter->tx_ring_count;
949 ring->queue_index = xdp_idx;
950 set_ring_xdp(ring);
951
952 /* assign ring to adapter */
953 adapter->xdp_ring[xdp_idx] = ring;
954
955 /* update count and index */
956 xdp_count--;
957 xdp_idx++;
958
959 /* push pointer to next ring */
960 ring++;
961 }
962
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000963 while (rxr_count) {
964 /* assign generic ring traits */
965 ring->dev = &adapter->pdev->dev;
966 ring->netdev = adapter->netdev;
967
968 /* configure backlink on ring */
969 ring->q_vector = q_vector;
970
971 /* update q_vector Rx values */
972 ixgbe_add_ring(ring, &q_vector->rx);
973
974 /*
975 * 82599 errata, UDP frames with a 0 checksum
976 * can be marked as checksum errors.
977 */
978 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
979 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
980
Alexander Duyckb2db4972012-04-07 04:57:29 +0000981#ifdef IXGBE_FCOE
982 if (adapter->netdev->features & NETIF_F_FCOE_MTU) {
983 struct ixgbe_ring_feature *f;
984 f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duycke4b317e2012-05-05 05:30:53 +0000985 if ((rxr_idx >= f->offset) &&
986 (rxr_idx < f->offset + f->indices))
Alexander Duyck57efd442012-06-25 21:54:46 +0000987 set_bit(__IXGBE_RX_FCOE, &ring->state);
Alexander Duyckb2db4972012-04-07 04:57:29 +0000988 }
989
990#endif /* IXGBE_FCOE */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000991 /* apply Rx specific ring traits */
992 ring->count = adapter->rx_ring_count;
Alexander Duyck16be45b2017-11-22 10:57:23 -0800993 ring->queue_index = rxr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000994
995 /* assign ring to adapter */
996 adapter->rx_ring[rxr_idx] = ring;
997
998 /* update count and index */
999 rxr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001000 rxr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001001
1002 /* push pointer to next ring */
1003 ring++;
1004 }
1005
1006 return 0;
1007}
1008
1009/**
1010 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
1011 * @adapter: board private structure to initialize
1012 * @v_idx: Index of vector to be freed
1013 *
1014 * This function frees the memory allocated to the q_vector. In addition if
1015 * NAPI is enabled it will delete any references to the NAPI struct prior
1016 * to freeing the q_vector.
1017 **/
1018static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
1019{
1020 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
1021 struct ixgbe_ring *ring;
1022
John Fastabend90382dc2017-07-17 09:26:24 -07001023 ixgbe_for_each_ring(ring, q_vector->tx) {
1024 if (ring_is_xdp(ring))
1025 adapter->xdp_ring[ring->queue_index] = NULL;
1026 else
1027 adapter->tx_ring[ring->queue_index] = NULL;
1028 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001029
1030 ixgbe_for_each_ring(ring, q_vector->rx)
1031 adapter->rx_ring[ring->queue_index] = NULL;
1032
1033 adapter->q_vector[v_idx] = NULL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001034 napi_hash_del(&q_vector->napi);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001035 netif_napi_del(&q_vector->napi);
1036
1037 /*
1038 * ixgbe_get_stats64() might access the rings on this vector,
1039 * we must wait a grace period before freeing it.
1040 */
1041 kfree_rcu(q_vector, rcu);
1042}
1043
1044/**
1045 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
1046 * @adapter: board private structure to initialize
1047 *
1048 * We allocate one q_vector per queue interrupt. If allocation fails we
1049 * return -ENOMEM.
1050 **/
1051static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
1052{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001053 int q_vectors = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001054 int rxr_remaining = adapter->num_rx_queues;
1055 int txr_remaining = adapter->num_tx_queues;
John Fastabend33fdc822017-04-24 03:30:18 -07001056 int xdp_remaining = adapter->num_xdp_queues;
1057 int rxr_idx = 0, txr_idx = 0, xdp_idx = 0, v_idx = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001058 int err;
1059
1060 /* only one q_vector if MSI-X is disabled. */
1061 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
1062 q_vectors = 1;
1063
John Fastabend33fdc822017-04-24 03:30:18 -07001064 if (q_vectors >= (rxr_remaining + txr_remaining + xdp_remaining)) {
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001065 for (; rxr_remaining; v_idx++) {
1066 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
John Fastabend33fdc822017-04-24 03:30:18 -07001067 0, 0, 0, 0, 1, rxr_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001068
1069 if (err)
1070 goto err_out;
1071
1072 /* update counts and index */
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001073 rxr_remaining--;
1074 rxr_idx++;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001075 }
1076 }
1077
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001078 for (; v_idx < q_vectors; v_idx++) {
1079 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1080 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
John Fastabend33fdc822017-04-24 03:30:18 -07001081 int xqpv = DIV_ROUND_UP(xdp_remaining, q_vectors - v_idx);
1082
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001083 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001084 tqpv, txr_idx,
John Fastabend33fdc822017-04-24 03:30:18 -07001085 xqpv, xdp_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001086 rqpv, rxr_idx);
1087
1088 if (err)
1089 goto err_out;
1090
1091 /* update counts and index */
1092 rxr_remaining -= rqpv;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001093 txr_remaining -= tqpv;
John Fastabend33fdc822017-04-24 03:30:18 -07001094 xdp_remaining -= xqpv;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001095 rxr_idx++;
1096 txr_idx++;
John Fastabend33fdc822017-04-24 03:30:18 -07001097 xdp_idx += xqpv;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001098 }
1099
1100 return 0;
1101
1102err_out:
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001103 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001104 adapter->num_xdp_queues = 0;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001105 adapter->num_rx_queues = 0;
1106 adapter->num_q_vectors = 0;
1107
1108 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001109 ixgbe_free_q_vector(adapter, v_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001110
1111 return -ENOMEM;
1112}
1113
1114/**
1115 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
1116 * @adapter: board private structure to initialize
1117 *
1118 * This function frees the memory allocated to the q_vectors. In addition if
1119 * NAPI is enabled it will delete any references to the NAPI struct prior
1120 * to freeing the q_vector.
1121 **/
1122static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
1123{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001124 int v_idx = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001125
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001126 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001127 adapter->num_xdp_queues = 0;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001128 adapter->num_rx_queues = 0;
1129 adapter->num_q_vectors = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001130
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001131 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001132 ixgbe_free_q_vector(adapter, v_idx);
1133}
1134
1135static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
1136{
1137 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
1138 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
1139 pci_disable_msix(adapter->pdev);
1140 kfree(adapter->msix_entries);
1141 adapter->msix_entries = NULL;
1142 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1143 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
1144 pci_disable_msi(adapter->pdev);
1145 }
1146}
1147
1148/**
1149 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
1150 * @adapter: board private structure to initialize
1151 *
1152 * Attempt to configure the interrupts using the best available
1153 * capabilities of the hardware and the kernel.
1154 **/
Alexander Duyckac802f52012-07-12 05:52:53 +00001155static void ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001156{
Jacob Keller3bcf3442014-09-03 08:12:57 +00001157 int err;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001158
Jacob Keller3bcf3442014-09-03 08:12:57 +00001159 /* We will try to get MSI-X interrupts first */
1160 if (!ixgbe_acquire_msix_vectors(adapter))
Jacob Keller027bb562014-09-03 08:12:56 +00001161 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001162
Jacob Kellereec66732014-08-21 06:16:55 +00001163 /* At this point, we do not have MSI-X capabilities. We need to
1164 * reconfigure or disable various features which require MSI-X
1165 * capability.
1166 */
1167
Jacob Kellerc1c55f62014-09-03 08:12:58 +00001168 /* Disable DCB unless we only have a single traffic class */
Alexander Duyck0efbf122017-11-22 10:57:11 -08001169 if (adapter->hw_tcs > 1) {
Jacob Kellerc1c55f62014-09-03 08:12:58 +00001170 e_dev_warn("Number of DCB TCs exceeds number of available queues. Disabling DCB support.\n");
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001171 netdev_reset_tc(adapter->netdev);
Alexander Duyck39cb6812012-06-06 05:38:20 +00001172
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001173 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1174 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
1175
1176 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
1177 adapter->temp_dcb_cfg.pfc_mode_enable = false;
1178 adapter->dcb_cfg.pfc_mode_enable = false;
1179 }
Jacob Kellerd786cf72014-09-03 08:13:00 +00001180
Alexander Duyck0efbf122017-11-22 10:57:11 -08001181 adapter->hw_tcs = 0;
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001182 adapter->dcb_cfg.num_tcs.pg_tcs = 1;
1183 adapter->dcb_cfg.num_tcs.pfc_tcs = 1;
1184
Jacob Kellerd786cf72014-09-03 08:13:00 +00001185 /* Disable SR-IOV support */
1186 e_dev_warn("Disabling SR-IOV support\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00001187 ixgbe_disable_sriov(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001188
Jacob Kellerd786cf72014-09-03 08:13:00 +00001189 /* Disable RSS */
1190 e_dev_warn("Disabling RSS support\n");
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00001191 adapter->ring_feature[RING_F_RSS].limit = 1;
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001192
Jacob Kellereec66732014-08-21 06:16:55 +00001193 /* recalculate number of queues now that many features have been
1194 * changed or disabled.
1195 */
Alexander Duyckac802f52012-07-12 05:52:53 +00001196 ixgbe_set_num_queues(adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001197 adapter->num_q_vectors = 1;
1198
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001199 err = pci_enable_msi(adapter->pdev);
Jacob Keller5d31b482014-09-03 08:12:59 +00001200 if (err)
1201 e_dev_warn("Failed to allocate MSI interrupt, falling back to legacy. Error: %d\n",
1202 err);
1203 else
1204 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001205}
1206
1207/**
1208 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
1209 * @adapter: board private structure to initialize
1210 *
1211 * We determine which interrupt scheme to use based on...
1212 * - Kernel support (MSI, MSI-X)
1213 * - which can be user-defined (via MODULE_PARAM)
1214 * - Hardware queue count (num_*_queues)
1215 * - defined by miscellaneous hardware support/features (RSS, etc.)
1216 **/
1217int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
1218{
1219 int err;
1220
1221 /* Number of supported queues */
Alexander Duyckac802f52012-07-12 05:52:53 +00001222 ixgbe_set_num_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001223
Alexander Duyckac802f52012-07-12 05:52:53 +00001224 /* Set interrupt mode */
1225 ixgbe_set_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001226
1227 err = ixgbe_alloc_q_vectors(adapter);
1228 if (err) {
1229 e_dev_err("Unable to allocate memory for queue vectors\n");
1230 goto err_alloc_q_vectors;
1231 }
1232
1233 ixgbe_cache_ring_register(adapter);
1234
John Fastabend33fdc822017-04-24 03:30:18 -07001235 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u XDP Queue count = %u\n",
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001236 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
John Fastabend33fdc822017-04-24 03:30:18 -07001237 adapter->num_rx_queues, adapter->num_tx_queues,
1238 adapter->num_xdp_queues);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001239
1240 set_bit(__IXGBE_DOWN, &adapter->state);
1241
1242 return 0;
1243
1244err_alloc_q_vectors:
1245 ixgbe_reset_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001246 return err;
1247}
1248
1249/**
1250 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
1251 * @adapter: board private structure to clear interrupt scheme on
1252 *
1253 * We go through and clear interrupt specific resources and reset the structure
1254 * to pre-load conditions
1255 **/
1256void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
1257{
1258 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001259 adapter->num_xdp_queues = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001260 adapter->num_rx_queues = 0;
1261
1262 ixgbe_free_q_vectors(adapter);
1263 ixgbe_reset_interrupt_capability(adapter);
1264}
1265
1266void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
1267 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
1268{
1269 struct ixgbe_adv_tx_context_desc *context_desc;
1270 u16 i = tx_ring->next_to_use;
1271
1272 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
1273
1274 i++;
1275 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1276
1277 /* set bits to identify this as an advanced context descriptor */
1278 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
1279
1280 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
1281 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
1282 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
1283 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
1284}
1285