blob: 2a388944989b36476e3c31685fe49d864d4bde63 [file] [log] [blame]
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Jeff Kirsher8af3c332012-02-18 07:08:14 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Jeff Kirsher8af3c332012-02-18 07:08:14 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include "ixgbe.h"
30#include "ixgbe_sriov.h"
31
Alexander Duyck800bd602012-06-02 00:11:02 +000032#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +000033/**
34 * ixgbe_cache_ring_dcb_sriov - Descriptor ring to register mapping for SR-IOV
35 * @adapter: board private structure to initialize
36 *
37 * Cache the descriptor ring offsets for SR-IOV to the assigned rings. It
38 * will also try to cache the proper offsets if RSS/FCoE are enabled along
39 * with VMDq.
40 *
41 **/
42static bool ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter *adapter)
43{
44#ifdef IXGBE_FCOE
45 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
46#endif /* IXGBE_FCOE */
47 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
48 int i;
49 u16 reg_idx;
50 u8 tcs = netdev_get_num_tc(adapter->netdev);
51
52 /* verify we have DCB queueing enabled before proceeding */
53 if (tcs <= 1)
54 return false;
55
56 /* verify we have VMDq enabled before proceeding */
57 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
58 return false;
59
60 /* start at VMDq register offset for SR-IOV enabled setups */
61 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
62 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
63 /* If we are greater than indices move to next pool */
64 if ((reg_idx & ~vmdq->mask) >= tcs)
65 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
66 adapter->rx_ring[i]->reg_idx = reg_idx;
67 }
68
69 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
70 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
71 /* If we are greater than indices move to next pool */
72 if ((reg_idx & ~vmdq->mask) >= tcs)
73 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
74 adapter->tx_ring[i]->reg_idx = reg_idx;
75 }
76
77#ifdef IXGBE_FCOE
78 /* nothing to do if FCoE is disabled */
79 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
80 return true;
81
82 /* The work is already done if the FCoE ring is shared */
83 if (fcoe->offset < tcs)
84 return true;
85
86 /* The FCoE rings exist separately, we need to move their reg_idx */
87 if (fcoe->indices) {
88 u16 queues_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
89 u8 fcoe_tc = ixgbe_fcoe_get_tc(adapter);
90
91 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
92 for (i = fcoe->offset; i < adapter->num_rx_queues; i++) {
93 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
94 adapter->rx_ring[i]->reg_idx = reg_idx;
95 reg_idx++;
96 }
97
98 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
99 for (i = fcoe->offset; i < adapter->num_tx_queues; i++) {
100 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
101 adapter->tx_ring[i]->reg_idx = reg_idx;
102 reg_idx++;
103 }
104 }
105
106#endif /* IXGBE_FCOE */
107 return true;
108}
109
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000110/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
111static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
112 unsigned int *tx, unsigned int *rx)
113{
114 struct net_device *dev = adapter->netdev;
115 struct ixgbe_hw *hw = &adapter->hw;
116 u8 num_tcs = netdev_get_num_tc(dev);
117
118 *tx = 0;
119 *rx = 0;
120
121 switch (hw->mac.type) {
122 case ixgbe_mac_82598EB:
Alexander Duyck4ae63732012-06-22 06:46:33 +0000123 /* TxQs/TC: 4 RxQs/TC: 8 */
124 *tx = tc << 2; /* 0, 4, 8, 12, 16, 20, 24, 28 */
125 *rx = tc << 3; /* 0, 8, 16, 24, 32, 40, 48, 56 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000126 break;
127 case ixgbe_mac_82599EB:
128 case ixgbe_mac_X540:
129 if (num_tcs > 4) {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000130 /*
131 * TCs : TC0/1 TC2/3 TC4-7
132 * TxQs/TC: 32 16 8
133 * RxQs/TC: 16 16 16
134 */
135 *rx = tc << 4;
136 if (tc < 3)
137 *tx = tc << 5; /* 0, 32, 64 */
138 else if (tc < 5)
139 *tx = (tc + 2) << 4; /* 80, 96 */
140 else
141 *tx = (tc + 8) << 3; /* 104, 112, 120 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000142 } else {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000143 /*
144 * TCs : TC0 TC1 TC2/3
145 * TxQs/TC: 64 32 16
146 * RxQs/TC: 32 32 32
147 */
148 *rx = tc << 5;
149 if (tc < 2)
150 *tx = tc << 6; /* 0, 64 */
151 else
152 *tx = (tc + 4) << 4; /* 96, 112 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000153 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000154 default:
155 break;
156 }
157}
158
159/**
160 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
161 * @adapter: board private structure to initialize
162 *
163 * Cache the descriptor ring offsets for DCB to the assigned rings.
164 *
165 **/
Alexander Duyck4ae63732012-06-22 06:46:33 +0000166static bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000167{
168 struct net_device *dev = adapter->netdev;
Alexander Duyck4ae63732012-06-22 06:46:33 +0000169 unsigned int tx_idx, rx_idx;
170 int tc, offset, rss_i, i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000171 u8 num_tcs = netdev_get_num_tc(dev);
172
Alexander Duyck4ae63732012-06-22 06:46:33 +0000173 /* verify we have DCB queueing enabled before proceeding */
174 if (num_tcs <= 1)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000175 return false;
176
Alexander Duyck4ae63732012-06-22 06:46:33 +0000177 rss_i = adapter->ring_feature[RING_F_RSS].indices;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000178
Alexander Duyck4ae63732012-06-22 06:46:33 +0000179 for (tc = 0, offset = 0; tc < num_tcs; tc++, offset += rss_i) {
180 ixgbe_get_first_reg_idx(adapter, tc, &tx_idx, &rx_idx);
181 for (i = 0; i < rss_i; i++, tx_idx++, rx_idx++) {
182 adapter->tx_ring[offset + i]->reg_idx = tx_idx;
183 adapter->rx_ring[offset + i]->reg_idx = rx_idx;
184 adapter->tx_ring[offset + i]->dcb_tc = tc;
185 adapter->rx_ring[offset + i]->dcb_tc = tc;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000186 }
187 }
188
189 return true;
190}
Alexander Duyckd411a932012-06-30 00:14:01 +0000191
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000192#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000193/**
194 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
195 * @adapter: board private structure to initialize
196 *
197 * SR-IOV doesn't use any descriptor rings but changes the default if
198 * no other mapping is used.
199 *
200 */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000201static bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000202{
Alexander Duyck73079ea2012-07-14 06:48:49 +0000203#ifdef IXGBE_FCOE
204 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
205#endif /* IXGBE_FCOE */
206 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
207 struct ixgbe_ring_feature *rss = &adapter->ring_feature[RING_F_RSS];
208 int i;
209 u16 reg_idx;
210
211 /* only proceed if VMDq is enabled */
212 if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED))
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000213 return false;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000214
215 /* start at VMDq register offset for SR-IOV enabled setups */
216 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
217 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
218#ifdef IXGBE_FCOE
219 /* Allow first FCoE queue to be mapped as RSS */
220 if (fcoe->offset && (i > fcoe->offset))
221 break;
222#endif
223 /* If we are greater than indices move to next pool */
224 if ((reg_idx & ~vmdq->mask) >= rss->indices)
225 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
226 adapter->rx_ring[i]->reg_idx = reg_idx;
227 }
228
229#ifdef IXGBE_FCOE
230 /* FCoE uses a linear block of queues so just assigning 1:1 */
231 for (; i < adapter->num_rx_queues; i++, reg_idx++)
232 adapter->rx_ring[i]->reg_idx = reg_idx;
233
234#endif
235 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
236 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
237#ifdef IXGBE_FCOE
238 /* Allow first FCoE queue to be mapped as RSS */
239 if (fcoe->offset && (i > fcoe->offset))
240 break;
241#endif
242 /* If we are greater than indices move to next pool */
243 if ((reg_idx & rss->mask) >= rss->indices)
244 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
245 adapter->tx_ring[i]->reg_idx = reg_idx;
246 }
247
248#ifdef IXGBE_FCOE
249 /* FCoE uses a linear block of queues so just assigning 1:1 */
250 for (; i < adapter->num_tx_queues; i++, reg_idx++)
251 adapter->tx_ring[i]->reg_idx = reg_idx;
252
253#endif
254
255 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000256}
257
258/**
Alexander Duyckd411a932012-06-30 00:14:01 +0000259 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
260 * @adapter: board private structure to initialize
261 *
262 * Cache the descriptor ring offsets for RSS to the assigned rings.
263 *
264 **/
265static bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
266{
267 int i;
268
Alexander Duyckd411a932012-06-30 00:14:01 +0000269 for (i = 0; i < adapter->num_rx_queues; i++)
270 adapter->rx_ring[i]->reg_idx = i;
271 for (i = 0; i < adapter->num_tx_queues; i++)
272 adapter->tx_ring[i]->reg_idx = i;
273
274 return true;
275}
276
277/**
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000278 * ixgbe_cache_ring_register - Descriptor ring to register mapping
279 * @adapter: board private structure to initialize
280 *
281 * Once we know the feature-set enabled for the device, we'll cache
282 * the register offset the descriptor ring is assigned to.
283 *
284 * Note, the order the various feature calls is important. It must start with
285 * the "most" features enabled at the same time, then trickle down to the
286 * least amount of features turned on at once.
287 **/
288static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
289{
290 /* start with default case */
291 adapter->rx_ring[0]->reg_idx = 0;
292 adapter->tx_ring[0]->reg_idx = 0;
293
Alexander Duyck73079ea2012-07-14 06:48:49 +0000294#ifdef CONFIG_IXGBE_DCB
295 if (ixgbe_cache_ring_dcb_sriov(adapter))
296 return;
297
298 if (ixgbe_cache_ring_dcb(adapter))
299 return;
300
301#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000302 if (ixgbe_cache_ring_sriov(adapter))
303 return;
304
Alexander Duyckd411a932012-06-30 00:14:01 +0000305 ixgbe_cache_ring_rss(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000306}
307
Alexander Duyckd411a932012-06-30 00:14:01 +0000308#define IXGBE_RSS_16Q_MASK 0xF
309#define IXGBE_RSS_8Q_MASK 0x7
310#define IXGBE_RSS_4Q_MASK 0x3
311#define IXGBE_RSS_2Q_MASK 0x1
312#define IXGBE_RSS_DISABLED_MASK 0x0
313
314#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +0000315/**
316 * ixgbe_set_dcb_sriov_queues: Allocate queues for SR-IOV devices w/ DCB
317 * @adapter: board private structure to initialize
318 *
319 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
320 * and VM pools where appropriate. Also assign queues based on DCB
321 * priorities and map accordingly..
322 *
323 **/
324static bool ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter *adapter)
325{
326 int i;
327 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
328 u16 vmdq_m = 0;
329#ifdef IXGBE_FCOE
330 u16 fcoe_i = 0;
331#endif
332 u8 tcs = netdev_get_num_tc(adapter->netdev);
333
334 /* verify we have DCB queueing enabled before proceeding */
335 if (tcs <= 1)
336 return false;
337
338 /* verify we have VMDq enabled before proceeding */
339 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
340 return false;
341
342 /* Add starting offset to total pool count */
343 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
344
345 /* 16 pools w/ 8 TC per pool */
346 if (tcs > 4) {
347 vmdq_i = min_t(u16, vmdq_i, 16);
348 vmdq_m = IXGBE_82599_VMDQ_8Q_MASK;
349 /* 32 pools w/ 4 TC per pool */
350 } else {
351 vmdq_i = min_t(u16, vmdq_i, 32);
352 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
353 }
354
355#ifdef IXGBE_FCOE
356 /* queues in the remaining pools are available for FCoE */
357 fcoe_i = (128 / __ALIGN_MASK(1, ~vmdq_m)) - vmdq_i;
358
359#endif
360 /* remove the starting offset from the pool count */
361 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
362
363 /* save features for later use */
364 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
365 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
366
367 /*
368 * We do not support DCB, VMDq, and RSS all simultaneously
369 * so we will disable RSS since it is the lowest priority
370 */
371 adapter->ring_feature[RING_F_RSS].indices = 1;
372 adapter->ring_feature[RING_F_RSS].mask = IXGBE_RSS_DISABLED_MASK;
373
Alexander Duyck39cb6812012-06-06 05:38:20 +0000374 /* disable ATR as it is not supported when VMDq is enabled */
375 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
376
Alexander Duyck73079ea2012-07-14 06:48:49 +0000377 adapter->num_rx_pools = vmdq_i;
378 adapter->num_rx_queues_per_pool = tcs;
379
380 adapter->num_tx_queues = vmdq_i * tcs;
381 adapter->num_rx_queues = vmdq_i * tcs;
382
383#ifdef IXGBE_FCOE
384 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
385 struct ixgbe_ring_feature *fcoe;
386
387 fcoe = &adapter->ring_feature[RING_F_FCOE];
388
389 /* limit ourselves based on feature limits */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000390 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
391
392 if (fcoe_i) {
393 /* alloc queues for FCoE separately */
394 fcoe->indices = fcoe_i;
395 fcoe->offset = vmdq_i * tcs;
396
397 /* add queues to adapter */
398 adapter->num_tx_queues += fcoe_i;
399 adapter->num_rx_queues += fcoe_i;
400 } else if (tcs > 1) {
401 /* use queue belonging to FcoE TC */
402 fcoe->indices = 1;
403 fcoe->offset = ixgbe_fcoe_get_tc(adapter);
404 } else {
405 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
406
407 fcoe->indices = 0;
408 fcoe->offset = 0;
409 }
410 }
411
412#endif /* IXGBE_FCOE */
413 /* configure TC to queue mapping */
414 for (i = 0; i < tcs; i++)
415 netdev_set_tc_queue(adapter->netdev, i, 1, i);
416
417 return true;
418}
419
Alexander Duyckd411a932012-06-30 00:14:01 +0000420static bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
421{
422 struct net_device *dev = adapter->netdev;
423 struct ixgbe_ring_feature *f;
424 int rss_i, rss_m, i;
425 int tcs;
426
427 /* Map queue offset and counts onto allocated tx queues */
428 tcs = netdev_get_num_tc(dev);
429
430 /* verify we have DCB queueing enabled before proceeding */
431 if (tcs <= 1)
432 return false;
433
434 /* determine the upper limit for our current DCB mode */
435 rss_i = dev->num_tx_queues / tcs;
436 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
437 /* 8 TC w/ 4 queues per TC */
438 rss_i = min_t(u16, rss_i, 4);
439 rss_m = IXGBE_RSS_4Q_MASK;
440 } else if (tcs > 4) {
441 /* 8 TC w/ 8 queues per TC */
442 rss_i = min_t(u16, rss_i, 8);
443 rss_m = IXGBE_RSS_8Q_MASK;
444 } else {
445 /* 4 TC w/ 16 queues per TC */
446 rss_i = min_t(u16, rss_i, 16);
447 rss_m = IXGBE_RSS_16Q_MASK;
448 }
449
450 /* set RSS mask and indices */
451 f = &adapter->ring_feature[RING_F_RSS];
452 rss_i = min_t(int, rss_i, f->limit);
453 f->indices = rss_i;
454 f->mask = rss_m;
455
Alexander Duyck39cb6812012-06-06 05:38:20 +0000456 /* disable ATR as it is not supported when multiple TCs are enabled */
457 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
458
Alexander Duyckd411a932012-06-30 00:14:01 +0000459#ifdef IXGBE_FCOE
460 /* FCoE enabled queues require special configuration indexed
461 * by feature specific indices and offset. Here we map FCoE
462 * indices onto the DCB queue pairs allowing FCoE to own
463 * configuration later.
464 */
465 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
466 u8 tc = ixgbe_fcoe_get_tc(adapter);
467
468 f = &adapter->ring_feature[RING_F_FCOE];
469 f->indices = min_t(u16, rss_i, f->limit);
470 f->offset = rss_i * tc;
471 }
472
473#endif /* IXGBE_FCOE */
474 for (i = 0; i < tcs; i++)
475 netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
476
477 adapter->num_tx_queues = rss_i * tcs;
478 adapter->num_rx_queues = rss_i * tcs;
479
480 return true;
481}
482
483#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000484/**
Alexander Duyck73079ea2012-07-14 06:48:49 +0000485 * ixgbe_set_sriov_queues - Allocate queues for SR-IOV devices
486 * @adapter: board private structure to initialize
487 *
488 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
489 * and VM pools where appropriate. If RSS is available, then also try and
490 * enable RSS and map accordingly.
491 *
492 **/
493static bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
494{
495 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
496 u16 vmdq_m = 0;
497 u16 rss_i = adapter->ring_feature[RING_F_RSS].limit;
498 u16 rss_m = IXGBE_RSS_DISABLED_MASK;
499#ifdef IXGBE_FCOE
500 u16 fcoe_i = 0;
501#endif
John Fastabend2a47fa42013-11-06 09:54:52 -0800502 bool pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
Alexander Duyck73079ea2012-07-14 06:48:49 +0000503
504 /* only proceed if SR-IOV is enabled */
505 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
506 return false;
507
508 /* Add starting offset to total pool count */
509 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
510
511 /* double check we are limited to maximum pools */
512 vmdq_i = min_t(u16, IXGBE_MAX_VMDQ_INDICES, vmdq_i);
513
514 /* 64 pool mode with 2 queues per pool */
John Fastabend2a47fa42013-11-06 09:54:52 -0800515 if ((vmdq_i > 32) || (rss_i < 4) || (vmdq_i > 16 && pools)) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000516 vmdq_m = IXGBE_82599_VMDQ_2Q_MASK;
517 rss_m = IXGBE_RSS_2Q_MASK;
518 rss_i = min_t(u16, rss_i, 2);
519 /* 32 pool mode with 4 queues per pool */
520 } else {
521 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
522 rss_m = IXGBE_RSS_4Q_MASK;
523 rss_i = 4;
524 }
525
526#ifdef IXGBE_FCOE
527 /* queues in the remaining pools are available for FCoE */
528 fcoe_i = 128 - (vmdq_i * __ALIGN_MASK(1, ~vmdq_m));
529
530#endif
531 /* remove the starting offset from the pool count */
532 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
533
534 /* save features for later use */
535 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
536 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
537
538 /* limit RSS based on user input and save for later use */
539 adapter->ring_feature[RING_F_RSS].indices = rss_i;
540 adapter->ring_feature[RING_F_RSS].mask = rss_m;
541
542 adapter->num_rx_pools = vmdq_i;
543 adapter->num_rx_queues_per_pool = rss_i;
544
545 adapter->num_rx_queues = vmdq_i * rss_i;
546 adapter->num_tx_queues = vmdq_i * rss_i;
547
548 /* disable ATR as it is not supported when VMDq is enabled */
549 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
550
551#ifdef IXGBE_FCOE
552 /*
553 * FCoE can use rings from adjacent buffers to allow RSS
554 * like behavior. To account for this we need to add the
555 * FCoE indices to the total ring count.
556 */
557 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
558 struct ixgbe_ring_feature *fcoe;
559
560 fcoe = &adapter->ring_feature[RING_F_FCOE];
561
562 /* limit ourselves based on feature limits */
563 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
564
565 if (vmdq_i > 1 && fcoe_i) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000566 /* alloc queues for FCoE separately */
567 fcoe->indices = fcoe_i;
568 fcoe->offset = vmdq_i * rss_i;
569 } else {
570 /* merge FCoE queues with RSS queues */
571 fcoe_i = min_t(u16, fcoe_i + rss_i, num_online_cpus());
572
573 /* limit indices to rss_i if MSI-X is disabled */
574 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
575 fcoe_i = rss_i;
576
577 /* attempt to reserve some queues for just FCoE */
578 fcoe->indices = min_t(u16, fcoe_i, fcoe->limit);
579 fcoe->offset = fcoe_i - fcoe->indices;
580
581 fcoe_i -= rss_i;
582 }
583
584 /* add queues to adapter */
585 adapter->num_tx_queues += fcoe_i;
586 adapter->num_rx_queues += fcoe_i;
587 }
588
589#endif
590 return true;
591}
592
593/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000594 * ixgbe_set_rss_queues - Allocate queues for RSS
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000595 * @adapter: board private structure to initialize
596 *
597 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
598 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
599 *
600 **/
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000601static bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000602{
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000603 struct ixgbe_ring_feature *f;
604 u16 rss_i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000605
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000606 /* set mask for 16 queue limit of RSS */
607 f = &adapter->ring_feature[RING_F_RSS];
608 rss_i = f->limit;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000609
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000610 f->indices = rss_i;
Alexander Duyckd411a932012-06-30 00:14:01 +0000611 f->mask = IXGBE_RSS_16Q_MASK;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000612
Alexander Duyck39cb6812012-06-06 05:38:20 +0000613 /* disable ATR by default, it will be configured below */
614 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
615
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000616 /*
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000617 * Use Flow Director in addition to RSS to ensure the best
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000618 * distribution of flows across cores, even when an FDIR flow
619 * isn't matched.
620 */
Alexander Duyck39cb6812012-06-06 05:38:20 +0000621 if (rss_i > 1 && adapter->atr_sample_rate) {
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000622 f = &adapter->ring_feature[RING_F_FDIR];
623
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000624 rss_i = f->indices = f->limit;
Alexander Duyck39cb6812012-06-06 05:38:20 +0000625
626 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
627 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000628 }
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000629
Alexander Duyckd411a932012-06-30 00:14:01 +0000630#ifdef IXGBE_FCOE
631 /*
632 * FCoE can exist on the same rings as standard network traffic
633 * however it is preferred to avoid that if possible. In order
634 * to get the best performance we allocate as many FCoE queues
635 * as we can and we place them at the end of the ring array to
636 * avoid sharing queues with standard RSS on systems with 24 or
637 * more CPUs.
638 */
639 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
640 struct net_device *dev = adapter->netdev;
641 u16 fcoe_i;
642
643 f = &adapter->ring_feature[RING_F_FCOE];
644
645 /* merge FCoE queues with RSS queues */
646 fcoe_i = min_t(u16, f->limit + rss_i, num_online_cpus());
647 fcoe_i = min_t(u16, fcoe_i, dev->num_tx_queues);
648
649 /* limit indices to rss_i if MSI-X is disabled */
650 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
651 fcoe_i = rss_i;
652
653 /* attempt to reserve some queues for just FCoE */
654 f->indices = min_t(u16, fcoe_i, f->limit);
655 f->offset = fcoe_i - f->indices;
656 rss_i = max_t(u16, fcoe_i, rss_i);
657 }
658
659#endif /* IXGBE_FCOE */
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000660 adapter->num_rx_queues = rss_i;
661 adapter->num_tx_queues = rss_i;
662
663 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000664}
665
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000666/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000667 * ixgbe_set_num_queues - Allocate queues for device, feature dependent
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000668 * @adapter: board private structure to initialize
669 *
670 * This is the top level queue allocation routine. The order here is very
671 * important, starting with the "most" number of features turned on at once,
672 * and ending with the smallest set of features. This way large combinations
673 * can be allocated if they're turned on, and smaller combinations are the
674 * fallthrough conditions.
675 *
676 **/
Alexander Duyckac802f52012-07-12 05:52:53 +0000677static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000678{
679 /* Start with base case */
680 adapter->num_rx_queues = 1;
681 adapter->num_tx_queues = 1;
682 adapter->num_rx_pools = adapter->num_rx_queues;
683 adapter->num_rx_queues_per_pool = 1;
684
Alexander Duyck73079ea2012-07-14 06:48:49 +0000685#ifdef CONFIG_IXGBE_DCB
686 if (ixgbe_set_dcb_sriov_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000687 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000688
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000689 if (ixgbe_set_dcb_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000690 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000691
692#endif
Alexander Duyck73079ea2012-07-14 06:48:49 +0000693 if (ixgbe_set_sriov_queues(adapter))
694 return;
695
Alexander Duyckac802f52012-07-12 05:52:53 +0000696 ixgbe_set_rss_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000697}
698
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000699static int ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
700 int vectors)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000701{
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100702 int vector_threshold;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000703
704 /* We'll want at least 2 (vector_threshold):
705 * 1) TxQ[0] + RxQ[0] handler
706 * 2) Other (Link Status Change, etc.)
707 */
708 vector_threshold = MIN_MSIX_COUNT;
709
710 /*
711 * The more we get, the more we will assign to Tx/Rx Cleanup
712 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
713 * Right now, we simply care about how many we'll get; we'll
714 * set them up later while requesting irq's.
715 */
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100716 vectors = pci_enable_msix_range(adapter->pdev, adapter->msix_entries,
717 vector_threshold, vectors);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000718
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100719 if (vectors < 0) {
Jacob Keller493043e2014-09-03 08:12:54 +0000720 /* A negative count of allocated vectors indicates an error in
721 * acquiring within the specified range of MSI-X vectors
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000722 */
Jacob Keller493043e2014-09-03 08:12:54 +0000723 e_dev_warn("Failed to allocate MSI-X interrupts. Err: %d\n",
724 vectors);
725
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000726 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
727 kfree(adapter->msix_entries);
728 adapter->msix_entries = NULL;
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000729
730 return vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000731 }
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000732
733 /* we successfully allocated some number of vectors within our
734 * requested range.
735 */
736 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
737
738 /* Adjust for only the vectors we'll use, which is minimum
739 * of max_q_vectors, or the number of vectors we were allocated.
740 */
741 vectors -= NON_Q_VECTORS;
742 adapter->num_q_vectors = min_t(int, vectors, adapter->max_q_vectors);
743
744 return 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000745}
746
747static void ixgbe_add_ring(struct ixgbe_ring *ring,
748 struct ixgbe_ring_container *head)
749{
750 ring->next = head->ring;
751 head->ring = ring;
752 head->count++;
753}
754
755/**
756 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
757 * @adapter: board private structure to initialize
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000758 * @v_count: q_vectors allocated on adapter, used for ring interleaving
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000759 * @v_idx: index of vector in adapter struct
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000760 * @txr_count: total number of Tx rings to allocate
761 * @txr_idx: index of first Tx ring to allocate
762 * @rxr_count: total number of Rx rings to allocate
763 * @rxr_idx: index of first Rx ring to allocate
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000764 *
765 * We allocate one q_vector. If allocation fails we return -ENOMEM.
766 **/
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000767static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter,
768 int v_count, int v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000769 int txr_count, int txr_idx,
770 int rxr_count, int rxr_idx)
771{
772 struct ixgbe_q_vector *q_vector;
773 struct ixgbe_ring *ring;
Alexander Duyckfd786b72013-01-12 06:33:31 +0000774 int node = NUMA_NO_NODE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000775 int cpu = -1;
776 int ring_count, size;
Alexander Duyckfd786b72013-01-12 06:33:31 +0000777 u8 tcs = netdev_get_num_tc(adapter->netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000778
779 ring_count = txr_count + rxr_count;
780 size = sizeof(struct ixgbe_q_vector) +
781 (sizeof(struct ixgbe_ring) * ring_count);
782
783 /* customize cpu for Flow Director mapping */
Alexander Duyckfd786b72013-01-12 06:33:31 +0000784 if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
785 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
786 if (rss_i > 1 && adapter->atr_sample_rate) {
787 if (cpu_online(v_idx)) {
788 cpu = v_idx;
789 node = cpu_to_node(cpu);
790 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000791 }
792 }
793
794 /* allocate q_vector and rings */
795 q_vector = kzalloc_node(size, GFP_KERNEL, node);
796 if (!q_vector)
797 q_vector = kzalloc(size, GFP_KERNEL);
798 if (!q_vector)
799 return -ENOMEM;
800
801 /* setup affinity mask and node */
802 if (cpu != -1)
803 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000804 q_vector->numa_node = node;
805
Alexander Duyck245f2922012-07-27 23:49:30 +0000806#ifdef CONFIG_IXGBE_DCA
807 /* initialize CPU for DCA */
808 q_vector->cpu = -1;
809
810#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000811 /* initialize NAPI */
812 netif_napi_add(adapter->netdev, &q_vector->napi,
813 ixgbe_poll, 64);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300814 napi_hash_add(&q_vector->napi);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000815
Alexander Duyckadc810902014-07-26 02:42:44 +0000816#ifdef CONFIG_NET_RX_BUSY_POLL
817 /* initialize busy poll */
818 atomic_set(&q_vector->state, IXGBE_QV_STATE_DISABLE);
819
820#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000821 /* tie q_vector and adapter together */
822 adapter->q_vector[v_idx] = q_vector;
823 q_vector->adapter = adapter;
824 q_vector->v_idx = v_idx;
825
826 /* initialize work limits */
827 q_vector->tx.work_limit = adapter->tx_work_limit;
828
829 /* initialize pointer to rings */
830 ring = q_vector->ring;
831
Emil Tantilov3af33612012-10-24 08:12:10 +0000832 /* intialize ITR */
833 if (txr_count && !rxr_count) {
834 /* tx only vector */
835 if (adapter->tx_itr_setting == 1)
836 q_vector->itr = IXGBE_10K_ITR;
837 else
838 q_vector->itr = adapter->tx_itr_setting;
839 } else {
840 /* rx or rx/tx vector */
841 if (adapter->rx_itr_setting == 1)
842 q_vector->itr = IXGBE_20K_ITR;
843 else
844 q_vector->itr = adapter->rx_itr_setting;
845 }
846
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000847 while (txr_count) {
848 /* assign generic ring traits */
849 ring->dev = &adapter->pdev->dev;
850 ring->netdev = adapter->netdev;
851
852 /* configure backlink on ring */
853 ring->q_vector = q_vector;
854
855 /* update q_vector Tx values */
856 ixgbe_add_ring(ring, &q_vector->tx);
857
858 /* apply Tx specific ring traits */
859 ring->count = adapter->tx_ring_count;
John Fastabend2a47fa42013-11-06 09:54:52 -0800860 if (adapter->num_rx_pools > 1)
861 ring->queue_index =
862 txr_idx % adapter->num_rx_queues_per_pool;
863 else
864 ring->queue_index = txr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000865
866 /* assign ring to adapter */
867 adapter->tx_ring[txr_idx] = ring;
868
869 /* update count and index */
870 txr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000871 txr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000872
873 /* push pointer to next ring */
874 ring++;
875 }
876
877 while (rxr_count) {
878 /* assign generic ring traits */
879 ring->dev = &adapter->pdev->dev;
880 ring->netdev = adapter->netdev;
881
882 /* configure backlink on ring */
883 ring->q_vector = q_vector;
884
885 /* update q_vector Rx values */
886 ixgbe_add_ring(ring, &q_vector->rx);
887
888 /*
889 * 82599 errata, UDP frames with a 0 checksum
890 * can be marked as checksum errors.
891 */
892 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
893 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
894
Alexander Duyckb2db4972012-04-07 04:57:29 +0000895#ifdef IXGBE_FCOE
896 if (adapter->netdev->features & NETIF_F_FCOE_MTU) {
897 struct ixgbe_ring_feature *f;
898 f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duycke4b317e2012-05-05 05:30:53 +0000899 if ((rxr_idx >= f->offset) &&
900 (rxr_idx < f->offset + f->indices))
Alexander Duyck57efd442012-06-25 21:54:46 +0000901 set_bit(__IXGBE_RX_FCOE, &ring->state);
Alexander Duyckb2db4972012-04-07 04:57:29 +0000902 }
903
904#endif /* IXGBE_FCOE */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000905 /* apply Rx specific ring traits */
906 ring->count = adapter->rx_ring_count;
John Fastabend2a47fa42013-11-06 09:54:52 -0800907 if (adapter->num_rx_pools > 1)
908 ring->queue_index =
909 rxr_idx % adapter->num_rx_queues_per_pool;
910 else
911 ring->queue_index = rxr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000912
913 /* assign ring to adapter */
914 adapter->rx_ring[rxr_idx] = ring;
915
916 /* update count and index */
917 rxr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000918 rxr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000919
920 /* push pointer to next ring */
921 ring++;
922 }
923
924 return 0;
925}
926
927/**
928 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
929 * @adapter: board private structure to initialize
930 * @v_idx: Index of vector to be freed
931 *
932 * This function frees the memory allocated to the q_vector. In addition if
933 * NAPI is enabled it will delete any references to the NAPI struct prior
934 * to freeing the q_vector.
935 **/
936static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
937{
938 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
939 struct ixgbe_ring *ring;
940
941 ixgbe_for_each_ring(ring, q_vector->tx)
942 adapter->tx_ring[ring->queue_index] = NULL;
943
944 ixgbe_for_each_ring(ring, q_vector->rx)
945 adapter->rx_ring[ring->queue_index] = NULL;
946
947 adapter->q_vector[v_idx] = NULL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300948 napi_hash_del(&q_vector->napi);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000949 netif_napi_del(&q_vector->napi);
950
951 /*
952 * ixgbe_get_stats64() might access the rings on this vector,
953 * we must wait a grace period before freeing it.
954 */
955 kfree_rcu(q_vector, rcu);
956}
957
958/**
959 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
960 * @adapter: board private structure to initialize
961 *
962 * We allocate one q_vector per queue interrupt. If allocation fails we
963 * return -ENOMEM.
964 **/
965static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
966{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000967 int q_vectors = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000968 int rxr_remaining = adapter->num_rx_queues;
969 int txr_remaining = adapter->num_tx_queues;
970 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
971 int err;
972
973 /* only one q_vector if MSI-X is disabled. */
974 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
975 q_vectors = 1;
976
977 if (q_vectors >= (rxr_remaining + txr_remaining)) {
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000978 for (; rxr_remaining; v_idx++) {
979 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
980 0, 0, 1, rxr_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000981
982 if (err)
983 goto err_out;
984
985 /* update counts and index */
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000986 rxr_remaining--;
987 rxr_idx++;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000988 }
989 }
990
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000991 for (; v_idx < q_vectors; v_idx++) {
992 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
993 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
994 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000995 tqpv, txr_idx,
996 rqpv, rxr_idx);
997
998 if (err)
999 goto err_out;
1000
1001 /* update counts and index */
1002 rxr_remaining -= rqpv;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001003 txr_remaining -= tqpv;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001004 rxr_idx++;
1005 txr_idx++;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001006 }
1007
1008 return 0;
1009
1010err_out:
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001011 adapter->num_tx_queues = 0;
1012 adapter->num_rx_queues = 0;
1013 adapter->num_q_vectors = 0;
1014
1015 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001016 ixgbe_free_q_vector(adapter, v_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001017
1018 return -ENOMEM;
1019}
1020
1021/**
1022 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
1023 * @adapter: board private structure to initialize
1024 *
1025 * This function frees the memory allocated to the q_vectors. In addition if
1026 * NAPI is enabled it will delete any references to the NAPI struct prior
1027 * to freeing the q_vector.
1028 **/
1029static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
1030{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001031 int v_idx = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001032
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001033 adapter->num_tx_queues = 0;
1034 adapter->num_rx_queues = 0;
1035 adapter->num_q_vectors = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001036
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001037 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001038 ixgbe_free_q_vector(adapter, v_idx);
1039}
1040
1041static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
1042{
1043 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
1044 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
1045 pci_disable_msix(adapter->pdev);
1046 kfree(adapter->msix_entries);
1047 adapter->msix_entries = NULL;
1048 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1049 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
1050 pci_disable_msi(adapter->pdev);
1051 }
1052}
1053
1054/**
1055 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
1056 * @adapter: board private structure to initialize
1057 *
1058 * Attempt to configure the interrupts using the best available
1059 * capabilities of the hardware and the kernel.
1060 **/
Alexander Duyckac802f52012-07-12 05:52:53 +00001061static void ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001062{
1063 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckac802f52012-07-12 05:52:53 +00001064 int vector, v_budget, err;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001065
1066 /*
1067 * It's easy to be greedy for MSI-X vectors, but it really
1068 * doesn't do us much good if we have a lot more vectors
1069 * than CPU's. So let's be conservative and only ask for
1070 * (roughly) the same number of vectors as there are CPU's.
1071 * The default is to use pairs of vectors.
1072 */
1073 v_budget = max(adapter->num_rx_queues, adapter->num_tx_queues);
1074 v_budget = min_t(int, v_budget, num_online_cpus());
1075 v_budget += NON_Q_VECTORS;
1076
1077 /*
1078 * At the same time, hardware can only support a maximum of
1079 * hw.mac->max_msix_vectors vectors. With features
1080 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
1081 * descriptor queues supported by our device. Thus, we cap it off in
1082 * those rare cases where the cpu count also exceeds our vector limit.
1083 */
1084 v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
1085
1086 /* A failure in MSI-X entry allocation isn't fatal, but it does
1087 * mean we disable MSI-X capabilities of the adapter. */
1088 adapter->msix_entries = kcalloc(v_budget,
1089 sizeof(struct msix_entry), GFP_KERNEL);
1090 if (adapter->msix_entries) {
1091 for (vector = 0; vector < v_budget; vector++)
1092 adapter->msix_entries[vector].entry = vector;
1093
Jacob Kellerd7de3c62014-09-03 08:12:55 +00001094 if (!ixgbe_acquire_msix_vectors(adapter, v_budget))
Alexander Duyckac802f52012-07-12 05:52:53 +00001095 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001096 }
1097
Jacob Kellereec66732014-08-21 06:16:55 +00001098 /* At this point, we do not have MSI-X capabilities. We need to
1099 * reconfigure or disable various features which require MSI-X
1100 * capability.
1101 */
1102
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001103 /* disable DCB if number of TCs exceeds 1 */
1104 if (netdev_get_num_tc(adapter->netdev) > 1) {
1105 e_err(probe, "num TCs exceeds number of queues - disabling DCB\n");
1106 netdev_reset_tc(adapter->netdev);
Alexander Duyck39cb6812012-06-06 05:38:20 +00001107
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001108 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1109 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
1110
1111 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
1112 adapter->temp_dcb_cfg.pfc_mode_enable = false;
1113 adapter->dcb_cfg.pfc_mode_enable = false;
1114 }
1115 adapter->dcb_cfg.num_tcs.pg_tcs = 1;
1116 adapter->dcb_cfg.num_tcs.pfc_tcs = 1;
1117
1118 /* disable SR-IOV */
Alexander Duyck99d74482012-05-09 08:09:25 +00001119 ixgbe_disable_sriov(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001120
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001121 /* disable RSS */
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00001122 adapter->ring_feature[RING_F_RSS].limit = 1;
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001123
Jacob Kellereec66732014-08-21 06:16:55 +00001124 /* recalculate number of queues now that many features have been
1125 * changed or disabled.
1126 */
Alexander Duyckac802f52012-07-12 05:52:53 +00001127 ixgbe_set_num_queues(adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001128 adapter->num_q_vectors = 1;
1129
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001130 err = pci_enable_msi(adapter->pdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00001131 if (err) {
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001132 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
Jacob Keller6ec1b712014-04-09 06:03:13 +00001133 "Unable to allocate MSI interrupt, falling back to legacy. Error: %d\n",
1134 err);
Alexander Duyckac802f52012-07-12 05:52:53 +00001135 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001136 }
Alexander Duyckac802f52012-07-12 05:52:53 +00001137 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001138}
1139
1140/**
1141 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
1142 * @adapter: board private structure to initialize
1143 *
1144 * We determine which interrupt scheme to use based on...
1145 * - Kernel support (MSI, MSI-X)
1146 * - which can be user-defined (via MODULE_PARAM)
1147 * - Hardware queue count (num_*_queues)
1148 * - defined by miscellaneous hardware support/features (RSS, etc.)
1149 **/
1150int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
1151{
1152 int err;
1153
1154 /* Number of supported queues */
Alexander Duyckac802f52012-07-12 05:52:53 +00001155 ixgbe_set_num_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001156
Alexander Duyckac802f52012-07-12 05:52:53 +00001157 /* Set interrupt mode */
1158 ixgbe_set_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001159
1160 err = ixgbe_alloc_q_vectors(adapter);
1161 if (err) {
1162 e_dev_err("Unable to allocate memory for queue vectors\n");
1163 goto err_alloc_q_vectors;
1164 }
1165
1166 ixgbe_cache_ring_register(adapter);
1167
1168 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
1169 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
1170 adapter->num_rx_queues, adapter->num_tx_queues);
1171
1172 set_bit(__IXGBE_DOWN, &adapter->state);
1173
1174 return 0;
1175
1176err_alloc_q_vectors:
1177 ixgbe_reset_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001178 return err;
1179}
1180
1181/**
1182 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
1183 * @adapter: board private structure to clear interrupt scheme on
1184 *
1185 * We go through and clear interrupt specific resources and reset the structure
1186 * to pre-load conditions
1187 **/
1188void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
1189{
1190 adapter->num_tx_queues = 0;
1191 adapter->num_rx_queues = 0;
1192
1193 ixgbe_free_q_vectors(adapter);
1194 ixgbe_reset_interrupt_capability(adapter);
1195}
1196
1197void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
1198 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
1199{
1200 struct ixgbe_adv_tx_context_desc *context_desc;
1201 u16 i = tx_ring->next_to_use;
1202
1203 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
1204
1205 i++;
1206 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1207
1208 /* set bits to identify this as an advanced context descriptor */
1209 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
1210
1211 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
1212 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
1213 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
1214 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
1215}
1216