blob: ef6a409ff1a935a413b6da5e05e69e0293971430 [file] [log] [blame]
Len Brown26717172010-03-08 14:07:30 -05001/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
4 * Copyright (c) 2010, Intel Corporation.
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
58#include <linux/clockchips.h>
59#include <linux/hrtimer.h> /* ktime_get_real() */
60#include <trace/events/power.h>
61#include <linux/sched.h>
Shaohua Li2a2d31c2011-01-10 09:38:12 +080062#include <linux/notifier.h>
63#include <linux/cpu.h>
Paul Gortmaker7c52d552011-05-27 12:33:10 -040064#include <linux/module.h>
Andi Kleenb66b8b92012-01-26 00:09:07 +010065#include <asm/cpu_device_id.h>
H. Peter Anvinbc83ccc2010-09-17 15:36:40 -070066#include <asm/mwait.h>
Len Brown14796fc2011-01-18 20:48:27 -050067#include <asm/msr.h>
Len Brown26717172010-03-08 14:07:30 -050068
69#define INTEL_IDLE_VERSION "0.4"
70#define PREFIX "intel_idle: "
71
Len Brown26717172010-03-08 14:07:30 -050072static struct cpuidle_driver intel_idle_driver = {
73 .name = "intel_idle",
74 .owner = THIS_MODULE,
75};
76/* intel_idle.max_cstate=0 disables driver */
77static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
Len Brown26717172010-03-08 14:07:30 -050078
Len Brownc4236282010-05-28 02:22:03 -040079static unsigned int mwait_substates;
Len Brown26717172010-03-08 14:07:30 -050080
Shaohua Li2a2d31c2011-01-10 09:38:12 +080081#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
Len Brown26717172010-03-08 14:07:30 -050082/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
Len Brownd13780d2010-07-07 00:12:03 -040083static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
Len Brown26717172010-03-08 14:07:30 -050084
Andi Kleenb66b8b92012-01-26 00:09:07 +010085struct idle_cpu {
86 struct cpuidle_state *state_table;
87
88 /*
89 * Hardware C-state auto-demotion may not always be optimal.
90 * Indicate which enable bits to clear here.
91 */
92 unsigned long auto_demotion_disable_flags;
93};
94
95static const struct idle_cpu *icpu;
Namhyung Kim3265eba2010-08-08 03:10:03 +090096static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053097static int intel_idle(struct cpuidle_device *dev,
98 struct cpuidle_driver *drv, int index);
Len Brown26717172010-03-08 14:07:30 -050099
100static struct cpuidle_state *cpuidle_state_table;
101
102/*
Len Brown956d0332011-01-12 02:51:20 -0500103 * Set this flag for states where the HW flushes the TLB for us
104 * and so we don't need cross-calls to keep it consistent.
105 * If this flag is set, SW flushes the TLB, so even if the
106 * HW doesn't do the flushing, this flag is safe to use.
107 */
108#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
109
110/*
Len Brown26717172010-03-08 14:07:30 -0500111 * States are indexed by the cstate number,
112 * which is also the index into the MWAIT hint array.
113 * Thus C0 is a dummy.
114 */
115static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
116 { /* MWAIT C0 */ },
117 { /* MWAIT C1 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100118 .name = "C1-NHM",
Len Brown26717172010-03-08 14:07:30 -0500119 .desc = "MWAIT 0x00",
Len Brown26717172010-03-08 14:07:30 -0500120 .flags = CPUIDLE_FLAG_TIME_VALID,
121 .exit_latency = 3,
Len Brown26717172010-03-08 14:07:30 -0500122 .target_residency = 6,
123 .enter = &intel_idle },
124 { /* MWAIT C2 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100125 .name = "C3-NHM",
Len Brown26717172010-03-08 14:07:30 -0500126 .desc = "MWAIT 0x10",
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400127 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500128 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500129 .target_residency = 80,
130 .enter = &intel_idle },
131 { /* MWAIT C3 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100132 .name = "C6-NHM",
Len Brown26717172010-03-08 14:07:30 -0500133 .desc = "MWAIT 0x20",
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400134 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500135 .exit_latency = 200,
Len Brown26717172010-03-08 14:07:30 -0500136 .target_residency = 800,
137 .enter = &intel_idle },
138};
139
Len Brownd13780d2010-07-07 00:12:03 -0400140static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
141 { /* MWAIT C0 */ },
142 { /* MWAIT C1 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100143 .name = "C1-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400144 .desc = "MWAIT 0x00",
Len Brownd13780d2010-07-07 00:12:03 -0400145 .flags = CPUIDLE_FLAG_TIME_VALID,
146 .exit_latency = 1,
Len Brownddbd5502010-12-13 18:28:22 -0500147 .target_residency = 1,
Len Brownd13780d2010-07-07 00:12:03 -0400148 .enter = &intel_idle },
149 { /* MWAIT C2 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100150 .name = "C3-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400151 .desc = "MWAIT 0x10",
Len Brown00527cc2010-10-23 02:33:50 -0400152 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400153 .exit_latency = 80,
Len Brownddbd5502010-12-13 18:28:22 -0500154 .target_residency = 211,
Len Brownd13780d2010-07-07 00:12:03 -0400155 .enter = &intel_idle },
156 { /* MWAIT C3 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100157 .name = "C6-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400158 .desc = "MWAIT 0x20",
Len Brown00527cc2010-10-23 02:33:50 -0400159 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400160 .exit_latency = 104,
Len Brownddbd5502010-12-13 18:28:22 -0500161 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400162 .enter = &intel_idle },
163 { /* MWAIT C4 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100164 .name = "C7-SNB",
Len Brownd13780d2010-07-07 00:12:03 -0400165 .desc = "MWAIT 0x30",
Len Brown00527cc2010-10-23 02:33:50 -0400166 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400167 .exit_latency = 109,
Len Brownddbd5502010-12-13 18:28:22 -0500168 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400169 .enter = &intel_idle },
170};
171
Len Brown26717172010-03-08 14:07:30 -0500172static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
173 { /* MWAIT C0 */ },
174 { /* MWAIT C1 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100175 .name = "C1-ATM",
Len Brown26717172010-03-08 14:07:30 -0500176 .desc = "MWAIT 0x00",
Len Brown26717172010-03-08 14:07:30 -0500177 .flags = CPUIDLE_FLAG_TIME_VALID,
178 .exit_latency = 1,
Len Brown26717172010-03-08 14:07:30 -0500179 .target_residency = 4,
180 .enter = &intel_idle },
181 { /* MWAIT C2 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100182 .name = "C2-ATM",
Len Brown26717172010-03-08 14:07:30 -0500183 .desc = "MWAIT 0x10",
Len Brown26717172010-03-08 14:07:30 -0500184 .flags = CPUIDLE_FLAG_TIME_VALID,
185 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500186 .target_residency = 80,
187 .enter = &intel_idle },
188 { /* MWAIT C3 */ },
189 { /* MWAIT C4 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100190 .name = "C4-ATM",
Len Brown26717172010-03-08 14:07:30 -0500191 .desc = "MWAIT 0x30",
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400192 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500193 .exit_latency = 100,
Len Brown26717172010-03-08 14:07:30 -0500194 .target_residency = 400,
195 .enter = &intel_idle },
196 { /* MWAIT C5 */ },
197 { /* MWAIT C6 */
Thomas Renninger15e123e2011-02-27 22:36:43 +0100198 .name = "C6-ATM",
Len Brown7fcca7d2010-10-05 13:43:14 -0400199 .desc = "MWAIT 0x52",
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400200 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown7fcca7d2010-10-05 13:43:14 -0400201 .exit_latency = 140,
Len Brown7fcca7d2010-10-05 13:43:14 -0400202 .target_residency = 560,
203 .enter = &intel_idle },
Len Brown26717172010-03-08 14:07:30 -0500204};
205
David Howells95e3ec12011-12-15 13:03:14 +0000206static long get_driver_data(int cstate)
Deepthi Dharwar42027352011-10-28 16:20:33 +0530207{
208 int driver_data;
209 switch (cstate) {
210
211 case 1: /* MWAIT C1 */
212 driver_data = 0x00;
213 break;
214 case 2: /* MWAIT C2 */
215 driver_data = 0x10;
216 break;
217 case 3: /* MWAIT C3 */
218 driver_data = 0x20;
219 break;
220 case 4: /* MWAIT C4 */
221 driver_data = 0x30;
222 break;
223 case 5: /* MWAIT C5 */
224 driver_data = 0x40;
225 break;
226 case 6: /* MWAIT C6 */
227 driver_data = 0x52;
228 break;
229 default:
230 driver_data = 0x00;
231 }
232 return driver_data;
233}
234
Len Brown26717172010-03-08 14:07:30 -0500235/**
236 * intel_idle
237 * @dev: cpuidle_device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530238 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530239 * @index: index of cpuidle state
Len Brown26717172010-03-08 14:07:30 -0500240 *
Yanmin Zhang63ff07b2012-01-10 15:48:21 -0800241 * Must be called under local_irq_disable().
Len Brown26717172010-03-08 14:07:30 -0500242 */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530243static int intel_idle(struct cpuidle_device *dev,
244 struct cpuidle_driver *drv, int index)
Len Brown26717172010-03-08 14:07:30 -0500245{
246 unsigned long ecx = 1; /* break on interrupt flag */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530247 struct cpuidle_state *state = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530248 struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
249 unsigned long eax = (unsigned long)cpuidle_get_statedata(state_usage);
Len Brown26717172010-03-08 14:07:30 -0500250 unsigned int cstate;
251 ktime_t kt_before, kt_after;
252 s64 usec_delta;
253 int cpu = smp_processor_id();
254
255 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
256
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400257 /*
Len Brownc8381cc2010-10-15 20:43:06 -0400258 * leave_mm() to avoid costly and often unnecessary wakeups
259 * for flushing the user TLB's associated with the active mm.
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400260 */
Len Brownc8381cc2010-10-15 20:43:06 -0400261 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400262 leave_mm(cpu);
263
Len Brown26717172010-03-08 14:07:30 -0500264 if (!(lapic_timer_reliable_states & (1 << (cstate))))
265 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
266
267 kt_before = ktime_get_real();
268
269 stop_critical_timings();
Len Brown26717172010-03-08 14:07:30 -0500270 if (!need_resched()) {
271
272 __monitor((void *)&current_thread_info()->flags, 0, 0);
273 smp_mb();
274 if (!need_resched())
275 __mwait(eax, ecx);
276 }
277
278 start_critical_timings();
279
280 kt_after = ktime_get_real();
281 usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
282
283 local_irq_enable();
284
285 if (!(lapic_timer_reliable_states & (1 << (cstate))))
286 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
287
Deepthi Dharware978aa72011-10-28 16:20:09 +0530288 /* Update cpuidle counters */
289 dev->last_residency = (int)usec_delta;
290
291 return index;
Len Brown26717172010-03-08 14:07:30 -0500292}
293
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800294static void __setup_broadcast_timer(void *arg)
295{
296 unsigned long reason = (unsigned long)arg;
297 int cpu = smp_processor_id();
298
299 reason = reason ?
300 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
301
302 clockevents_notify(reason, &cpu);
303}
304
Shaohua Liec30f342011-01-24 08:00:01 +0000305static int setup_broadcast_cpuhp_notify(struct notifier_block *n,
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800306 unsigned long action, void *hcpu)
307{
308 int hotcpu = (unsigned long)hcpu;
309
310 switch (action & 0xf) {
311 case CPU_ONLINE:
312 smp_call_function_single(hotcpu, __setup_broadcast_timer,
313 (void *)true, 1);
314 break;
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800315 }
316 return NOTIFY_OK;
317}
318
Shaohua Liec30f342011-01-24 08:00:01 +0000319static struct notifier_block setup_broadcast_notifier = {
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800320 .notifier_call = setup_broadcast_cpuhp_notify,
321};
322
Len Brown14796fc2011-01-18 20:48:27 -0500323static void auto_demotion_disable(void *dummy)
324{
325 unsigned long long msr_bits;
326
327 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
Andi Kleenb66b8b92012-01-26 00:09:07 +0100328 msr_bits &= ~(icpu->auto_demotion_disable_flags);
Len Brown14796fc2011-01-18 20:48:27 -0500329 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
330}
331
Andi Kleenb66b8b92012-01-26 00:09:07 +0100332static const struct idle_cpu idle_cpu_nehalem = {
333 .state_table = nehalem_cstates,
334};
335
336static const struct idle_cpu idle_cpu_westmere = {
337 .state_table = nehalem_cstates,
338 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
339};
340
341static const struct idle_cpu idle_cpu_atom = {
342 .state_table = atom_cstates,
343};
344
345static const struct idle_cpu idle_cpu_lincroft = {
346 .state_table = atom_cstates,
347 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
348};
349
350static const struct idle_cpu idle_cpu_snb = {
351 .state_table = snb_cstates,
352};
353
354#define ICPU(model, cpu) \
355 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
356
357static const struct x86_cpu_id intel_idle_ids[] = {
358 ICPU(0x1a, idle_cpu_nehalem),
359 ICPU(0x1e, idle_cpu_nehalem),
360 ICPU(0x1f, idle_cpu_nehalem),
361 ICPU(0x25, idle_cpu_westmere),
362 ICPU(0x2c, idle_cpu_westmere),
363 ICPU(0x2f, idle_cpu_westmere),
364 ICPU(0x1c, idle_cpu_atom),
365 ICPU(0x26, idle_cpu_lincroft),
366 ICPU(0x2f, idle_cpu_westmere),
367 ICPU(0x2a, idle_cpu_snb),
368 ICPU(0x2d, idle_cpu_snb),
369 {}
370};
371MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
372
Len Brown26717172010-03-08 14:07:30 -0500373/*
374 * intel_idle_probe()
375 */
376static int intel_idle_probe(void)
377{
Len Brownc4236282010-05-28 02:22:03 -0400378 unsigned int eax, ebx, ecx;
Andi Kleenb66b8b92012-01-26 00:09:07 +0100379 const struct x86_cpu_id *id;
Len Brown26717172010-03-08 14:07:30 -0500380
381 if (max_cstate == 0) {
382 pr_debug(PREFIX "disabled\n");
383 return -EPERM;
384 }
385
Andi Kleenb66b8b92012-01-26 00:09:07 +0100386 id = x86_match_cpu(intel_idle_ids);
387 if (!id) {
388 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
389 boot_cpu_data.x86 == 6)
390 pr_debug(PREFIX "does not run on family %d model %d\n",
391 boot_cpu_data.x86, boot_cpu_data.x86_model);
Len Brown26717172010-03-08 14:07:30 -0500392 return -ENODEV;
Andi Kleenb66b8b92012-01-26 00:09:07 +0100393 }
Len Brown26717172010-03-08 14:07:30 -0500394
395 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
396 return -ENODEV;
397
Len Brownc4236282010-05-28 02:22:03 -0400398 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500399
400 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
Thomas Renninger5c2a9f02011-12-04 22:17:29 +0100401 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
402 !mwait_substates)
Len Brown26717172010-03-08 14:07:30 -0500403 return -ENODEV;
Len Brown26717172010-03-08 14:07:30 -0500404
Len Brownc4236282010-05-28 02:22:03 -0400405 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500406
Andi Kleenb66b8b92012-01-26 00:09:07 +0100407 icpu = (const struct idle_cpu *)id->driver_data;
408 cpuidle_state_table = icpu->state_table;
Len Brown26717172010-03-08 14:07:30 -0500409
Len Brown56b9aea2010-12-02 01:19:32 -0500410 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800411 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
412 else {
Shaohua Li39a74fd2012-01-10 15:48:19 -0800413 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800414 register_cpu_notifier(&setup_broadcast_notifier);
415 }
Len Brown56b9aea2010-12-02 01:19:32 -0500416
Len Brown26717172010-03-08 14:07:30 -0500417 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
418 " model 0x%X\n", boot_cpu_data.x86_model);
419
420 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
421 lapic_timer_reliable_states);
422 return 0;
423}
424
425/*
426 * intel_idle_cpuidle_devices_uninit()
427 * unregister, free cpuidle_devices
428 */
429static void intel_idle_cpuidle_devices_uninit(void)
430{
431 int i;
432 struct cpuidle_device *dev;
433
434 for_each_online_cpu(i) {
435 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
436 cpuidle_unregister_device(dev);
437 }
438
439 free_percpu(intel_idle_cpuidle_devices);
440 return;
441}
442/*
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530443 * intel_idle_cpuidle_driver_init()
444 * allocate, initialize cpuidle_states
445 */
446static int intel_idle_cpuidle_driver_init(void)
447{
448 int cstate;
449 struct cpuidle_driver *drv = &intel_idle_driver;
450
451 drv->state_count = 1;
452
453 for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
454 int num_substates;
455
456 if (cstate > max_cstate) {
457 printk(PREFIX "max_cstate %d reached\n",
458 max_cstate);
459 break;
460 }
461
462 /* does the state exist in CPUID.MWAIT? */
463 num_substates = (mwait_substates >> ((cstate) * 4))
464 & MWAIT_SUBSTATE_MASK;
465 if (num_substates == 0)
466 continue;
467 /* is the state not enabled? */
468 if (cpuidle_state_table[cstate].enter == NULL) {
469 /* does the driver not know about the state? */
470 if (*cpuidle_state_table[cstate].name == '\0')
471 pr_debug(PREFIX "unaware of model 0x%x"
472 " MWAIT %d please"
473 " contact lenb@kernel.org",
474 boot_cpu_data.x86_model, cstate);
475 continue;
476 }
477
478 if ((cstate > 2) &&
479 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
480 mark_tsc_unstable("TSC halts in idle"
481 " states deeper than C2");
482
483 drv->states[drv->state_count] = /* structure copy */
484 cpuidle_state_table[cstate];
485
486 drv->state_count += 1;
487 }
488
Andi Kleenb66b8b92012-01-26 00:09:07 +0100489 if (icpu->auto_demotion_disable_flags)
Shaohua Li39a74fd2012-01-10 15:48:19 -0800490 on_each_cpu(auto_demotion_disable, NULL, 1);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530491
492 return 0;
493}
494
495
496/*
Thomas Renninger65b7f832012-01-17 22:40:08 +0100497 * intel_idle_cpu_init()
Len Brown26717172010-03-08 14:07:30 -0500498 * allocate, initialize, register cpuidle_devices
Thomas Renninger65b7f832012-01-17 22:40:08 +0100499 * @cpu: cpu/core to initialize
Len Brown26717172010-03-08 14:07:30 -0500500 */
Thomas Renninger65b7f832012-01-17 22:40:08 +0100501int intel_idle_cpu_init(int cpu)
Len Brown26717172010-03-08 14:07:30 -0500502{
Thomas Renninger65b7f832012-01-17 22:40:08 +0100503 int cstate;
Len Brown26717172010-03-08 14:07:30 -0500504 struct cpuidle_device *dev;
505
Thomas Renninger65b7f832012-01-17 22:40:08 +0100506 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
Len Brown26717172010-03-08 14:07:30 -0500507
Thomas Renninger65b7f832012-01-17 22:40:08 +0100508 dev->state_count = 1;
Len Brown26717172010-03-08 14:07:30 -0500509
Thomas Renninger65b7f832012-01-17 22:40:08 +0100510 for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
511 int num_substates;
Len Brown26717172010-03-08 14:07:30 -0500512
Thomas Renninger65b7f832012-01-17 22:40:08 +0100513 if (cstate > max_cstate) {
514 printk(PREFIX "max_cstate %d reached\n",
515 max_cstate);
516 break;
517 }
Len Brown26717172010-03-08 14:07:30 -0500518
Thomas Renninger65b7f832012-01-17 22:40:08 +0100519 /* does the state exist in CPUID.MWAIT? */
520 num_substates = (mwait_substates >> ((cstate) * 4))
521 & MWAIT_SUBSTATE_MASK;
522 if (num_substates == 0)
523 continue;
524 /* is the state not enabled? */
525 if (cpuidle_state_table[cstate].enter == NULL)
526 continue;
Len Brown26717172010-03-08 14:07:30 -0500527
Thomas Renninger65b7f832012-01-17 22:40:08 +0100528 dev->states_usage[dev->state_count].driver_data =
529 (void *)get_driver_data(cstate);
Len Brown26717172010-03-08 14:07:30 -0500530
531 dev->state_count += 1;
532 }
Thomas Renninger65b7f832012-01-17 22:40:08 +0100533 dev->cpu = cpu;
Len Brown26717172010-03-08 14:07:30 -0500534
Thomas Renninger65b7f832012-01-17 22:40:08 +0100535 if (cpuidle_register_device(dev)) {
536 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
537 intel_idle_cpuidle_devices_uninit();
538 return -EIO;
Len Brown26717172010-03-08 14:07:30 -0500539 }
540
Andi Kleenb66b8b92012-01-26 00:09:07 +0100541 if (icpu->auto_demotion_disable_flags)
Thomas Renninger65b7f832012-01-17 22:40:08 +0100542 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
543
Len Brown26717172010-03-08 14:07:30 -0500544 return 0;
545}
546
547
548static int __init intel_idle_init(void)
549{
Thomas Renninger65b7f832012-01-17 22:40:08 +0100550 int retval, i;
Len Brown26717172010-03-08 14:07:30 -0500551
Thomas Renningerd1896042010-11-03 17:06:14 +0100552 /* Do not load intel_idle at all for now if idle= is passed */
553 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
554 return -ENODEV;
555
Len Brown26717172010-03-08 14:07:30 -0500556 retval = intel_idle_probe();
557 if (retval)
558 return retval;
559
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530560 intel_idle_cpuidle_driver_init();
Len Brown26717172010-03-08 14:07:30 -0500561 retval = cpuidle_register_driver(&intel_idle_driver);
562 if (retval) {
563 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
564 cpuidle_get_driver()->name);
565 return retval;
566 }
567
Thomas Renninger65b7f832012-01-17 22:40:08 +0100568 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
569 if (intel_idle_cpuidle_devices == NULL)
570 return -ENOMEM;
571
572 for_each_online_cpu(i) {
573 retval = intel_idle_cpu_init(i);
574 if (retval) {
575 cpuidle_unregister_driver(&intel_idle_driver);
576 return retval;
577 }
Len Brown26717172010-03-08 14:07:30 -0500578 }
579
580 return 0;
581}
582
583static void __exit intel_idle_exit(void)
584{
585 intel_idle_cpuidle_devices_uninit();
586 cpuidle_unregister_driver(&intel_idle_driver);
587
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800588 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) {
Shaohua Li39a74fd2012-01-10 15:48:19 -0800589 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800590 unregister_cpu_notifier(&setup_broadcast_notifier);
591 }
592
Len Brown26717172010-03-08 14:07:30 -0500593 return;
594}
595
596module_init(intel_idle_init);
597module_exit(intel_idle_exit);
598
Len Brown26717172010-03-08 14:07:30 -0500599module_param(max_cstate, int, 0444);
Len Brown26717172010-03-08 14:07:30 -0500600
601MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
602MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
603MODULE_LICENSE("GPL");