blob: 7a4ce0fb0ded2ad5742daeb32432ca4367f92ad1 [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +010036#include <linux/bitops.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020037#include <linux/clk.h>
38#include <linux/err.h>
39#include <linux/gpio.h>
40#include <linux/init.h>
41#include <linux/io.h>
42#include <linux/irq.h>
43#include <linux/irqchip/chained_irq.h>
44#include <linux/irqdomain.h>
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020045#include <linux/mfd/syscon.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020046#include <linux/of_device.h>
47#include <linux/of_irq.h>
48#include <linux/pinctrl/consumer.h>
49#include <linux/platform_device.h>
50#include <linux/pwm.h>
Thomas Petazzoni2233bf72017-05-19 18:09:21 +020051#include <linux/regmap.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020052#include <linux/slab.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020053
Andrew Lunn757642f2017-04-14 17:40:52 +020054#include "gpiolib.h"
55
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020056/*
57 * GPIO unit register offsets.
58 */
Andrew Lunn757642f2017-04-14 17:40:52 +020059#define GPIO_OUT_OFF 0x0000
60#define GPIO_IO_CONF_OFF 0x0004
61#define GPIO_BLINK_EN_OFF 0x0008
62#define GPIO_IN_POL_OFF 0x000c
63#define GPIO_DATA_IN_OFF 0x0010
64#define GPIO_EDGE_CAUSE_OFF 0x0014
65#define GPIO_EDGE_MASK_OFF 0x0018
66#define GPIO_LEVEL_MASK_OFF 0x001c
67#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
68
69/*
70 * PWM register offsets.
71 */
72#define PWM_BLINK_ON_DURATION_OFF 0x0
73#define PWM_BLINK_OFF_DURATION_OFF 0x4
74
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020075
76/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010077#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020078#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
79
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010080/*
81 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020082 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010083 * percpu_membase.
84 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020085#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
86#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
87#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
88
Andrew Lunna4319a62015-01-10 00:34:47 +010089#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
90#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020091#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020092#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020093
Andrew Lunna4319a62015-01-10 00:34:47 +010094#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020095
Andrew Lunn757642f2017-04-14 17:40:52 +020096struct mvebu_pwm {
97 void __iomem *membase;
98 unsigned long clk_rate;
99 struct gpio_desc *gpiod;
100 struct pwm_chip chip;
101 spinlock_t lock;
102 struct mvebu_gpio_chip *mvchip;
103
104 /* Used to preserve GPIO/PWM registers across suspend/resume */
105 u32 blink_select;
106 u32 blink_on_duration;
107 u32 blink_off_duration;
108};
109
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200110struct mvebu_gpio_chip {
111 struct gpio_chip chip;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200112 struct regmap *regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200113 u32 offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200114 struct regmap *percpu_regs;
Dan Carpenterd5359222013-11-07 10:50:19 +0300115 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200116 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +0100117 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200118
Andrew Lunn757642f2017-04-14 17:40:52 +0200119 /* Used for PWM support */
120 struct clk *clk;
121 struct mvebu_pwm *mvpwm;
122
Andrew Lunna4319a62015-01-10 00:34:47 +0100123 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +0100124 u32 out_reg;
125 u32 io_conf_reg;
126 u32 blink_en_reg;
127 u32 in_pol_reg;
128 u32 edge_mask_regs[4];
129 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200130};
131
132/*
133 * Functions returning addresses of individual registers for a given
134 * GPIO controller.
135 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200136
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200137static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
138 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200139{
140 int cpu;
141
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100142 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200143 case MVEBU_GPIO_SOC_VARIANT_ORION:
144 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200145 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200146 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200147 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200148 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200149 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
150 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200151 *map = mvchip->percpu_regs;
152 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
153 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200154 default:
155 BUG();
156 }
157}
158
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200159static u32
160mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
161{
162 struct regmap *map;
163 unsigned int offset;
164 u32 val;
165
166 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
167 regmap_read(map, offset, &val);
168
169 return val;
170}
171
172static void
173mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
174{
175 struct regmap *map;
176 unsigned int offset;
177
178 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
179 regmap_write(map, offset, val);
180}
181
182static inline void
183mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
184 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200185{
186 int cpu;
187
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100188 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200189 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200190 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200191 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200192 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200193 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200194 case MVEBU_GPIO_SOC_VARIANT_MV78200:
195 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200196 *map = mvchip->regs;
197 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
198 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200199 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
200 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200201 *map = mvchip->percpu_regs;
202 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
203 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200204 default:
205 BUG();
206 }
207}
208
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200209static u32
210mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
211{
212 struct regmap *map;
213 unsigned int offset;
214 u32 val;
215
216 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
217 regmap_read(map, offset, &val);
218
219 return val;
220}
221
222static void
223mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
224{
225 struct regmap *map;
226 unsigned int offset;
227
228 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
229 regmap_write(map, offset, val);
230}
231
232static void
233mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
234 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200235{
236 int cpu;
237
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100238 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200239 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200240 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200241 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200242 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200243 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200244 case MVEBU_GPIO_SOC_VARIANT_MV78200:
245 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200246 *map = mvchip->regs;
247 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
248 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200249 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
250 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200251 *map = mvchip->percpu_regs;
252 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
253 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200254 default:
255 BUG();
256 }
257}
258
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200259static u32
260mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
261{
262 struct regmap *map;
263 unsigned int offset;
264 u32 val;
265
266 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
267 regmap_read(map, offset, &val);
268
269 return val;
270}
271
272static void
273mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
274{
275 struct regmap *map;
276 unsigned int offset;
277
278 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
279 regmap_write(map, offset, val);
280}
281
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200282/*
Andrew Lunn757642f2017-04-14 17:40:52 +0200283 * Functions returning addresses of individual registers for a given
284 * PWM controller.
285 */
286static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
287{
288 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
289}
290
291static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
292{
293 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
294}
295
296/*
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200297 * Functions implementing the gpio_chip methods
298 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100299static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200300{
Linus Walleijbbe76002015-12-07 11:09:24 +0100301 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200302
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200303 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200304 BIT(pin), value ? BIT(pin) : 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200305}
306
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100307static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200308{
Linus Walleijbbe76002015-12-07 11:09:24 +0100309 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200310 u32 u;
311
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200312 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200313
314 if (u & BIT(pin)) {
315 u32 data_in, in_pol;
316
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200317 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
318 &data_in);
319 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
320 &in_pol);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200321 u = data_in ^ in_pol;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200322 } else {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200323 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200324 }
325
326 return (u >> pin) & 1;
327}
328
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100329static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
330 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000331{
Linus Walleijbbe76002015-12-07 11:09:24 +0100332 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000333
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200334 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200335 BIT(pin), value ? BIT(pin) : 0);
Jamie Lentine9133762012-10-28 12:23:24 +0000336}
337
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100338static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200339{
Linus Walleijbbe76002015-12-07 11:09:24 +0100340 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200341 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200342
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100343 /*
344 * Check with the pinctrl driver whether this pin is usable as
345 * an input GPIO
346 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200347 ret = pinctrl_gpio_direction_input(chip->base + pin);
348 if (ret)
349 return ret;
350
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200351 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200352 BIT(pin), BIT(pin));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200353
354 return 0;
355}
356
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100357static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200358 int value)
359{
Linus Walleijbbe76002015-12-07 11:09:24 +0100360 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200361 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200362
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100363 /*
364 * Check with the pinctrl driver whether this pin is usable as
365 * an output GPIO
366 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200367 ret = pinctrl_gpio_direction_output(chip->base + pin);
368 if (ret)
369 return ret;
370
Jamie Lentine9133762012-10-28 12:23:24 +0000371 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200372 mvebu_gpio_set(chip, pin, value);
373
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200374 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200375 BIT(pin), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200376
377 return 0;
378}
379
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100380static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200381{
Linus Walleijbbe76002015-12-07 11:09:24 +0100382 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100383
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200384 return irq_create_mapping(mvchip->domain, pin);
385}
386
387/*
388 * Functions implementing the irq_chip methods
389 */
390static void mvebu_gpio_irq_ack(struct irq_data *d)
391{
392 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
393 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600394 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200395
396 irq_gc_lock(gc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200397 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200398 irq_gc_unlock(gc);
399}
400
401static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
402{
403 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
404 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200405 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600406 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200407
408 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200409 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200410 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200411 irq_gc_unlock(gc);
412}
413
414static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
415{
416 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
417 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200418 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600419 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200420
421 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200422 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200423 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200424 irq_gc_unlock(gc);
425}
426
427static void mvebu_gpio_level_irq_mask(struct irq_data *d)
428{
429 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
430 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200431 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600432 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200433
434 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200435 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200436 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200437 irq_gc_unlock(gc);
438}
439
440static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
441{
442 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
443 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200444 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600445 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200446
447 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200448 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200449 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200450 irq_gc_unlock(gc);
451}
452
453/*****************************************************************************
454 * MVEBU GPIO IRQ
455 *
456 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
457 * value of the line or the opposite value.
458 *
459 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100460 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200461 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100462 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200463 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100464 * the polarity to catch the next line transaction.
465 * This is a race condition that might not perfectly
466 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200467 *
468 * Every eight GPIO lines are grouped (OR'ed) before going up to main
469 * cause register.
470 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100471 * EDGE cause mask
472 * data-in /--------| |-----| |----\
473 * -----| |----- ---- to main cause reg
474 * X \----------------| |----/
475 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200476 *
477 ****************************************************************************/
478
479static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
480{
481 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
482 struct irq_chip_type *ct = irq_data_get_chip_type(d);
483 struct mvebu_gpio_chip *mvchip = gc->private;
484 int pin;
485 u32 u;
486
487 pin = d->hwirq;
488
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200489 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200490 if ((u & BIT(pin)) == 0)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200491 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200492
493 type &= IRQ_TYPE_SENSE_MASK;
494 if (type == IRQ_TYPE_NONE)
495 return -EINVAL;
496
497 /* Check if we need to change chip and handler */
498 if (!(ct->type & type))
499 if (irq_setup_alt_chip(d, type))
500 return -EINVAL;
501
502 /*
503 * Configure interrupt polarity.
504 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100505 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200506 case IRQ_TYPE_EDGE_RISING:
507 case IRQ_TYPE_LEVEL_HIGH:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200508 regmap_update_bits(mvchip->regs,
509 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200510 BIT(pin), 0);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800511 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200512 case IRQ_TYPE_EDGE_FALLING:
513 case IRQ_TYPE_LEVEL_LOW:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200514 regmap_update_bits(mvchip->regs,
515 GPIO_IN_POL_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200516 BIT(pin), BIT(pin));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800517 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200518 case IRQ_TYPE_EDGE_BOTH: {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200519 u32 data_in, in_pol, val;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200520
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200521 regmap_read(mvchip->regs,
522 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
523 regmap_read(mvchip->regs,
524 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200525
526 /*
527 * set initial polarity based on current input level
528 */
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200529 if ((data_in ^ in_pol) & BIT(pin))
530 val = BIT(pin); /* falling */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200531 else
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200532 val = 0; /* raising */
533
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200534 regmap_update_bits(mvchip->regs,
535 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200536 BIT(pin), val);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800537 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200538 }
539 }
540 return 0;
541}
542
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200543static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200544{
Jiang Liu476f8b42015-06-04 12:13:15 +0800545 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100546 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200547 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200548 int i;
549
550 if (mvchip == NULL)
551 return;
552
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100553 chained_irq_enter(chip, desc);
554
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200555 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200556 level_mask = mvebu_gpio_read_level_mask(mvchip);
557 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
558 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
559
560 cause = (data_in ^ level_mask) | (edge_cause & edge_mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200561
562 for (i = 0; i < mvchip->chip.ngpio; i++) {
563 int irq;
564
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600565 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200566
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100567 if (!(cause & BIT(i)))
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200568 continue;
569
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200570 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200571 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
572 /* Swap polarity (race with GPIO line) */
573 u32 polarity;
574
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200575 regmap_read(mvchip->regs,
576 GPIO_IN_POL_OFF + mvchip->offset,
577 &polarity);
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100578 polarity ^= BIT(i);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200579 regmap_write(mvchip->regs,
580 GPIO_IN_POL_OFF + mvchip->offset,
581 polarity);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200582 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100583
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200584 generic_handle_irq(irq);
585 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100586
587 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200588}
589
Andrew Lunn757642f2017-04-14 17:40:52 +0200590/*
591 * Functions implementing the pwm_chip methods
592 */
593static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
594{
595 return container_of(chip, struct mvebu_pwm, chip);
596}
597
598static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
599{
600 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
601 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
602 struct gpio_desc *desc;
603 unsigned long flags;
604 int ret = 0;
605
606 spin_lock_irqsave(&mvpwm->lock, flags);
607
608 if (mvpwm->gpiod) {
609 ret = -EBUSY;
610 } else {
611 desc = gpio_to_desc(mvchip->chip.base + pwm->hwpwm);
612 if (!desc) {
613 ret = -ENODEV;
614 goto out;
615 }
616
617 ret = gpiod_request(desc, "mvebu-pwm");
618 if (ret)
619 goto out;
620
621 ret = gpiod_direction_output(desc, 0);
622 if (ret) {
623 gpiod_free(desc);
624 goto out;
625 }
626
627 mvpwm->gpiod = desc;
628 }
629out:
630 spin_unlock_irqrestore(&mvpwm->lock, flags);
631 return ret;
632}
633
634static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
635{
636 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
637 unsigned long flags;
638
639 spin_lock_irqsave(&mvpwm->lock, flags);
640 gpiod_free(mvpwm->gpiod);
641 mvpwm->gpiod = NULL;
642 spin_unlock_irqrestore(&mvpwm->lock, flags);
643}
644
645static void mvebu_pwm_get_state(struct pwm_chip *chip,
646 struct pwm_device *pwm,
647 struct pwm_state *state) {
648
649 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
650 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
651 unsigned long long val;
652 unsigned long flags;
653 u32 u;
654
655 spin_lock_irqsave(&mvpwm->lock, flags);
656
657 val = (unsigned long long)
658 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
659 val *= NSEC_PER_SEC;
660 do_div(val, mvpwm->clk_rate);
661 if (val > UINT_MAX)
662 state->duty_cycle = UINT_MAX;
663 else if (val)
664 state->duty_cycle = val;
665 else
666 state->duty_cycle = 1;
667
668 val = (unsigned long long)
669 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
670 val *= NSEC_PER_SEC;
671 do_div(val, mvpwm->clk_rate);
672 if (val < state->duty_cycle) {
673 state->period = 1;
674 } else {
675 val -= state->duty_cycle;
676 if (val > UINT_MAX)
677 state->period = UINT_MAX;
678 else if (val)
679 state->period = val;
680 else
681 state->period = 1;
682 }
683
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200684 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
Andrew Lunn757642f2017-04-14 17:40:52 +0200685 if (u)
686 state->enabled = true;
687 else
688 state->enabled = false;
689
690 spin_unlock_irqrestore(&mvpwm->lock, flags);
691}
692
693static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
694 struct pwm_state *state)
695{
696 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
697 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
698 unsigned long long val;
699 unsigned long flags;
700 unsigned int on, off;
701
702 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
703 do_div(val, NSEC_PER_SEC);
704 if (val > UINT_MAX)
705 return -EINVAL;
706 if (val)
707 on = val;
708 else
709 on = 1;
710
711 val = (unsigned long long) mvpwm->clk_rate *
712 (state->period - state->duty_cycle);
713 do_div(val, NSEC_PER_SEC);
714 if (val > UINT_MAX)
715 return -EINVAL;
716 if (val)
717 off = val;
718 else
719 off = 1;
720
721 spin_lock_irqsave(&mvpwm->lock, flags);
722
723 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
724 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
725 if (state->enabled)
726 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
727 else
728 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
729
730 spin_unlock_irqrestore(&mvpwm->lock, flags);
731
732 return 0;
733}
734
735static const struct pwm_ops mvebu_pwm_ops = {
736 .request = mvebu_pwm_request,
737 .free = mvebu_pwm_free,
738 .get_state = mvebu_pwm_get_state,
739 .apply = mvebu_pwm_apply,
740 .owner = THIS_MODULE,
741};
742
743static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
744{
745 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
746
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200747 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200748 &mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200749 mvpwm->blink_on_duration =
750 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
751 mvpwm->blink_off_duration =
752 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
753}
754
755static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
756{
757 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
758
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200759 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200760 mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200761 writel_relaxed(mvpwm->blink_on_duration,
762 mvebu_pwmreg_blink_on_duration(mvpwm));
763 writel_relaxed(mvpwm->blink_off_duration,
764 mvebu_pwmreg_blink_off_duration(mvpwm));
765}
766
767static int mvebu_pwm_probe(struct platform_device *pdev,
768 struct mvebu_gpio_chip *mvchip,
769 int id)
770{
771 struct device *dev = &pdev->dev;
772 struct mvebu_pwm *mvpwm;
773 struct resource *res;
774 u32 set;
775
776 if (!of_device_is_compatible(mvchip->chip.of_node,
777 "marvell,armada-370-xp-gpio"))
778 return 0;
779
780 if (IS_ERR(mvchip->clk))
781 return PTR_ERR(mvchip->clk);
782
783 /*
784 * There are only two sets of PWM configuration registers for
785 * all the GPIO lines on those SoCs which this driver reserves
786 * for the first two GPIO chips. So if the resource is missing
787 * we can't treat it as an error.
788 */
789 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm");
790 if (!res)
791 return 0;
792
793 /*
794 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
795 * with id 1. Don't allow further GPIO chips to be used for PWM.
796 */
797 if (id == 0)
798 set = 0;
799 else if (id == 1)
800 set = U32_MAX;
801 else
802 return -EINVAL;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200803 regmap_write(mvchip->regs,
804 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, 0);
Andrew Lunn757642f2017-04-14 17:40:52 +0200805
806 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
807 if (!mvpwm)
808 return -ENOMEM;
809 mvchip->mvpwm = mvpwm;
810 mvpwm->mvchip = mvchip;
811
812 mvpwm->membase = devm_ioremap_resource(dev, res);
813 if (IS_ERR(mvpwm->membase))
814 return PTR_ERR(mvpwm->membase);
815
816 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
817 if (!mvpwm->clk_rate) {
818 dev_err(dev, "failed to get clock rate\n");
819 return -EINVAL;
820 }
821
822 mvpwm->chip.dev = dev;
823 mvpwm->chip.ops = &mvebu_pwm_ops;
824 mvpwm->chip.npwm = mvchip->chip.ngpio;
825
826 spin_lock_init(&mvpwm->lock);
827
828 return pwmchip_add(&mvpwm->chip);
829}
830
Simon Guinota4ba5e12013-03-24 15:45:29 +0100831#ifdef CONFIG_DEBUG_FS
832#include <linux/seq_file.h>
833
834static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
835{
Linus Walleijbbe76002015-12-07 11:09:24 +0100836 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100837 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
838 int i;
839
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200840 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
841 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
842 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
843 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
844 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200845 cause = mvebu_gpio_read_edge_cause(mvchip);
846 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
847 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100848
849 for (i = 0; i < chip->ngpio; i++) {
850 const char *label;
851 u32 msk;
852 bool is_out;
853
854 label = gpiochip_is_requested(chip, i);
855 if (!label)
856 continue;
857
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100858 msk = BIT(i);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100859 is_out = !(io_conf & msk);
860
861 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
862
863 if (is_out) {
864 seq_printf(s, " out %s %s\n",
865 out & msk ? "hi" : "lo",
866 blink & msk ? "(blink )" : "");
867 continue;
868 }
869
870 seq_printf(s, " in %s (act %s) - IRQ",
871 (data_in ^ in_pol) & msk ? "hi" : "lo",
872 in_pol & msk ? "lo" : "hi");
873 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100874 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100875 continue;
876 }
877 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100878 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100879 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100880 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100881 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
882 }
883}
884#else
885#define mvebu_gpio_dbg_show NULL
886#endif
887
Jingoo Han271b17b2014-05-07 18:06:08 +0900888static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200889 {
890 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100891 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200892 },
893 {
894 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100895 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200896 },
897 {
898 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100899 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200900 },
901 {
Andrew Lunn757642f2017-04-14 17:40:52 +0200902 .compatible = "marvell,armada-370-xp-gpio",
903 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
904 },
905 {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200906 .compatible = "marvell,armada-8k-gpio",
907 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
908 },
909 {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200910 /* sentinel */
911 },
912};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200913
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200914static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
915{
916 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
917 int i;
918
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200919 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
920 &mvchip->out_reg);
921 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
922 &mvchip->io_conf_reg);
923 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
924 &mvchip->blink_en_reg);
925 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
926 &mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200927
928 switch (mvchip->soc_variant) {
929 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200930 case MVEBU_GPIO_SOC_VARIANT_A8K:
931 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200932 &mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200933 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200934 &mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200935 break;
936 case MVEBU_GPIO_SOC_VARIANT_MV78200:
937 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200938 regmap_read(mvchip->regs,
939 GPIO_EDGE_MASK_MV78200_OFF(i),
940 &mvchip->edge_mask_regs[i]);
941 regmap_read(mvchip->regs,
942 GPIO_LEVEL_MASK_MV78200_OFF(i),
943 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200944 }
945 break;
946 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
947 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200948 regmap_read(mvchip->regs,
949 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
950 &mvchip->edge_mask_regs[i]);
951 regmap_read(mvchip->regs,
952 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
953 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200954 }
955 break;
956 default:
957 BUG();
958 }
959
Andrew Lunn757642f2017-04-14 17:40:52 +0200960 if (IS_ENABLED(CONFIG_PWM))
961 mvebu_pwm_suspend(mvchip);
962
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200963 return 0;
964}
965
966static int mvebu_gpio_resume(struct platform_device *pdev)
967{
968 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
969 int i;
970
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200971 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
972 mvchip->out_reg);
973 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
974 mvchip->io_conf_reg);
975 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
976 mvchip->blink_en_reg);
977 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
978 mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200979
980 switch (mvchip->soc_variant) {
981 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200982 case MVEBU_GPIO_SOC_VARIANT_A8K:
983 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200984 mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200985 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200986 mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200987 break;
988 case MVEBU_GPIO_SOC_VARIANT_MV78200:
989 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200990 regmap_write(mvchip->regs,
991 GPIO_EDGE_MASK_MV78200_OFF(i),
992 mvchip->edge_mask_regs[i]);
993 regmap_write(mvchip->regs,
994 GPIO_LEVEL_MASK_MV78200_OFF(i),
995 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200996 }
997 break;
998 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
999 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001000 regmap_write(mvchip->regs,
1001 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1002 mvchip->edge_mask_regs[i]);
1003 regmap_write(mvchip->regs,
1004 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1005 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001006 }
1007 break;
1008 default:
1009 BUG();
1010 }
1011
Andrew Lunn757642f2017-04-14 17:40:52 +02001012 if (IS_ENABLED(CONFIG_PWM))
1013 mvebu_pwm_resume(mvchip);
1014
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001015 return 0;
1016}
1017
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001018static const struct regmap_config mvebu_gpio_regmap_config = {
1019 .reg_bits = 32,
1020 .reg_stride = 4,
1021 .val_bits = 32,
1022 .fast_io = true,
1023};
1024
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001025static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1026 struct mvebu_gpio_chip *mvchip)
1027{
1028 struct resource *res;
1029 void __iomem *base;
1030
1031 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1032 base = devm_ioremap_resource(&pdev->dev, res);
1033 if (IS_ERR(base))
1034 return PTR_ERR(base);
1035
1036 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1037 &mvebu_gpio_regmap_config);
1038 if (IS_ERR(mvchip->regs))
1039 return PTR_ERR(mvchip->regs);
1040
1041 /*
1042 * For the legacy SoCs, the regmap directly maps to the GPIO
1043 * registers, so no offset is needed.
1044 */
1045 mvchip->offset = 0;
1046
1047 /*
1048 * The Armada XP has a second range of registers for the
1049 * per-CPU registers
1050 */
1051 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
1052 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1053 base = devm_ioremap_resource(&pdev->dev, res);
1054 if (IS_ERR(base))
1055 return PTR_ERR(base);
1056
1057 mvchip->percpu_regs =
1058 devm_regmap_init_mmio(&pdev->dev, base,
1059 &mvebu_gpio_regmap_config);
1060 if (IS_ERR(mvchip->percpu_regs))
1061 return PTR_ERR(mvchip->percpu_regs);
1062 }
1063
1064 return 0;
1065}
1066
1067static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1068 struct mvebu_gpio_chip *mvchip)
1069{
1070 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1071 if (IS_ERR(mvchip->regs))
1072 return PTR_ERR(mvchip->regs);
1073
1074 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1075 return -EINVAL;
1076
1077 return 0;
1078}
1079
Bill Pemberton38363092012-11-19 13:22:34 -05001080static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001081{
1082 struct mvebu_gpio_chip *mvchip;
1083 const struct of_device_id *match;
1084 struct device_node *np = pdev->dev.of_node;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001085 struct irq_chip_generic *gc;
1086 struct irq_chip_type *ct;
1087 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001088 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001089 int soc_variant;
1090 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001091 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001092
1093 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1094 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +00001095 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001096 else
1097 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1098
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001099 /* Some gpio controllers do not provide irq support */
1100 have_irqs = of_irq_count(np) != 0;
1101
Andrew Lunna4319a62015-01-10 00:34:47 +01001102 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1103 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +09001104 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001105 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001106
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001107 platform_set_drvdata(pdev, mvchip);
1108
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001109 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1110 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1111 return -ENODEV;
1112 }
1113
1114 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1115 if (id < 0) {
1116 dev_err(&pdev->dev, "Couldn't get OF id\n");
1117 return id;
1118 }
1119
Andrew Lunn757642f2017-04-14 17:40:52 +02001120 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunnde887472013-02-03 11:34:26 +01001121 /* Not all SoCs require a clock.*/
Andrew Lunn757642f2017-04-14 17:40:52 +02001122 if (!IS_ERR(mvchip->clk))
1123 clk_prepare_enable(mvchip->clk);
Andrew Lunnde887472013-02-03 11:34:26 +01001124
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001125 mvchip->soc_variant = soc_variant;
1126 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001127 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +02001128 mvchip->chip.request = gpiochip_generic_request;
1129 mvchip->chip.free = gpiochip_generic_free;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001130 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1131 mvchip->chip.get = mvebu_gpio_get;
1132 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1133 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001134 if (have_irqs)
1135 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001136 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1137 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +01001138 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001139 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +01001140 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001141
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001142 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1143 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1144 else
1145 err = mvebu_gpio_probe_raw(pdev, mvchip);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001146
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001147 if (err)
1148 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001149
1150 /*
1151 * Mask and clear GPIO interrupts.
1152 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +01001153 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001154 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001155 case MVEBU_GPIO_SOC_VARIANT_A8K:
1156 regmap_write(mvchip->regs,
1157 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1158 regmap_write(mvchip->regs,
1159 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1160 regmap_write(mvchip->regs,
1161 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001162 break;
1163 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001164 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001165 for (cpu = 0; cpu < 2; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001166 regmap_write(mvchip->regs,
1167 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1168 regmap_write(mvchip->regs,
1169 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001170 }
1171 break;
1172 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001173 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1174 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1175 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001176 for (cpu = 0; cpu < 4; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001177 regmap_write(mvchip->percpu_regs,
1178 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1179 regmap_write(mvchip->percpu_regs,
1180 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1181 regmap_write(mvchip->percpu_regs,
1182 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001183 }
1184 break;
1185 default:
1186 BUG();
1187 }
1188
Laxman Dewangan00b9ab42016-02-22 17:43:28 +05301189 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001190
1191 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001192 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001193 return 0;
1194
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001195 mvchip->domain =
1196 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1197 if (!mvchip->domain) {
1198 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1199 mvchip->chip.label);
1200 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001201 }
1202
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001203 err = irq_alloc_domain_generic_chips(
1204 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1205 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1206 if (err) {
1207 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1208 mvchip->chip.label);
1209 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001210 }
1211
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001212 /*
1213 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001214 * access to the mask registers
1215 */
1216 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001217 gc->private = mvchip;
1218 ct = &gc->chip_types[0];
1219 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1220 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1221 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1222 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1223 ct->chip.name = mvchip->chip.label;
1224
1225 ct = &gc->chip_types[1];
1226 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1227 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1228 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1229 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1230 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1231 ct->handler = handle_edge_irq;
1232 ct->chip.name = mvchip->chip.label;
1233
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001234 /*
1235 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001236 * interrupt handlers, with each handler dealing with 8 GPIO
1237 * pins.
1238 */
1239 for (i = 0; i < 4; i++) {
1240 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001241
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001242 if (irq < 0)
1243 continue;
1244 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1245 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001246 }
1247
Andrew Lunn757642f2017-04-14 17:40:52 +02001248 /* Armada 370/XP has simple PWM support for GPIO lines */
1249 if (IS_ENABLED(CONFIG_PWM))
1250 return mvebu_pwm_probe(pdev, mvchip, id);
1251
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001252 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001253
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001254err_domain:
1255 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001256
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001257 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001258}
1259
1260static struct platform_driver mvebu_gpio_driver = {
1261 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +01001262 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001263 .of_match_table = mvebu_gpio_of_match,
1264 },
1265 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001266 .suspend = mvebu_gpio_suspend,
1267 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001268};
Paul Gortmakered329f32016-03-27 11:44:45 -04001269builtin_platform_driver(mvebu_gpio_driver);