blob: 8f7d0d9ed76209d68c955d6abd5e8f6b7a8ca183 [file] [log] [blame]
Takashi Iwai14752412015-04-14 12:15:47 +02001/*
2 * HD-audio controller helpers
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/export.h>
8#include <sound/core.h>
9#include <sound/hdaudio.h>
10#include <sound/hda_register.h>
11
12/* clear CORB read pointer properly */
13static void azx_clear_corbrp(struct hdac_bus *bus)
14{
15 int timeout;
16
17 for (timeout = 1000; timeout > 0; timeout--) {
18 if (snd_hdac_chip_readw(bus, CORBRP) & AZX_CORBRP_RST)
19 break;
20 udelay(1);
21 }
22 if (timeout <= 0)
23 dev_err(bus->dev, "CORB reset timeout#1, CORBRP = %d\n",
24 snd_hdac_chip_readw(bus, CORBRP));
25
26 snd_hdac_chip_writew(bus, CORBRP, 0);
27 for (timeout = 1000; timeout > 0; timeout--) {
28 if (snd_hdac_chip_readw(bus, CORBRP) == 0)
29 break;
30 udelay(1);
31 }
32 if (timeout <= 0)
33 dev_err(bus->dev, "CORB reset timeout#2, CORBRP = %d\n",
34 snd_hdac_chip_readw(bus, CORBRP));
35}
36
37/**
38 * snd_hdac_bus_init_cmd_io - set up CORB/RIRB buffers
39 * @bus: HD-audio core bus
40 */
41void snd_hdac_bus_init_cmd_io(struct hdac_bus *bus)
42{
43 spin_lock_irq(&bus->reg_lock);
44 /* CORB set up */
45 bus->corb.addr = bus->rb.addr;
46 bus->corb.buf = (__le32 *)bus->rb.area;
47 snd_hdac_chip_writel(bus, CORBLBASE, (u32)bus->corb.addr);
48 snd_hdac_chip_writel(bus, CORBUBASE, upper_32_bits(bus->corb.addr));
49
50 /* set the corb size to 256 entries (ULI requires explicitly) */
51 snd_hdac_chip_writeb(bus, CORBSIZE, 0x02);
52 /* set the corb write pointer to 0 */
53 snd_hdac_chip_writew(bus, CORBWP, 0);
54
55 /* reset the corb hw read pointer */
56 snd_hdac_chip_writew(bus, CORBRP, AZX_CORBRP_RST);
57 if (!bus->corbrp_self_clear)
58 azx_clear_corbrp(bus);
59
60 /* enable corb dma */
61 snd_hdac_chip_writeb(bus, CORBCTL, AZX_CORBCTL_RUN);
62
63 /* RIRB set up */
64 bus->rirb.addr = bus->rb.addr + 2048;
65 bus->rirb.buf = (__le32 *)(bus->rb.area + 2048);
66 bus->rirb.wp = bus->rirb.rp = 0;
67 memset(bus->rirb.cmds, 0, sizeof(bus->rirb.cmds));
68 snd_hdac_chip_writel(bus, RIRBLBASE, (u32)bus->rirb.addr);
69 snd_hdac_chip_writel(bus, RIRBUBASE, upper_32_bits(bus->rirb.addr));
70
71 /* set the rirb size to 256 entries (ULI requires explicitly) */
72 snd_hdac_chip_writeb(bus, RIRBSIZE, 0x02);
73 /* reset the rirb hw write pointer */
74 snd_hdac_chip_writew(bus, RIRBWP, AZX_RIRBWP_RST);
75 /* set N=1, get RIRB response interrupt for new entry */
76 snd_hdac_chip_writew(bus, RINTCNT, 1);
77 /* enable rirb dma and response irq */
78 snd_hdac_chip_writeb(bus, RIRBCTL, AZX_RBCTL_DMA_EN | AZX_RBCTL_IRQ_EN);
79 spin_unlock_irq(&bus->reg_lock);
80}
81EXPORT_SYMBOL_GPL(snd_hdac_bus_init_cmd_io);
82
Jeeja KP38b19ed2016-05-05 11:24:43 +053083/* wait for cmd dmas till they are stopped */
84static void hdac_wait_for_cmd_dmas(struct hdac_bus *bus)
85{
86 unsigned long timeout;
87
88 timeout = jiffies + msecs_to_jiffies(100);
89 while ((snd_hdac_chip_readb(bus, RIRBCTL) & AZX_RBCTL_DMA_EN)
90 && time_before(jiffies, timeout))
91 udelay(10);
92
93 timeout = jiffies + msecs_to_jiffies(100);
94 while ((snd_hdac_chip_readb(bus, CORBCTL) & AZX_CORBCTL_RUN)
95 && time_before(jiffies, timeout))
96 udelay(10);
97}
98
Takashi Iwai14752412015-04-14 12:15:47 +020099/**
100 * snd_hdac_bus_stop_cmd_io - clean up CORB/RIRB buffers
101 * @bus: HD-audio core bus
102 */
103void snd_hdac_bus_stop_cmd_io(struct hdac_bus *bus)
104{
105 spin_lock_irq(&bus->reg_lock);
106 /* disable ringbuffer DMAs */
107 snd_hdac_chip_writeb(bus, RIRBCTL, 0);
108 snd_hdac_chip_writeb(bus, CORBCTL, 0);
Jeeja KP96001372017-05-10 11:51:58 +0530109 spin_unlock_irq(&bus->reg_lock);
110
Jeeja KP38b19ed2016-05-05 11:24:43 +0530111 hdac_wait_for_cmd_dmas(bus);
Jeeja KP96001372017-05-10 11:51:58 +0530112
113 spin_lock_irq(&bus->reg_lock);
Takashi Iwai14752412015-04-14 12:15:47 +0200114 /* disable unsolicited responses */
115 snd_hdac_chip_updatel(bus, GCTL, AZX_GCTL_UNSOL, 0);
116 spin_unlock_irq(&bus->reg_lock);
117}
118EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_cmd_io);
119
120static unsigned int azx_command_addr(u32 cmd)
121{
122 unsigned int addr = cmd >> 28;
123
124 if (snd_BUG_ON(addr >= HDA_MAX_CODECS))
125 addr = 0;
126 return addr;
127}
128
129/**
130 * snd_hdac_bus_send_cmd - send a command verb via CORB
131 * @bus: HD-audio core bus
132 * @val: encoded verb value to send
133 *
134 * Returns zero for success or a negative error code.
135 */
136int snd_hdac_bus_send_cmd(struct hdac_bus *bus, unsigned int val)
137{
138 unsigned int addr = azx_command_addr(val);
139 unsigned int wp, rp;
140
141 spin_lock_irq(&bus->reg_lock);
142
143 bus->last_cmd[azx_command_addr(val)] = val;
144
145 /* add command to corb */
146 wp = snd_hdac_chip_readw(bus, CORBWP);
147 if (wp == 0xffff) {
148 /* something wrong, controller likely turned to D3 */
149 spin_unlock_irq(&bus->reg_lock);
150 return -EIO;
151 }
152 wp++;
153 wp %= AZX_MAX_CORB_ENTRIES;
154
155 rp = snd_hdac_chip_readw(bus, CORBRP);
156 if (wp == rp) {
157 /* oops, it's full */
158 spin_unlock_irq(&bus->reg_lock);
159 return -EAGAIN;
160 }
161
162 bus->rirb.cmds[addr]++;
163 bus->corb.buf[wp] = cpu_to_le32(val);
164 snd_hdac_chip_writew(bus, CORBWP, wp);
165
166 spin_unlock_irq(&bus->reg_lock);
167
168 return 0;
169}
170EXPORT_SYMBOL_GPL(snd_hdac_bus_send_cmd);
171
172#define AZX_RIRB_EX_UNSOL_EV (1<<4)
173
174/**
175 * snd_hdac_bus_update_rirb - retrieve RIRB entries
176 * @bus: HD-audio core bus
177 *
178 * Usually called from interrupt handler.
179 */
180void snd_hdac_bus_update_rirb(struct hdac_bus *bus)
181{
182 unsigned int rp, wp;
183 unsigned int addr;
184 u32 res, res_ex;
185
186 wp = snd_hdac_chip_readw(bus, RIRBWP);
187 if (wp == 0xffff) {
188 /* something wrong, controller likely turned to D3 */
189 return;
190 }
191
192 if (wp == bus->rirb.wp)
193 return;
194 bus->rirb.wp = wp;
195
196 while (bus->rirb.rp != wp) {
197 bus->rirb.rp++;
198 bus->rirb.rp %= AZX_MAX_RIRB_ENTRIES;
199
200 rp = bus->rirb.rp << 1; /* an RIRB entry is 8-bytes */
201 res_ex = le32_to_cpu(bus->rirb.buf[rp + 1]);
202 res = le32_to_cpu(bus->rirb.buf[rp]);
203 addr = res_ex & 0xf;
204 if (addr >= HDA_MAX_CODECS) {
205 dev_err(bus->dev,
206 "spurious response %#x:%#x, rp = %d, wp = %d",
207 res, res_ex, bus->rirb.rp, wp);
208 snd_BUG();
209 } else if (res_ex & AZX_RIRB_EX_UNSOL_EV)
210 snd_hdac_bus_queue_event(bus, res, res_ex);
211 else if (bus->rirb.cmds[addr]) {
212 bus->rirb.res[addr] = res;
213 bus->rirb.cmds[addr]--;
214 } else {
215 dev_err_ratelimited(bus->dev,
216 "spurious response %#x:%#x, last cmd=%#08x\n",
217 res, res_ex, bus->last_cmd[addr]);
218 }
219 }
220}
221EXPORT_SYMBOL_GPL(snd_hdac_bus_update_rirb);
222
223/**
224 * snd_hdac_bus_get_response - receive a response via RIRB
225 * @bus: HD-audio core bus
226 * @addr: codec address
227 * @res: pointer to store the value, NULL when not needed
228 *
229 * Returns zero if a value is read, or a negative error code.
230 */
231int snd_hdac_bus_get_response(struct hdac_bus *bus, unsigned int addr,
232 unsigned int *res)
233{
234 unsigned long timeout;
235 unsigned long loopcounter;
236
237 timeout = jiffies + msecs_to_jiffies(1000);
238
239 for (loopcounter = 0;; loopcounter++) {
240 spin_lock_irq(&bus->reg_lock);
241 if (!bus->rirb.cmds[addr]) {
242 if (res)
243 *res = bus->rirb.res[addr]; /* the last value */
244 spin_unlock_irq(&bus->reg_lock);
245 return 0;
246 }
247 spin_unlock_irq(&bus->reg_lock);
248 if (time_after(jiffies, timeout))
249 break;
250 if (loopcounter > 3000)
251 msleep(2); /* temporary workaround */
252 else {
253 udelay(10);
254 cond_resched();
255 }
256 }
257
258 return -EIO;
259}
260EXPORT_SYMBOL_GPL(snd_hdac_bus_get_response);
261
Vinod Koul6720b382016-08-04 15:46:00 +0530262#define HDAC_MAX_CAPS 10
263/**
264 * snd_hdac_bus_parse_capabilities - parse capability structure
265 * @bus: the pointer to bus object
266 *
267 * Returns 0 if successful, or a negative error code.
268 */
269int snd_hdac_bus_parse_capabilities(struct hdac_bus *bus)
270{
271 unsigned int cur_cap;
272 unsigned int offset;
273 unsigned int counter = 0;
274
B, Jayachandranccfdf9f2017-03-24 23:10:24 +0530275 offset = snd_hdac_chip_readw(bus, LLCH);
Vinod Koul6720b382016-08-04 15:46:00 +0530276
277 /* Lets walk the linked capabilities list */
278 do {
Takashi Iwai2c1f8132017-03-29 08:27:15 +0200279 cur_cap = _snd_hdac_chip_readl(bus, offset);
Vinod Koul6720b382016-08-04 15:46:00 +0530280
281 dev_dbg(bus->dev, "Capability version: 0x%x\n",
282 (cur_cap & AZX_CAP_HDR_VER_MASK) >> AZX_CAP_HDR_VER_OFF);
283
284 dev_dbg(bus->dev, "HDA capability ID: 0x%x\n",
285 (cur_cap & AZX_CAP_HDR_ID_MASK) >> AZX_CAP_HDR_ID_OFF);
286
287 switch ((cur_cap & AZX_CAP_HDR_ID_MASK) >> AZX_CAP_HDR_ID_OFF) {
288 case AZX_ML_CAP_ID:
289 dev_dbg(bus->dev, "Found ML capability\n");
290 bus->mlcap = bus->remap_addr + offset;
291 break;
292
293 case AZX_GTS_CAP_ID:
294 dev_dbg(bus->dev, "Found GTS capability offset=%x\n", offset);
295 bus->gtscap = bus->remap_addr + offset;
296 break;
297
298 case AZX_PP_CAP_ID:
299 /* PP capability found, the Audio DSP is present */
300 dev_dbg(bus->dev, "Found PP capability offset=%x\n", offset);
301 bus->ppcap = bus->remap_addr + offset;
302 break;
303
304 case AZX_SPB_CAP_ID:
305 /* SPIB capability found, handler function */
306 dev_dbg(bus->dev, "Found SPB capability\n");
307 bus->spbcap = bus->remap_addr + offset;
308 break;
309
310 case AZX_DRSM_CAP_ID:
311 /* DMA resume capability found, handler function */
312 dev_dbg(bus->dev, "Found DRSM capability\n");
313 bus->drsmcap = bus->remap_addr + offset;
314 break;
315
316 default:
Rakesh Ughrejab676da72017-10-24 18:26:47 +0530317 dev_err(bus->dev, "Unknown capability %d\n", cur_cap);
318 cur_cap = 0;
Vinod Koul6720b382016-08-04 15:46:00 +0530319 break;
320 }
321
322 counter++;
323
324 if (counter > HDAC_MAX_CAPS) {
325 dev_err(bus->dev, "We exceeded HDAC capabilities!!!\n");
326 break;
327 }
328
329 /* read the offset of next capability */
330 offset = cur_cap & AZX_CAP_HDR_NXT_PTR_MASK;
331
332 } while (offset);
333
334 return 0;
335}
336EXPORT_SYMBOL_GPL(snd_hdac_bus_parse_capabilities);
337
Takashi Iwai14752412015-04-14 12:15:47 +0200338/*
339 * Lowlevel interface
340 */
341
342/**
343 * snd_hdac_bus_enter_link_reset - enter link reset
344 * @bus: HD-audio core bus
345 *
346 * Enter to the link reset state.
347 */
348void snd_hdac_bus_enter_link_reset(struct hdac_bus *bus)
349{
350 unsigned long timeout;
351
352 /* reset controller */
353 snd_hdac_chip_updatel(bus, GCTL, AZX_GCTL_RESET, 0);
354
355 timeout = jiffies + msecs_to_jiffies(100);
356 while ((snd_hdac_chip_readb(bus, GCTL) & AZX_GCTL_RESET) &&
357 time_before(jiffies, timeout))
358 usleep_range(500, 1000);
359}
360EXPORT_SYMBOL_GPL(snd_hdac_bus_enter_link_reset);
361
362/**
363 * snd_hdac_bus_exit_link_reset - exit link reset
364 * @bus: HD-audio core bus
365 *
366 * Exit from the link reset state.
367 */
368void snd_hdac_bus_exit_link_reset(struct hdac_bus *bus)
369{
370 unsigned long timeout;
371
372 snd_hdac_chip_updateb(bus, GCTL, 0, AZX_GCTL_RESET);
373
374 timeout = jiffies + msecs_to_jiffies(100);
375 while (!snd_hdac_chip_readb(bus, GCTL) && time_before(jiffies, timeout))
376 usleep_range(500, 1000);
377}
378EXPORT_SYMBOL_GPL(snd_hdac_bus_exit_link_reset);
379
380/* reset codec link */
381static int azx_reset(struct hdac_bus *bus, bool full_reset)
382{
383 if (!full_reset)
384 goto skip_reset;
385
386 /* clear STATESTS */
387 snd_hdac_chip_writew(bus, STATESTS, STATESTS_INT_MASK);
388
389 /* reset controller */
390 snd_hdac_bus_enter_link_reset(bus);
391
392 /* delay for >= 100us for codec PLL to settle per spec
393 * Rev 0.9 section 5.5.1
394 */
395 usleep_range(500, 1000);
396
397 /* Bring controller out of reset */
398 snd_hdac_bus_exit_link_reset(bus);
399
400 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
401 usleep_range(1000, 1200);
402
403 skip_reset:
404 /* check to see if controller is ready */
405 if (!snd_hdac_chip_readb(bus, GCTL)) {
406 dev_dbg(bus->dev, "azx_reset: controller not ready!\n");
407 return -EBUSY;
408 }
409
410 /* Accept unsolicited responses */
411 snd_hdac_chip_updatel(bus, GCTL, 0, AZX_GCTL_UNSOL);
412
413 /* detect codecs */
414 if (!bus->codec_mask) {
415 bus->codec_mask = snd_hdac_chip_readw(bus, STATESTS);
416 dev_dbg(bus->dev, "codec_mask = 0x%lx\n", bus->codec_mask);
417 }
418
419 return 0;
420}
421
422/* enable interrupts */
423static void azx_int_enable(struct hdac_bus *bus)
424{
425 /* enable controller CIE and GIE */
426 snd_hdac_chip_updatel(bus, INTCTL, 0, AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN);
427}
428
429/* disable interrupts */
430static void azx_int_disable(struct hdac_bus *bus)
431{
432 struct hdac_stream *azx_dev;
433
434 /* disable interrupts in stream descriptor */
435 list_for_each_entry(azx_dev, &bus->stream_list, list)
436 snd_hdac_stream_updateb(azx_dev, SD_CTL, SD_INT_MASK, 0);
437
438 /* disable SIE for all streams */
439 snd_hdac_chip_writeb(bus, INTCTL, 0);
440
441 /* disable controller CIE and GIE */
442 snd_hdac_chip_updatel(bus, INTCTL, AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN, 0);
443}
444
445/* clear interrupts */
446static void azx_int_clear(struct hdac_bus *bus)
447{
448 struct hdac_stream *azx_dev;
449
450 /* clear stream status */
451 list_for_each_entry(azx_dev, &bus->stream_list, list)
452 snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK);
453
454 /* clear STATESTS */
455 snd_hdac_chip_writew(bus, STATESTS, STATESTS_INT_MASK);
456
457 /* clear rirb status */
458 snd_hdac_chip_writeb(bus, RIRBSTS, RIRB_INT_MASK);
459
460 /* clear int status */
461 snd_hdac_chip_writel(bus, INTSTS, AZX_INT_CTRL_EN | AZX_INT_ALL_STREAM);
462}
463
464/**
465 * snd_hdac_bus_init_chip - reset and start the controller registers
466 * @bus: HD-audio core bus
467 * @full_reset: Do full reset
468 */
469bool snd_hdac_bus_init_chip(struct hdac_bus *bus, bool full_reset)
470{
471 if (bus->chip_init)
472 return false;
473
474 /* reset controller */
475 azx_reset(bus, full_reset);
476
477 /* initialize interrupts */
478 azx_int_clear(bus);
479 azx_int_enable(bus);
480
481 /* initialize the codec command I/O */
482 snd_hdac_bus_init_cmd_io(bus);
483
484 /* program the position buffer */
485 if (bus->use_posbuf && bus->posbuf.addr) {
486 snd_hdac_chip_writel(bus, DPLBASE, (u32)bus->posbuf.addr);
487 snd_hdac_chip_writel(bus, DPUBASE, upper_32_bits(bus->posbuf.addr));
488 }
489
490 bus->chip_init = true;
491 return true;
492}
493EXPORT_SYMBOL_GPL(snd_hdac_bus_init_chip);
494
495/**
496 * snd_hdac_bus_stop_chip - disable the whole IRQ and I/Os
497 * @bus: HD-audio core bus
498 */
499void snd_hdac_bus_stop_chip(struct hdac_bus *bus)
500{
501 if (!bus->chip_init)
502 return;
503
504 /* disable interrupts */
505 azx_int_disable(bus);
506 azx_int_clear(bus);
507
508 /* disable CORB/RIRB */
509 snd_hdac_bus_stop_cmd_io(bus);
510
511 /* disable position buffer */
512 if (bus->posbuf.addr) {
513 snd_hdac_chip_writel(bus, DPLBASE, 0);
514 snd_hdac_chip_writel(bus, DPUBASE, 0);
515 }
516
517 bus->chip_init = false;
518}
519EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_chip);
520
521/**
522 * snd_hdac_bus_handle_stream_irq - interrupt handler for streams
523 * @bus: HD-audio core bus
524 * @status: INTSTS register value
525 * @ask: callback to be called for woken streams
Takashi Iwai473f4142016-02-23 15:54:47 +0100526 *
527 * Returns the bits of handled streams, or zero if no stream is handled.
Takashi Iwai14752412015-04-14 12:15:47 +0200528 */
Takashi Iwai473f4142016-02-23 15:54:47 +0100529int snd_hdac_bus_handle_stream_irq(struct hdac_bus *bus, unsigned int status,
Takashi Iwai14752412015-04-14 12:15:47 +0200530 void (*ack)(struct hdac_bus *,
531 struct hdac_stream *))
532{
533 struct hdac_stream *azx_dev;
534 u8 sd_status;
Takashi Iwai473f4142016-02-23 15:54:47 +0100535 int handled = 0;
Takashi Iwai14752412015-04-14 12:15:47 +0200536
537 list_for_each_entry(azx_dev, &bus->stream_list, list) {
538 if (status & azx_dev->sd_int_sta_mask) {
539 sd_status = snd_hdac_stream_readb(azx_dev, SD_STS);
540 snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai473f4142016-02-23 15:54:47 +0100541 handled |= 1 << azx_dev->index;
Takashi Iwai14752412015-04-14 12:15:47 +0200542 if (!azx_dev->substream || !azx_dev->running ||
543 !(sd_status & SD_INT_COMPLETE))
544 continue;
545 if (ack)
546 ack(bus, azx_dev);
547 }
548 }
Takashi Iwai473f4142016-02-23 15:54:47 +0100549 return handled;
Takashi Iwai14752412015-04-14 12:15:47 +0200550}
551EXPORT_SYMBOL_GPL(snd_hdac_bus_handle_stream_irq);
Jeeja KP304dad32015-04-12 18:06:13 +0530552
553/**
554 * snd_hdac_bus_alloc_stream_pages - allocate BDL and other buffers
555 * @bus: HD-audio core bus
556 *
557 * Call this after assigning the all streams.
558 * Returns zero for success, or a negative error code.
559 */
560int snd_hdac_bus_alloc_stream_pages(struct hdac_bus *bus)
561{
562 struct hdac_stream *s;
563 int num_streams = 0;
564 int err;
565
566 list_for_each_entry(s, &bus->stream_list, list) {
567 /* allocate memory for the BDL for each stream */
568 err = bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
569 BDL_SIZE, &s->bdl);
570 num_streams++;
571 if (err < 0)
572 return -ENOMEM;
573 }
574
575 if (WARN_ON(!num_streams))
576 return -EINVAL;
577 /* allocate memory for the position buffer */
578 err = bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
579 num_streams * 8, &bus->posbuf);
580 if (err < 0)
581 return -ENOMEM;
582 list_for_each_entry(s, &bus->stream_list, list)
583 s->posbuf = (__le32 *)(bus->posbuf.area + s->index * 8);
584
585 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
586 return bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
587 PAGE_SIZE, &bus->rb);
588}
589EXPORT_SYMBOL_GPL(snd_hdac_bus_alloc_stream_pages);
590
591/**
592 * snd_hdac_bus_free_stream_pages - release BDL and other buffers
593 * @bus: HD-audio core bus
594 */
595void snd_hdac_bus_free_stream_pages(struct hdac_bus *bus)
596{
597 struct hdac_stream *s;
598
599 list_for_each_entry(s, &bus->stream_list, list) {
600 if (s->bdl.area)
601 bus->io_ops->dma_free_pages(bus, &s->bdl);
602 }
603
604 if (bus->rb.area)
605 bus->io_ops->dma_free_pages(bus, &bus->rb);
606 if (bus->posbuf.area)
607 bus->io_ops->dma_free_pages(bus, &bus->posbuf);
608}
609EXPORT_SYMBOL_GPL(snd_hdac_bus_free_stream_pages);