blob: 11b4739b17054528d23c9f5a64dd3de37fd05970 [file] [log] [blame]
Ben Hutchingsafd4aea2009-11-29 15:15:25 +00001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchingsafd4aea2009-11-29 15:15:25 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Ben Hutchingsd614cfb2010-04-28 09:29:02 +000016#include <linux/random.h>
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000017#include "net_driver.h"
18#include "bitfield.h"
19#include "efx.h"
20#include "nic.h"
Ben Hutchings8b8a95a2012-09-18 01:57:07 +010021#include "farch_regs.h"
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000022#include "io.h"
23#include "phy.h"
24#include "workarounds.h"
25#include "mcdi.h"
26#include "mcdi_pcol.h"
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010027#include "selftest.h"
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000028
29/* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
30
31static void siena_init_wol(struct efx_nic *efx);
32
33
34static void siena_push_irq_moderation(struct efx_channel *channel)
35{
36 efx_dword_t timer_cmd;
37
38 if (channel->irq_moderation)
39 EFX_POPULATE_DWORD_2(timer_cmd,
40 FRF_CZ_TC_TIMER_MODE,
41 FFE_CZ_TIMER_MODE_INT_HLDOFF,
42 FRF_CZ_TC_TIMER_VAL,
43 channel->irq_moderation - 1);
44 else
45 EFX_POPULATE_DWORD_2(timer_cmd,
46 FRF_CZ_TC_TIMER_MODE,
47 FFE_CZ_TIMER_MODE_DIS,
48 FRF_CZ_TC_TIMER_VAL, 0);
49 efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
50 channel->channel);
51}
52
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +010053void siena_prepare_flush(struct efx_nic *efx)
54{
55 if (efx->fc_disable++ == 0)
56 efx_mcdi_set_mac(efx);
57}
58
59void siena_finish_flush(struct efx_nic *efx)
60{
61 if (--efx->fc_disable == 0)
62 efx_mcdi_set_mac(efx);
63}
64
Ben Hutchings86094f72013-08-21 19:51:04 +010065static const struct efx_farch_register_test siena_register_tests[] = {
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000066 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +000067 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000068 { FR_CZ_USR_EV_CFG,
69 EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
70 { FR_AZ_RX_CFG,
71 EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
72 { FR_AZ_TX_CFG,
73 EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
74 { FR_AZ_TX_RESERVED,
75 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
76 { FR_AZ_SRM_TX_DC_CFG,
77 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
78 { FR_AZ_RX_DC_CFG,
79 EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
80 { FR_AZ_RX_DC_PF_WM,
81 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
82 { FR_BZ_DP_CTRL,
83 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
84 { FR_BZ_RX_RSS_TKEY,
85 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
86 { FR_CZ_RX_RSS_IPV6_REG1,
87 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
88 { FR_CZ_RX_RSS_IPV6_REG2,
89 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
90 { FR_CZ_RX_RSS_IPV6_REG3,
91 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
92};
93
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010094static int siena_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000095{
Ben Hutchingsef492f12012-12-01 01:55:27 +000096 enum reset_type reset_method = RESET_TYPE_ALL;
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010097 int rc, rc2;
98
99 efx_reset_down(efx, reset_method);
100
101 /* Reset the chip immediately so that it is completely
102 * quiescent regardless of what any VF driver does.
103 */
Ben Hutchings6bff8612012-09-18 02:33:52 +0100104 rc = efx_mcdi_reset(efx, reset_method);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100105 if (rc)
106 goto out;
107
108 tests->registers =
Ben Hutchings86094f72013-08-21 19:51:04 +0100109 efx_farch_test_registers(efx, siena_register_tests,
110 ARRAY_SIZE(siena_register_tests))
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100111 ? -1 : 1;
112
Ben Hutchings6bff8612012-09-18 02:33:52 +0100113 rc = efx_mcdi_reset(efx, reset_method);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100114out:
115 rc2 = efx_reset_up(efx, reset_method, rc == 0);
116 return rc ? rc : rc2;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000117}
118
119/**************************************************************************
120 *
121 * Device reset
122 *
123 **************************************************************************
124 */
125
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100126static int siena_map_reset_flags(u32 *flags)
127{
128 enum {
129 SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
130 ETH_RESET_OFFLOAD | ETH_RESET_MAC |
131 ETH_RESET_PHY),
132 SIENA_RESET_MC = (SIENA_RESET_PORT |
133 ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
134 };
135
136 if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
137 *flags &= ~SIENA_RESET_MC;
138 return RESET_TYPE_WORLD;
139 }
140
141 if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
142 *flags &= ~SIENA_RESET_PORT;
143 return RESET_TYPE_ALL;
144 }
145
146 /* no invisible reset implemented */
147
148 return -EINVAL;
149}
150
Alexandre Rames626950d2013-01-14 17:20:22 +0000151#ifdef CONFIG_EEH
152/* When a PCI device is isolated from the bus, a subsequent MMIO read is
153 * required for the kernel EEH mechanisms to notice. As the Solarflare driver
154 * was written to minimise MMIO read (for latency) then a periodic call to check
155 * the EEH status of the device is required so that device recovery can happen
156 * in a timely fashion.
157 */
158static void siena_monitor(struct efx_nic *efx)
159{
160 struct eeh_dev *eehdev =
161 of_node_to_eeh_dev(pci_device_to_OF_node(efx->pci_dev));
162
163 eeh_dev_check_failure(eehdev);
164}
165#endif
166
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000167static int siena_probe_nvconfig(struct efx_nic *efx)
168{
Ben Hutchingscc180b62011-12-08 19:51:47 +0000169 u32 caps = 0;
170 int rc;
171
172 rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
173
174 efx->timer_quantum_ns =
175 (caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
176 3072 : 6144; /* 768 cycles */
177 return rc;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000178}
179
Ben Hutchings28e47c42012-02-15 01:58:49 +0000180static void siena_dimension_resources(struct efx_nic *efx)
181{
182 /* Each port has a small block of internal SRAM dedicated to
183 * the buffer table and descriptor caches. In theory we can
184 * map both blocks to one port, but we don't.
185 */
Ben Hutchings86094f72013-08-21 19:51:04 +0100186 efx_farch_dimension_resources(efx, FR_CZ_BUF_FULL_TBL_ROWS / 2);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000187}
188
Ben Hutchingsb1057982012-09-19 00:56:47 +0100189static unsigned int siena_mem_map_size(struct efx_nic *efx)
190{
191 return FR_CZ_MC_TREG_SMEM +
192 FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS;
193}
194
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000195static int siena_probe_nic(struct efx_nic *efx)
196{
197 struct siena_nic_data *nic_data;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000198 bool already_attached = false;
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000199 efx_oword_t reg;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000200 int rc;
201
202 /* Allocate storage for hardware specific data */
203 nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
204 if (!nic_data)
205 return -ENOMEM;
206 efx->nic_data = nic_data;
207
Ben Hutchings86094f72013-08-21 19:51:04 +0100208 if (efx_farch_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000209 netif_err(efx, probe, efx->net_dev,
210 "Siena FPGA not supported\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000211 rc = -ENODEV;
212 goto fail1;
213 }
214
Ben Hutchingsb1057982012-09-19 00:56:47 +0100215 efx->max_channels = EFX_MAX_CHANNELS;
216
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000217 efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
Ben Hutchings66020412013-06-10 18:03:17 +0100218 efx->port_num = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000219
Ben Hutchingsf073dde2012-09-18 02:33:55 +0100220 rc = efx_mcdi_init(efx);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000221 if (rc)
David S. Miller8decf862011-09-22 03:23:13 -0400222 goto fail1;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000223
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000224 /* Let the BMC know that the driver is now in charge of link and
225 * filter settings. We must do this before we reset the NIC */
226 rc = efx_mcdi_drv_attach(efx, true, &already_attached);
227 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000228 netif_err(efx, probe, efx->net_dev,
229 "Unable to register driver with MCPU\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000230 goto fail2;
231 }
232 if (already_attached)
233 /* Not a fatal error */
Ben Hutchings62776d02010-06-23 11:30:07 +0000234 netif_err(efx, probe, efx->net_dev,
235 "Host already registered with MCPU\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000236
237 /* Now we can reset the NIC */
Ben Hutchings6bff8612012-09-18 02:33:52 +0100238 rc = efx_mcdi_reset(efx, RESET_TYPE_ALL);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000239 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000240 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000241 goto fail3;
242 }
243
244 siena_init_wol(efx);
245
246 /* Allocate memory for INT_KER */
Ben Hutchings0d19a542012-09-18 21:59:52 +0100247 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t),
248 GFP_KERNEL);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000249 if (rc)
250 goto fail4;
251 BUG_ON(efx->irq_status.dma_addr & 0x0f);
252
Ben Hutchings62776d02010-06-23 11:30:07 +0000253 netif_dbg(efx, probe, efx->net_dev,
254 "INT_KER at %llx (virt %p phys %llx)\n",
255 (unsigned long long)efx->irq_status.dma_addr,
256 efx->irq_status.addr,
257 (unsigned long long)virt_to_phys(efx->irq_status.addr));
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000258
259 /* Read in the non-volatile configuration */
260 rc = siena_probe_nvconfig(efx);
261 if (rc == -EINVAL) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000262 netif_err(efx, probe, efx->net_dev,
263 "NVRAM is invalid therefore using defaults\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000264 efx->phy_type = PHY_TYPE_NONE;
265 efx->mdio.prtad = MDIO_PRTAD_NONE;
266 } else if (rc) {
267 goto fail5;
268 }
269
Ben Hutchings55c5e0f82012-01-06 20:25:39 +0000270 rc = efx_mcdi_mon_probe(efx);
271 if (rc)
272 goto fail5;
273
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000274 efx_sriov_probe(efx);
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100275 efx_ptp_probe(efx);
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000276
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000277 return 0;
278
279fail5:
280 efx_nic_free_buffer(efx, &efx->irq_status);
281fail4:
282fail3:
283 efx_mcdi_drv_attach(efx, false, NULL);
284fail2:
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100285 efx_mcdi_fini(efx);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000286fail1:
287 kfree(efx->nic_data);
288 return rc;
289}
290
291/* This call performs hardware-specific global initialisation, such as
292 * defining the descriptor cache sizes and number of RSS channels.
293 * It does not set up any buffers, descriptor rings or event queues.
294 */
295static int siena_init_nic(struct efx_nic *efx)
296{
297 efx_oword_t temp;
298 int rc;
299
300 /* Recover from a failed assertion post-reset */
301 rc = efx_mcdi_handle_assertion(efx);
302 if (rc)
303 return rc;
304
305 /* Squash TX of packets of 16 bytes or less */
306 efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
307 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
308 efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
309
310 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
311 * descriptors (which is bad).
312 */
313 efx_reado(efx, &temp, FR_AZ_TX_CFG);
314 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
315 EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
316 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
317
318 efx_reado(efx, &temp, FR_AZ_RX_CFG);
319 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
320 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +0000321 /* Enable hash insertion. This is broken for the 'Falcon' hash
322 * if IPv6 hashing is also enabled, so also select Toeplitz
323 * TCP/IPv4 and IPv4 hashes. */
324 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
325 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
326 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000327 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_USR_BUF_SIZE,
328 EFX_RX_USR_BUF_SIZE >> 5);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000329 efx_writeo(efx, &temp, FR_AZ_RX_CFG);
330
Ben Hutchings477e54e2010-06-25 07:05:56 +0000331 /* Set hash key for IPv4 */
332 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
333 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
334
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000335 /* Enable IPv6 RSS */
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000336 BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000337 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
338 FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000339 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000340 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000341 memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000342 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
343 EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
344 FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000345 memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000346 FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
347 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
348
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000349 /* Enable event logging */
350 rc = efx_mcdi_log_ctrl(efx, true, false, 0);
351 if (rc)
352 return rc;
353
354 /* Set destination of both TX and RX Flush events */
355 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
356 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
357
358 EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
359 efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
360
Ben Hutchings86094f72013-08-21 19:51:04 +0100361 efx_farch_init_common(efx);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000362 return 0;
363}
364
365static void siena_remove_nic(struct efx_nic *efx)
366{
Ben Hutchings55c5e0f82012-01-06 20:25:39 +0000367 efx_mcdi_mon_remove(efx);
368
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000369 efx_nic_free_buffer(efx, &efx->irq_status);
370
Ben Hutchings6bff8612012-09-18 02:33:52 +0100371 efx_mcdi_reset(efx, RESET_TYPE_ALL);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000372
373 /* Relinquish the device back to the BMC */
Ben Hutchingsbdca71e2012-02-24 21:29:40 +0000374 efx_mcdi_drv_attach(efx, false, NULL);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000375
376 /* Tear down the private nic state */
David S. Miller8decf862011-09-22 03:23:13 -0400377 kfree(efx->nic_data);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000378 efx->nic_data = NULL;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100379
380 efx_mcdi_fini(efx);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000381}
382
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000383static int siena_try_update_nic_stats(struct efx_nic *efx)
384{
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100385 __le64 *dma_stats;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000386 struct efx_mac_stats *mac_stats;
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100387 __le64 generation_start, generation_end;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000388
389 mac_stats = &efx->mac_stats;
Joe Perches43d620c2011-06-16 19:08:06 +0000390 dma_stats = efx->stats_buffer.addr;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000391
392 generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
Ben Hutchings43f775b22012-09-18 02:33:54 +0100393 if (generation_end == EFX_MC_STATS_GENERATION_INVALID)
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000394 return 0;
395 rmb();
396
397#define MAC_STAT(M, D) \
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100398 mac_stats->M = le64_to_cpu(dma_stats[MC_CMD_MAC_ ## D])
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000399
400 MAC_STAT(tx_bytes, TX_BYTES);
401 MAC_STAT(tx_bad_bytes, TX_BAD_BYTES);
Ben Hutchingsb7f514a2012-07-04 22:25:07 +0100402 efx_update_diff_stat(&mac_stats->tx_good_bytes,
403 mac_stats->tx_bytes - mac_stats->tx_bad_bytes);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000404 MAC_STAT(tx_packets, TX_PKTS);
405 MAC_STAT(tx_bad, TX_BAD_FCS_PKTS);
406 MAC_STAT(tx_pause, TX_PAUSE_PKTS);
407 MAC_STAT(tx_control, TX_CONTROL_PKTS);
408 MAC_STAT(tx_unicast, TX_UNICAST_PKTS);
409 MAC_STAT(tx_multicast, TX_MULTICAST_PKTS);
410 MAC_STAT(tx_broadcast, TX_BROADCAST_PKTS);
411 MAC_STAT(tx_lt64, TX_LT64_PKTS);
412 MAC_STAT(tx_64, TX_64_PKTS);
413 MAC_STAT(tx_65_to_127, TX_65_TO_127_PKTS);
414 MAC_STAT(tx_128_to_255, TX_128_TO_255_PKTS);
415 MAC_STAT(tx_256_to_511, TX_256_TO_511_PKTS);
416 MAC_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS);
417 MAC_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS);
418 MAC_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS);
419 MAC_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS);
420 mac_stats->tx_collision = 0;
421 MAC_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS);
422 MAC_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS);
423 MAC_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS);
424 MAC_STAT(tx_deferred, TX_DEFERRED_PKTS);
425 MAC_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS);
426 mac_stats->tx_collision = (mac_stats->tx_single_collision +
427 mac_stats->tx_multiple_collision +
428 mac_stats->tx_excessive_collision +
429 mac_stats->tx_late_collision);
430 MAC_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS);
431 MAC_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS);
432 MAC_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS);
433 MAC_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS);
434 MAC_STAT(rx_bytes, RX_BYTES);
435 MAC_STAT(rx_bad_bytes, RX_BAD_BYTES);
Ben Hutchingsb7f514a2012-07-04 22:25:07 +0100436 efx_update_diff_stat(&mac_stats->rx_good_bytes,
437 mac_stats->rx_bytes - mac_stats->rx_bad_bytes);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000438 MAC_STAT(rx_packets, RX_PKTS);
439 MAC_STAT(rx_good, RX_GOOD_PKTS);
Ben Hutchings1cdc2cf2010-09-10 06:41:00 +0000440 MAC_STAT(rx_bad, RX_BAD_FCS_PKTS);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000441 MAC_STAT(rx_pause, RX_PAUSE_PKTS);
442 MAC_STAT(rx_control, RX_CONTROL_PKTS);
443 MAC_STAT(rx_unicast, RX_UNICAST_PKTS);
444 MAC_STAT(rx_multicast, RX_MULTICAST_PKTS);
445 MAC_STAT(rx_broadcast, RX_BROADCAST_PKTS);
446 MAC_STAT(rx_lt64, RX_UNDERSIZE_PKTS);
447 MAC_STAT(rx_64, RX_64_PKTS);
448 MAC_STAT(rx_65_to_127, RX_65_TO_127_PKTS);
449 MAC_STAT(rx_128_to_255, RX_128_TO_255_PKTS);
450 MAC_STAT(rx_256_to_511, RX_256_TO_511_PKTS);
451 MAC_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS);
452 MAC_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS);
453 MAC_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS);
454 MAC_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS);
455 mac_stats->rx_bad_lt64 = 0;
456 mac_stats->rx_bad_64_to_15xx = 0;
457 mac_stats->rx_bad_15xx_to_jumbo = 0;
458 MAC_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS);
459 MAC_STAT(rx_overflow, RX_OVERFLOW_PKTS);
460 mac_stats->rx_missed = 0;
461 MAC_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS);
462 MAC_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS);
463 MAC_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS);
464 MAC_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS);
465 MAC_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS);
466 mac_stats->rx_good_lt64 = 0;
467
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100468 efx->n_rx_nodesc_drop_cnt =
469 le64_to_cpu(dma_stats[MC_CMD_MAC_RX_NODESC_DROPS]);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000470
471#undef MAC_STAT
472
473 rmb();
474 generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
475 if (generation_end != generation_start)
476 return -EAGAIN;
477
478 return 0;
479}
480
481static void siena_update_nic_stats(struct efx_nic *efx)
482{
Ben Hutchingsaabc5642010-04-28 09:00:35 +0000483 int retry;
484
485 /* If we're unlucky enough to read statistics wduring the DMA, wait
486 * up to 10ms for it to finish (typically takes <500us) */
487 for (retry = 0; retry < 100; ++retry) {
488 if (siena_try_update_nic_stats(efx) == 0)
489 return;
490 udelay(100);
491 }
492
493 /* Use the old values instead */
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000494}
495
Ben Hutchings319ec642012-10-08 16:56:18 +0100496static int siena_mac_reconfigure(struct efx_nic *efx)
497{
498 MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_MCAST_HASH_IN_LEN);
499 int rc;
500
501 BUILD_BUG_ON(MC_CMD_SET_MCAST_HASH_IN_LEN !=
502 MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST +
503 sizeof(efx->multicast_hash));
504
Ben Hutchings964e6132012-11-19 23:08:22 +0000505 efx_farch_filter_sync_rx_mode(efx);
506
Ben Hutchings319ec642012-10-08 16:56:18 +0100507 WARN_ON(!mutex_is_locked(&efx->mac_lock));
508
509 rc = efx_mcdi_set_mac(efx);
510 if (rc != 0)
511 return rc;
512
513 memcpy(MCDI_PTR(inbuf, SET_MCAST_HASH_IN_HASH0),
514 efx->multicast_hash.byte, sizeof(efx->multicast_hash));
515 return efx_mcdi_rpc(efx, MC_CMD_SET_MCAST_HASH,
516 inbuf, sizeof(inbuf), NULL, 0, NULL);
517}
518
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000519/**************************************************************************
520 *
521 * Wake on LAN
522 *
523 **************************************************************************
524 */
525
526static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
527{
528 struct siena_nic_data *nic_data = efx->nic_data;
529
530 wol->supported = WAKE_MAGIC;
531 if (nic_data->wol_filter_id != -1)
532 wol->wolopts = WAKE_MAGIC;
533 else
534 wol->wolopts = 0;
535 memset(&wol->sopass, 0, sizeof(wol->sopass));
536}
537
538
539static int siena_set_wol(struct efx_nic *efx, u32 type)
540{
541 struct siena_nic_data *nic_data = efx->nic_data;
542 int rc;
543
544 if (type & ~WAKE_MAGIC)
545 return -EINVAL;
546
547 if (type & WAKE_MAGIC) {
548 if (nic_data->wol_filter_id != -1)
549 efx_mcdi_wol_filter_remove(efx,
550 nic_data->wol_filter_id);
Ben Hutchings02ebc262010-12-02 13:48:20 +0000551 rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000552 &nic_data->wol_filter_id);
553 if (rc)
554 goto fail;
555
556 pci_wake_from_d3(efx->pci_dev, true);
557 } else {
558 rc = efx_mcdi_wol_filter_reset(efx);
559 nic_data->wol_filter_id = -1;
560 pci_wake_from_d3(efx->pci_dev, false);
561 if (rc)
562 goto fail;
563 }
564
565 return 0;
566 fail:
Ben Hutchings62776d02010-06-23 11:30:07 +0000567 netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
568 __func__, type, rc);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000569 return rc;
570}
571
572
573static void siena_init_wol(struct efx_nic *efx)
574{
575 struct siena_nic_data *nic_data = efx->nic_data;
576 int rc;
577
578 rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
579
580 if (rc != 0) {
581 /* If it failed, attempt to get into a synchronised
582 * state with MC by resetting any set WoL filters */
583 efx_mcdi_wol_filter_reset(efx);
584 nic_data->wol_filter_id = -1;
585 } else if (nic_data->wol_filter_id != -1) {
586 pci_wake_from_d3(efx->pci_dev, true);
587 }
588}
589
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100590/**************************************************************************
591 *
592 * MCDI
593 *
594 **************************************************************************
595 */
596
597#define MCDI_PDU(efx) \
598 (efx_port_num(efx) ? MC_SMEM_P1_PDU_OFST : MC_SMEM_P0_PDU_OFST)
599#define MCDI_DOORBELL(efx) \
600 (efx_port_num(efx) ? MC_SMEM_P1_DOORBELL_OFST : MC_SMEM_P0_DOORBELL_OFST)
601#define MCDI_STATUS(efx) \
602 (efx_port_num(efx) ? MC_SMEM_P1_STATUS_OFST : MC_SMEM_P0_STATUS_OFST)
603
604static void siena_mcdi_request(struct efx_nic *efx,
605 const efx_dword_t *hdr, size_t hdr_len,
606 const efx_dword_t *sdu, size_t sdu_len)
607{
608 unsigned pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
609 unsigned doorbell = FR_CZ_MC_TREG_SMEM + MCDI_DOORBELL(efx);
610 unsigned int i;
611 unsigned int inlen_dw = DIV_ROUND_UP(sdu_len, 4);
612
613 EFX_BUG_ON_PARANOID(hdr_len != 4);
614
615 efx_writed(efx, hdr, pdu);
616
617 for (i = 0; i < inlen_dw; i++)
618 efx_writed(efx, &sdu[i], pdu + hdr_len + 4 * i);
619
620 /* Ensure the request is written out before the doorbell */
621 wmb();
622
623 /* ring the doorbell with a distinctive value */
624 _efx_writed(efx, (__force __le32) 0x45789abc, doorbell);
625}
626
627static bool siena_mcdi_poll_response(struct efx_nic *efx)
628{
629 unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
630 efx_dword_t hdr;
631
632 efx_readd(efx, &hdr, pdu);
633
634 /* All 1's indicates that shared memory is in reset (and is
635 * not a valid hdr). Wait for it to come out reset before
636 * completing the command
637 */
638 return EFX_DWORD_FIELD(hdr, EFX_DWORD_0) != 0xffffffff &&
639 EFX_DWORD_FIELD(hdr, MCDI_HEADER_RESPONSE);
640}
641
642static void siena_mcdi_read_response(struct efx_nic *efx, efx_dword_t *outbuf,
643 size_t offset, size_t outlen)
644{
645 unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
646 unsigned int outlen_dw = DIV_ROUND_UP(outlen, 4);
647 int i;
648
649 for (i = 0; i < outlen_dw; i++)
650 efx_readd(efx, &outbuf[i], pdu + offset + 4 * i);
651}
652
653static int siena_mcdi_poll_reboot(struct efx_nic *efx)
654{
655 unsigned int addr = FR_CZ_MC_TREG_SMEM + MCDI_STATUS(efx);
656 efx_dword_t reg;
657 u32 value;
658
659 efx_readd(efx, &reg, addr);
660 value = EFX_DWORD_FIELD(reg, EFX_DWORD_0);
661
662 if (value == 0)
663 return 0;
664
665 EFX_ZERO_DWORD(reg);
666 efx_writed(efx, &reg, addr);
667
668 if (value == MC_STATUS_DWORD_ASSERT)
669 return -EINTR;
670 else
671 return -EIO;
672}
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000673
674/**************************************************************************
675 *
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000676 * MTD
677 *
678 **************************************************************************
679 */
680
681#ifdef CONFIG_SFC_MTD
682
683struct siena_nvram_type_info {
684 int port;
685 const char *name;
686};
687
688static const struct siena_nvram_type_info siena_nvram_types[] = {
689 [MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO] = { 0, "sfc_dummy_phy" },
690 [MC_CMD_NVRAM_TYPE_MC_FW] = { 0, "sfc_mcfw" },
691 [MC_CMD_NVRAM_TYPE_MC_FW_BACKUP] = { 0, "sfc_mcfw_backup" },
692 [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0] = { 0, "sfc_static_cfg" },
693 [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1] = { 1, "sfc_static_cfg" },
694 [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0] = { 0, "sfc_dynamic_cfg" },
695 [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1] = { 1, "sfc_dynamic_cfg" },
696 [MC_CMD_NVRAM_TYPE_EXP_ROM] = { 0, "sfc_exp_rom" },
697 [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0] = { 0, "sfc_exp_rom_cfg" },
698 [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1] = { 1, "sfc_exp_rom_cfg" },
699 [MC_CMD_NVRAM_TYPE_PHY_PORT0] = { 0, "sfc_phy_fw" },
700 [MC_CMD_NVRAM_TYPE_PHY_PORT1] = { 1, "sfc_phy_fw" },
701 [MC_CMD_NVRAM_TYPE_FPGA] = { 0, "sfc_fpga" },
702};
703
704static int siena_mtd_probe_partition(struct efx_nic *efx,
705 struct efx_mcdi_mtd_partition *part,
706 unsigned int type)
707{
708 const struct siena_nvram_type_info *info;
709 size_t size, erase_size;
710 bool protected;
711 int rc;
712
713 if (type >= ARRAY_SIZE(siena_nvram_types) ||
714 siena_nvram_types[type].name == NULL)
715 return -ENODEV;
716
717 info = &siena_nvram_types[type];
718
719 if (info->port != efx_port_num(efx))
720 return -ENODEV;
721
722 rc = efx_mcdi_nvram_info(efx, type, &size, &erase_size, &protected);
723 if (rc)
724 return rc;
725 if (protected)
726 return -ENODEV; /* hide it */
727
728 part->nvram_type = type;
729 part->common.dev_type_name = "Siena NVRAM manager";
730 part->common.type_name = info->name;
731
732 part->common.mtd.type = MTD_NORFLASH;
733 part->common.mtd.flags = MTD_CAP_NORFLASH;
734 part->common.mtd.size = size;
735 part->common.mtd.erasesize = erase_size;
736
737 return 0;
738}
739
740static int siena_mtd_get_fw_subtypes(struct efx_nic *efx,
741 struct efx_mcdi_mtd_partition *parts,
742 size_t n_parts)
743{
744 uint16_t fw_subtype_list[
745 MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM];
746 size_t i;
747 int rc;
748
749 rc = efx_mcdi_get_board_cfg(efx, NULL, fw_subtype_list, NULL);
750 if (rc)
751 return rc;
752
753 for (i = 0; i < n_parts; i++)
754 parts[i].fw_subtype = fw_subtype_list[parts[i].nvram_type];
755
756 return 0;
757}
758
759static int siena_mtd_probe(struct efx_nic *efx)
760{
761 struct efx_mcdi_mtd_partition *parts;
762 u32 nvram_types;
763 unsigned int type;
764 size_t n_parts;
765 int rc;
766
767 ASSERT_RTNL();
768
769 rc = efx_mcdi_nvram_types(efx, &nvram_types);
770 if (rc)
771 return rc;
772
773 parts = kcalloc(hweight32(nvram_types), sizeof(*parts), GFP_KERNEL);
774 if (!parts)
775 return -ENOMEM;
776
777 type = 0;
778 n_parts = 0;
779
780 while (nvram_types != 0) {
781 if (nvram_types & 1) {
782 rc = siena_mtd_probe_partition(efx, &parts[n_parts],
783 type);
784 if (rc == 0)
785 n_parts++;
786 else if (rc != -ENODEV)
787 goto fail;
788 }
789 type++;
790 nvram_types >>= 1;
791 }
792
793 rc = siena_mtd_get_fw_subtypes(efx, parts, n_parts);
794 if (rc)
795 goto fail;
796
797 rc = efx_mtd_add(efx, &parts[0].common, n_parts, sizeof(*parts));
798fail:
799 if (rc)
800 kfree(parts);
801 return rc;
802}
803
804#endif /* CONFIG_SFC_MTD */
805
806/**************************************************************************
807 *
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000808 * Revision-dependent attributes used by efx.c and nic.c
809 *
810 **************************************************************************
811 */
812
stephen hemminger6c8c2512011-04-14 05:50:12 +0000813const struct efx_nic_type siena_a0_nic_type = {
Ben Hutchingsb1057982012-09-19 00:56:47 +0100814 .mem_map_size = siena_mem_map_size,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000815 .probe = siena_probe_nic,
816 .remove = siena_remove_nic,
817 .init = siena_init_nic,
Ben Hutchings28e47c42012-02-15 01:58:49 +0000818 .dimension_resources = siena_dimension_resources,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000819 .fini = efx_port_dummy_op_void,
Alexandre Rames626950d2013-01-14 17:20:22 +0000820#ifdef CONFIG_EEH
821 .monitor = siena_monitor,
822#else
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000823 .monitor = NULL,
Alexandre Rames626950d2013-01-14 17:20:22 +0000824#endif
Ben Hutchings6bff8612012-09-18 02:33:52 +0100825 .map_reset_reason = efx_mcdi_map_reset_reason,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100826 .map_reset_flags = siena_map_reset_flags,
Ben Hutchings6bff8612012-09-18 02:33:52 +0100827 .reset = efx_mcdi_reset,
Ben Hutchings43f775b22012-09-18 02:33:54 +0100828 .probe_port = efx_mcdi_port_probe,
829 .remove_port = efx_mcdi_port_remove,
Ben Hutchingse42c3d82013-05-27 16:52:54 +0100830 .fini_dmaq = efx_farch_fini_dmaq,
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +0100831 .prepare_flush = siena_prepare_flush,
832 .finish_flush = siena_finish_flush,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000833 .update_stats = siena_update_nic_stats,
Ben Hutchings43f775b22012-09-18 02:33:54 +0100834 .start_stats = efx_mcdi_mac_start_stats,
835 .stop_stats = efx_mcdi_mac_stop_stats,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000836 .set_id_led = efx_mcdi_set_id_led,
837 .push_irq_moderation = siena_push_irq_moderation,
Ben Hutchings319ec642012-10-08 16:56:18 +0100838 .reconfigure_mac = siena_mac_reconfigure,
Ben Hutchings710b2082011-09-03 00:15:00 +0100839 .check_mac_fault = efx_mcdi_mac_check_fault,
Ben Hutchings43f775b22012-09-18 02:33:54 +0100840 .reconfigure_port = efx_mcdi_port_reconfigure,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000841 .get_wol = siena_get_wol,
842 .set_wol = siena_set_wol,
843 .resume_wol = siena_init_wol,
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100844 .test_chip = siena_test_chip,
Ben Hutchings2e803402010-02-03 09:31:01 +0000845 .test_nvram = efx_mcdi_nvram_test_all,
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100846 .mcdi_request = siena_mcdi_request,
847 .mcdi_poll_response = siena_mcdi_poll_response,
848 .mcdi_read_response = siena_mcdi_read_response,
849 .mcdi_poll_reboot = siena_mcdi_poll_reboot,
Ben Hutchings86094f72013-08-21 19:51:04 +0100850 .irq_enable_master = efx_farch_irq_enable_master,
851 .irq_test_generate = efx_farch_irq_test_generate,
852 .irq_disable_non_ev = efx_farch_irq_disable_master,
853 .irq_handle_msi = efx_farch_msi_interrupt,
854 .irq_handle_legacy = efx_farch_legacy_interrupt,
855 .tx_probe = efx_farch_tx_probe,
856 .tx_init = efx_farch_tx_init,
857 .tx_remove = efx_farch_tx_remove,
858 .tx_write = efx_farch_tx_write,
859 .rx_push_indir_table = efx_farch_rx_push_indir_table,
860 .rx_probe = efx_farch_rx_probe,
861 .rx_init = efx_farch_rx_init,
862 .rx_remove = efx_farch_rx_remove,
863 .rx_write = efx_farch_rx_write,
864 .rx_defer_refill = efx_farch_rx_defer_refill,
865 .ev_probe = efx_farch_ev_probe,
866 .ev_init = efx_farch_ev_init,
867 .ev_fini = efx_farch_ev_fini,
868 .ev_remove = efx_farch_ev_remove,
869 .ev_process = efx_farch_ev_process,
870 .ev_read_ack = efx_farch_ev_read_ack,
871 .ev_test_generate = efx_farch_ev_test_generate,
Ben Hutchingsadd72472012-11-08 01:46:53 +0000872 .filter_table_probe = efx_farch_filter_table_probe,
873 .filter_table_restore = efx_farch_filter_table_restore,
874 .filter_table_remove = efx_farch_filter_table_remove,
875 .filter_update_rx_scatter = efx_farch_filter_update_rx_scatter,
876 .filter_insert = efx_farch_filter_insert,
877 .filter_remove_safe = efx_farch_filter_remove_safe,
878 .filter_get_safe = efx_farch_filter_get_safe,
879 .filter_clear_rx = efx_farch_filter_clear_rx,
880 .filter_count_rx_used = efx_farch_filter_count_rx_used,
881 .filter_get_rx_id_limit = efx_farch_filter_get_rx_id_limit,
882 .filter_get_rx_ids = efx_farch_filter_get_rx_ids,
883#ifdef CONFIG_RFS_ACCEL
884 .filter_rfs_insert = efx_farch_filter_rfs_insert,
885 .filter_rfs_expire_one = efx_farch_filter_rfs_expire_one,
886#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000887#ifdef CONFIG_SFC_MTD
888 .mtd_probe = siena_mtd_probe,
889 .mtd_rename = efx_mcdi_mtd_rename,
890 .mtd_read = efx_mcdi_mtd_read,
891 .mtd_erase = efx_mcdi_mtd_erase,
892 .mtd_write = efx_mcdi_mtd_write,
893 .mtd_sync = efx_mcdi_mtd_sync,
894#endif
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000895
896 .revision = EFX_REV_SIENA_A0,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000897 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
898 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
899 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
900 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
901 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
902 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000903 .rx_buffer_hash_size = 0x10,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000904 .rx_buffer_padding = 0,
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000905 .can_rx_scatter = true,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000906 .max_interrupt_mode = EFX_INT_MODE_MSIX,
Ben Hutchingscc180b62011-12-08 19:51:47 +0000907 .timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000908 .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Ben Hutchingsb4187e42010-09-20 08:43:42 +0000909 NETIF_F_RXHASH | NETIF_F_NTUPLE),
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +0100910 .mcdi_max_ver = 1,
Ben Hutchingsadd72472012-11-08 01:46:53 +0000911 .max_rx_ip_filters = FR_BZ_RX_FILTER_TBL0_ROWS,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000912};