blob: 39f6dfc0ee54917d1cc7eb151cd30a143d94c947 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07006
7#define I915_CMD_HASH_ORDER 9
8
Oscar Mateo47122742014-07-24 17:04:28 +01009/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
12 * workarounds!
13 */
14#define CACHELINE_BYTES 64
15
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020016/*
17 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
18 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
19 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
20 *
21 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
22 * cacheline, the Head Pointer must not be greater than the Tail
23 * Pointer."
24 */
25#define I915_RING_FREE_SPACE 64
26
Zou Nan hai8187a2b2010-05-21 09:08:55 +080027struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020028 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080029 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000030 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080031};
32
Ben Widawskyb7287d82011-04-25 11:22:22 -070033#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
34#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080035
Ben Widawskyb7287d82011-04-25 11:22:22 -070036#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
37#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080038
Ben Widawskyb7287d82011-04-25 11:22:22 -070039#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
40#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080041
Ben Widawskyb7287d82011-04-25 11:22:22 -070042#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
43#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080044
Ben Widawskyb7287d82011-04-25 11:22:22 -070045#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
46#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020047
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053048#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
Chris Wilson9991ae72014-04-02 16:36:07 +010049#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053050
Ben Widawsky3e789982014-06-30 09:53:37 -070051/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
52 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
53 */
54#define i915_semaphore_seqno_size sizeof(uint64_t)
55#define GEN8_SIGNAL_OFFSET(__ring, to) \
56 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
57 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
58 (i915_semaphore_seqno_size * (to)))
59
60#define GEN8_WAIT_OFFSET(__ring, from) \
61 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
62 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
63 (i915_semaphore_seqno_size * (__ring)->id))
64
65#define GEN8_RING_SEMAPHORE_INIT do { \
66 if (!dev_priv->semaphore_obj) { \
67 break; \
68 } \
69 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
70 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
71 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
72 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
73 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
74 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
75 } while(0)
76
Jani Nikulaf2f4d822013-08-11 12:44:01 +030077enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030078 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030079 HANGCHECK_WAIT,
80 HANGCHECK_ACTIVE,
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030081 HANGCHECK_ACTIVE_LOOP,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030082 HANGCHECK_KICK,
83 HANGCHECK_HUNG,
84};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030085
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020086#define HANGCHECK_SCORE_RING_HUNG 31
87
Mika Kuoppala92cab732013-05-24 17:16:07 +030088struct intel_ring_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000089 u64 acthd;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030090 u64 max_acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030091 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030092 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030093 enum intel_ring_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010094 int deadlock;
Mika Kuoppala92cab732013-05-24 17:16:07 +030095};
96
Oscar Mateo8ee14972014-05-22 14:13:34 +010097struct intel_ringbuffer {
98 struct drm_i915_gem_object *obj;
99 void __iomem *virtual_start;
100
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200101 struct intel_engine_cs *ring;
102
Oscar Mateo8ee14972014-05-22 14:13:34 +0100103 u32 head;
104 u32 tail;
105 int space;
106 int size;
107 int effective_size;
108
109 /** We track the position of the requests in the ring buffer, and
110 * when each is retired we increment last_retired_head as the GPU
111 * must have finished processing the request and so we know we
112 * can advance the ringbuffer up to that position.
113 *
114 * last_retired_head is set to -1 after the value is consumed so
115 * we can detect new retirements.
116 */
117 u32 last_retired_head;
118};
119
Nick Hoath21076372015-01-15 13:10:38 +0000120struct intel_context;
121
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100122struct intel_engine_cs {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800123 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +0100124 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +0100125 RCS = 0x0,
126 VCS,
127 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700128 VECS,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800129 VCS2
Chris Wilson92204342010-09-18 11:02:01 +0100130 } id;
Zhao Yakui845f74a2014-04-17 10:37:37 +0800131#define I915_NUM_RINGS 5
Zhao Yakuib1a93302014-04-17 10:37:36 +0800132#define LAST_USER_RING (VECS + 1)
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200133 u32 mmio_base;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800134 struct drm_device *dev;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100135 struct intel_ringbuffer *buffer;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136
Chris Wilson06fbca72015-04-07 16:20:36 +0100137 /*
138 * A pool of objects to use as shadow copies of client batch buffers
139 * when the command parser is enabled. Prevents the client from
140 * modifying the batch contents after software parsing.
141 */
142 struct i915_gem_batch_pool batch_pool;
143
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800144 struct intel_hw_status_page status_page;
145
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200146 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200147 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
John Harrison581c26e82014-11-24 18:49:39 +0000148 struct drm_i915_gem_request *trace_irq_req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100149 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
150 void (*irq_put)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800151
Daniel Vetterecfe00d2014-11-20 00:33:04 +0100152 int (*init_hw)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153
Michel Thierry771b9a52014-11-11 16:47:33 +0000154 int (*init_context)(struct intel_engine_cs *ring,
155 struct intel_context *ctx);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100156
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100157 void (*write_tail)(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100158 u32 value);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100159 int __must_check (*flush)(struct intel_engine_cs *ring,
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000160 u32 invalidate_domains,
161 u32 flush_domains);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100162 int (*add_request)(struct intel_engine_cs *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100163 /* Some chipsets are not quite as coherent as advertised and need
164 * an expensive kick to force a true read of the up-to-date seqno.
165 * However, the up-to-date seqno is not always required and the last
166 * seen value is good enough. Note that the seqno will always be
167 * monotonic, even if not coherent.
168 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100169 u32 (*get_seqno)(struct intel_engine_cs *ring,
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100170 bool lazy_coherency);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100171 void (*set_seqno)(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200172 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100173 int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -0700174 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +0000175 unsigned dispatch_flags);
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100176#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100177#define I915_DISPATCH_PINNED 0x2
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100178 void (*cleanup)(struct intel_engine_cs *ring);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700179
Ben Widawsky3e789982014-06-30 09:53:37 -0700180 /* GEN8 signal/wait table - never trust comments!
181 * signal to signal to signal to signal to signal to
182 * RCS VCS BCS VECS VCS2
183 * --------------------------------------------------------------------
184 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
185 * |-------------------------------------------------------------------
186 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
187 * |-------------------------------------------------------------------
188 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
189 * |-------------------------------------------------------------------
190 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
191 * |-------------------------------------------------------------------
192 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
193 * |-------------------------------------------------------------------
194 *
195 * Generalization:
196 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
197 * ie. transpose of g(x, y)
198 *
199 * sync from sync from sync from sync from sync from
200 * RCS VCS BCS VECS VCS2
201 * --------------------------------------------------------------------
202 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
203 * |-------------------------------------------------------------------
204 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
205 * |-------------------------------------------------------------------
206 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
207 * |-------------------------------------------------------------------
208 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
209 * |-------------------------------------------------------------------
210 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
211 * |-------------------------------------------------------------------
212 *
213 * Generalization:
214 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
215 * ie. transpose of f(x, y)
216 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700217 struct {
218 u32 sync_seqno[I915_NUM_RINGS-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700219
Ben Widawsky3e789982014-06-30 09:53:37 -0700220 union {
221 struct {
222 /* our mbox written by others */
223 u32 wait[I915_NUM_RINGS];
224 /* mboxes this ring signals to */
225 u32 signal[I915_NUM_RINGS];
226 } mbox;
227 u64 signal_ggtt[I915_NUM_RINGS];
228 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700229
230 /* AKA wait() */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100231 int (*sync_to)(struct intel_engine_cs *ring,
232 struct intel_engine_cs *to,
Ben Widawsky78325f22014-04-29 14:52:29 -0700233 u32 seqno);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100234 int (*signal)(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700235 /* num_dwords needed by caller */
236 unsigned int num_dwords);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700237 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700238
Oscar Mateo4da46e12014-07-24 17:04:27 +0100239 /* Execlists */
Michel Thierryacdd8842014-07-24 17:04:38 +0100240 spinlock_t execlist_lock;
241 struct list_head execlist_queue;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000242 struct list_head execlist_retired_req_list;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100243 u8 next_context_status_buffer;
Oscar Mateo73d477f2014-07-24 17:04:31 +0100244 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
Nick Hoath72f95af2015-01-15 13:10:37 +0000245 int (*emit_request)(struct intel_ringbuffer *ringbuf,
246 struct drm_i915_gem_request *request);
Oscar Mateo47122742014-07-24 17:04:28 +0100247 int (*emit_flush)(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +0000248 struct intel_context *ctx,
Oscar Mateo47122742014-07-24 17:04:28 +0100249 u32 invalidate_domains,
250 u32 flush_domains);
Oscar Mateo15648582014-07-24 17:04:32 +0100251 int (*emit_bb_start)(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +0000252 struct intel_context *ctx,
John Harrison8e004ef2015-02-13 11:48:10 +0000253 u64 offset, unsigned dispatch_flags);
Oscar Mateo4da46e12014-07-24 17:04:27 +0100254
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800255 /**
256 * List of objects currently involved in rendering from the
257 * ringbuffer.
258 *
259 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000260 * flushed, not necessarily primitives. last_read_req
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800261 * represents when the rendering involved will be completed.
262 *
263 * A reference is held on the buffer while on this list.
264 */
265 struct list_head active_list;
266
267 /**
268 * List of breadcrumbs associated with GPU requests currently
269 * outstanding.
270 */
271 struct list_head request_list;
272
Chris Wilsona56ba562010-09-28 10:07:56 +0100273 /**
274 * Do we have some not yet emitted requests outstanding?
275 */
John Harrison6259cea2014-11-24 18:49:29 +0000276 struct drm_i915_gem_request *outstanding_lazy_request;
Daniel Vettercc889e02012-06-13 20:45:19 +0200277 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100278
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800279 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800280
Oscar Mateo273497e2014-05-22 14:13:37 +0100281 struct intel_context *default_context;
282 struct intel_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700283
Mika Kuoppala92cab732013-05-24 17:16:07 +0300284 struct intel_ring_hangcheck hangcheck;
285
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100286 struct {
287 struct drm_i915_gem_object *obj;
288 u32 gtt_offset;
289 volatile u32 *cpu_page;
290 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800291
Brad Volkin44e895a2014-05-10 14:10:43 -0700292 bool needs_cmd_parser;
293
Brad Volkin351e3db2014-02-18 10:15:46 -0800294 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700295 * Table of commands the command parser needs to know about
Brad Volkin351e3db2014-02-18 10:15:46 -0800296 * for this ring.
297 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700298 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800299
300 /*
301 * Table of registers allowed in commands that read/write registers.
302 */
303 const u32 *reg_table;
304 int reg_count;
305
306 /*
307 * Table of registers allowed in commands that read/write registers, but
308 * only from the DRM master.
309 */
310 const u32 *master_reg_table;
311 int master_reg_count;
312
313 /*
314 * Returns the bitmask for the length field of the specified command.
315 * Return 0 for an unrecognized/invalid command.
316 *
317 * If the command parser finds an entry for a command in the ring's
318 * cmd_tables, it gets the command's length based on the table entry.
319 * If not, it calls this function to determine the per-ring length field
320 * encoding for the command (i.e. certain opcode ranges use certain bits
321 * to encode the command length in the header).
322 */
323 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800324};
325
Oscar Mateo48d82382014-07-24 17:04:23 +0100326bool intel_ring_initialized(struct intel_engine_cs *ring);
Chris Wilsonb4519512012-05-11 14:29:30 +0100327
Daniel Vetter96154f22011-12-14 13:57:00 +0100328static inline unsigned
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100329intel_ring_flag(struct intel_engine_cs *ring)
Daniel Vetter96154f22011-12-14 13:57:00 +0100330{
331 return 1 << ring->id;
332}
333
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800334static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100335intel_ring_sync_index(struct intel_engine_cs *ring,
336 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000337{
338 int idx;
339
340 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700341 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
342 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
343 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
344 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
345 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000346 */
347
348 idx = (other - ring) - 1;
349 if (idx < 0)
350 idx += I915_NUM_RINGS;
351
352 return idx;
353}
354
355static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100356intel_read_status_page(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100357 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200359 /* Ensure that the compiler doesn't optimize away the load. */
360 barrier();
361 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800362}
363
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200364static inline void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100365intel_write_status_page(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200366 int reg, u32 value)
367{
368 ring->status_page.page_addr[reg] = value;
369}
370
Chris Wilson311bd682011-01-13 19:06:50 +0000371/**
372 * Reads a dword out of the status page, which is written to from the command
373 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
374 * MI_STORE_DATA_IMM.
375 *
376 * The following dwords have a reserved meaning:
377 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
378 * 0x04: ring 0 head pointer
379 * 0x05: ring 1 head pointer (915-class)
380 * 0x06: ring 2 head pointer (915-class)
381 * 0x10-0x1b: Context status DWords (GM45)
382 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000383 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000384 *
Thomas Danielb07da532015-02-18 11:48:21 +0000385 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000386 */
Thomas Danielb07da532015-02-18 11:48:21 +0000387#define I915_GEM_HWS_INDEX 0x30
388#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700389#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000390
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000391void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
392int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
393 struct intel_ringbuffer *ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +0100394void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
395int intel_alloc_ringbuffer_obj(struct drm_device *dev,
396 struct intel_ringbuffer *ringbuf);
397
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100398void intel_stop_ring_buffer(struct intel_engine_cs *ring);
399void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700400
John Harrison6689cb22015-03-19 12:30:08 +0000401int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
402
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
404int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
405static inline void intel_ring_emit(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100406 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100407{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100408 struct intel_ringbuffer *ringbuf = ring->buffer;
409 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
410 ringbuf->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100411}
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100412static inline void intel_ring_advance(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100413{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100414 struct intel_ringbuffer *ringbuf = ring->buffer;
415 ringbuf->tail &= ringbuf->size - 1;
Chris Wilson09246732013-08-10 22:16:32 +0100416}
Oscar Mateo82e104c2014-07-24 17:04:26 +0100417int __intel_ring_space(int head, int tail, int size);
Dave Gordonebd0fd42014-11-27 11:22:49 +0000418void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
Oscar Mateo82e104c2014-07-24 17:04:26 +0100419int intel_ring_space(struct intel_ringbuffer *ringbuf);
420bool intel_ring_stopped(struct intel_engine_cs *ring);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100421void __intel_ring_advance(struct intel_engine_cs *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100422
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100423int __must_check intel_ring_idle(struct intel_engine_cs *ring);
424void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
425int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
426int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100428void intel_fini_pipe_control(struct intel_engine_cs *ring);
429int intel_init_pipe_control(struct intel_engine_cs *ring);
430
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800431int intel_init_render_ring_buffer(struct drm_device *dev);
432int intel_init_bsd_ring_buffer(struct drm_device *dev);
Zhao Yakui845f74a2014-04-17 10:37:37 +0800433int intel_init_bsd2_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100434int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700435int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800436
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100437u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200438
Michel Thierry771b9a52014-11-11 16:47:33 +0000439int init_workarounds_ring(struct intel_engine_cs *ring);
440
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100441static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
Chris Wilsona71d8d92012-02-15 11:25:36 +0000442{
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100443 return ringbuf->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +0000444}
445
John Harrisonb793a002014-11-24 18:49:25 +0000446static inline struct drm_i915_gem_request *
447intel_ring_get_request(struct intel_engine_cs *ring)
448{
John Harrison6259cea2014-11-24 18:49:29 +0000449 BUG_ON(ring->outstanding_lazy_request == NULL);
450 return ring->outstanding_lazy_request;
John Harrisonb793a002014-11-24 18:49:25 +0000451}
452
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453#endif /* _INTEL_RINGBUFFER_H_ */