blob: 948c6a0d0f5a310c98444099741cfa406bf51379 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070045#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070046#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090047#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048
Joerg Roedel078e1ee2012-09-26 12:44:43 +020049#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053050#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051
Fenghua Yu5b6985c2008-10-16 18:02:32 -070052#define ROOT_SIZE VTD_PAGE_SIZE
53#define CONTEXT_SIZE VTD_PAGE_SIZE
54
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
56#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070057#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058
59#define IOAPIC_RANGE_START (0xfee00000)
60#define IOAPIC_RANGE_END (0xfeefffff)
61#define IOVA_START_ADDR (0x1000)
62
63#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
64
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070065#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080066#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067
David Woodhouse2ebe3152009-09-19 07:34:04 -070068#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
69#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
70
71/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
72 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
73#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
74 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
75#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070076
Mark McLoughlinf27be032008-11-20 15:49:43 +000077#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070078#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070079#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080080
Andrew Mortondf08cdc2010-09-22 13:05:11 -070081/* page table handling */
82#define LEVEL_STRIDE (9)
83#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
84
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020085/*
86 * This bitmap is used to advertise the page sizes our hardware support
87 * to the IOMMU core, which will then use this information to split
88 * physically contiguous memory regions it is mapping into page sizes
89 * that we support.
90 *
91 * Traditionally the IOMMU core just handed us the mappings directly,
92 * after making sure the size is an order of a 4KiB page and that the
93 * mapping has natural alignment.
94 *
95 * To retain this behavior, we currently advertise that we support
96 * all page sizes that are an order of 4KiB.
97 *
98 * If at some point we'd like to utilize the IOMMU core's new behavior,
99 * we could change this to advertise the real page sizes we support.
100 */
101#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
102
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700103static inline int agaw_to_level(int agaw)
104{
105 return agaw + 2;
106}
107
108static inline int agaw_to_width(int agaw)
109{
Jiang Liu5c645b32014-01-06 14:18:12 +0800110 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700111}
112
113static inline int width_to_agaw(int width)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline unsigned int level_to_offset_bits(int level)
119{
120 return (level - 1) * LEVEL_STRIDE;
121}
122
123static inline int pfn_level_offset(unsigned long pfn, int level)
124{
125 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
126}
127
128static inline unsigned long level_mask(int level)
129{
130 return -1UL << level_to_offset_bits(level);
131}
132
133static inline unsigned long level_size(int level)
134{
135 return 1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long align_to_level(unsigned long pfn, int level)
139{
140 return (pfn + level_size(level) - 1) & level_mask(level);
141}
David Woodhousefd18de52009-05-10 23:57:41 +0100142
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
144{
Jiang Liu5c645b32014-01-06 14:18:12 +0800145 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100146}
147
David Woodhousedd4e8312009-06-27 16:21:20 +0100148/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
149 are never going to work. */
150static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
151{
152 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
153}
154
155static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
156{
157 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159static inline unsigned long page_to_dma_pfn(struct page *pg)
160{
161 return mm_to_dma_pfn(page_to_pfn(pg));
162}
163static inline unsigned long virt_to_dma_pfn(void *p)
164{
165 return page_to_dma_pfn(virt_to_page(p));
166}
167
Weidong Hand9630fe2008-12-08 11:06:32 +0800168/* global iommu list, set NULL for ignored DMAR units */
169static struct intel_iommu **g_iommus;
170
David Woodhousee0fc7e02009-09-30 09:12:17 -0700171static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000172static int rwbf_quirk;
173
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000174/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700175 * set to 1 to panic kernel if can't successfully enable VT-d
176 * (used when kernel is launched w/ TXT)
177 */
178static int force_on = 0;
179
180/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181 * 0: Present
182 * 1-11: Reserved
183 * 12-63: Context Ptr (12 - (haw-1))
184 * 64-127: Reserved
185 */
186struct root_entry {
187 u64 val;
188 u64 rsvd1;
189};
190#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
191static inline bool root_present(struct root_entry *root)
192{
193 return (root->val & 1);
194}
195static inline void set_root_present(struct root_entry *root)
196{
197 root->val |= 1;
198}
199static inline void set_root_value(struct root_entry *root, unsigned long value)
200{
201 root->val |= value & VTD_PAGE_MASK;
202}
203
204static inline struct context_entry *
205get_context_addr_from_root(struct root_entry *root)
206{
207 return (struct context_entry *)
208 (root_present(root)?phys_to_virt(
209 root->val & VTD_PAGE_MASK) :
210 NULL);
211}
212
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000213/*
214 * low 64 bits:
215 * 0: present
216 * 1: fault processing disable
217 * 2-3: translation type
218 * 12-63: address space root
219 * high 64 bits:
220 * 0-2: address width
221 * 3-6: aval
222 * 8-23: domain id
223 */
224struct context_entry {
225 u64 lo;
226 u64 hi;
227};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000228
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000229static inline bool context_present(struct context_entry *context)
230{
231 return (context->lo & 1);
232}
233static inline void context_set_present(struct context_entry *context)
234{
235 context->lo |= 1;
236}
237
238static inline void context_set_fault_enable(struct context_entry *context)
239{
240 context->lo &= (((u64)-1) << 2) | 1;
241}
242
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000243static inline void context_set_translation_type(struct context_entry *context,
244 unsigned long value)
245{
246 context->lo &= (((u64)-1) << 4) | 3;
247 context->lo |= (value & 3) << 2;
248}
249
250static inline void context_set_address_root(struct context_entry *context,
251 unsigned long value)
252{
253 context->lo |= value & VTD_PAGE_MASK;
254}
255
256static inline void context_set_address_width(struct context_entry *context,
257 unsigned long value)
258{
259 context->hi |= value & 7;
260}
261
262static inline void context_set_domain_id(struct context_entry *context,
263 unsigned long value)
264{
265 context->hi |= (value & ((1 << 16) - 1)) << 8;
266}
267
268static inline void context_clear_entry(struct context_entry *context)
269{
270 context->lo = 0;
271 context->hi = 0;
272}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000273
Mark McLoughlin622ba122008-11-20 15:49:46 +0000274/*
275 * 0: readable
276 * 1: writable
277 * 2-6: reserved
278 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800279 * 8-10: available
280 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000281 * 12-63: Host physcial address
282 */
283struct dma_pte {
284 u64 val;
285};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000286
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000287static inline void dma_clear_pte(struct dma_pte *pte)
288{
289 pte->val = 0;
290}
291
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000292static inline u64 dma_pte_addr(struct dma_pte *pte)
293{
David Woodhousec85994e2009-07-01 19:21:24 +0100294#ifdef CONFIG_64BIT
295 return pte->val & VTD_PAGE_MASK;
296#else
297 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100298 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100299#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000300}
301
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000302static inline bool dma_pte_present(struct dma_pte *pte)
303{
304 return (pte->val & 3) != 0;
305}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000306
Allen Kay4399c8b2011-10-14 12:32:46 -0700307static inline bool dma_pte_superpage(struct dma_pte *pte)
308{
309 return (pte->val & (1 << 7));
310}
311
David Woodhouse75e6bf92009-07-02 11:21:16 +0100312static inline int first_pte_in_page(struct dma_pte *pte)
313{
314 return !((unsigned long)pte & ~VTD_PAGE_MASK);
315}
316
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700317/*
318 * This domain is a statically identity mapping domain.
319 * 1. This domain creats a static 1:1 mapping to all usable memory.
320 * 2. It maps to each iommu if successful.
321 * 3. Each iommu mapps to this domain if successful.
322 */
David Woodhouse19943b02009-08-04 16:19:20 +0100323static struct dmar_domain *si_domain;
324static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700325
Weidong Han3b5410e2008-12-08 09:17:15 +0800326/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100327#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800328
Weidong Han1ce28fe2008-12-08 16:35:39 +0800329/* domain represents a virtual machine, more than one devices
330 * across iommus may be owned in one domain, e.g. kvm guest.
331 */
332#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
333
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700334/* si_domain contains mulitple devices */
335#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
336
Mike Travis1b198bb2012-03-05 15:05:16 -0800337/* define the limit of IOMMUs supported in each domain */
338#ifdef CONFIG_X86
339# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
340#else
341# define IOMMU_UNITS_SUPPORTED 64
342#endif
343
Mark McLoughlin99126f72008-11-20 15:49:47 +0000344struct dmar_domain {
345 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700346 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800347 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
348 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000349
350 struct list_head devices; /* all devices' list */
351 struct iova_domain iovad; /* iova's that belong to this domain */
352
353 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000354 int gaw; /* max guest address width */
355
356 /* adjusted guest address width, 0 is level 2 30-bit */
357 int agaw;
358
Weidong Han3b5410e2008-12-08 09:17:15 +0800359 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800360
361 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800362 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800363 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100364 int iommu_superpage;/* Level of superpages supported:
365 0 == 4KiB (no superpages), 1 == 2MiB,
366 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800367 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800368 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000369};
370
Mark McLoughlina647dac2008-11-20 15:49:48 +0000371/* PCI domain-device relationship */
372struct device_domain_info {
373 struct list_head link; /* link to domain siblings */
374 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100375 int segment; /* PCI domain */
376 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500378 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800379 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000380 struct dmar_domain *domain; /* pointer to domain */
381};
382
mark gross5e0d2a62008-03-04 15:22:08 -0800383static void flush_unmaps_timeout(unsigned long data);
384
Jiang Liub707cb02014-01-06 14:18:26 +0800385static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800386
mark gross80b20dd2008-04-18 13:53:58 -0700387#define HIGH_WATER_MARK 250
388struct deferred_flush_tables {
389 int next;
390 struct iova *iova[HIGH_WATER_MARK];
391 struct dmar_domain *domain[HIGH_WATER_MARK];
392};
393
394static struct deferred_flush_tables *deferred_flush;
395
mark gross5e0d2a62008-03-04 15:22:08 -0800396/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800397static int g_num_of_iommus;
398
399static DEFINE_SPINLOCK(async_umap_flush_lock);
400static LIST_HEAD(unmaps_to_do);
401
402static int timer_on;
403static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800404
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700405static void domain_remove_dev_info(struct dmar_domain *domain);
406
Suresh Siddhad3f13812011-08-23 17:05:25 -0700407#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800408int dmar_disabled = 0;
409#else
410int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700411#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800412
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200413int intel_iommu_enabled = 0;
414EXPORT_SYMBOL_GPL(intel_iommu_enabled);
415
David Woodhouse2d9e6672010-06-15 10:57:57 +0100416static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700417static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100419static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700420
David Woodhousec0771df2011-10-14 20:59:46 +0100421int intel_iommu_gfx_mapped;
422EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
423
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
425static DEFINE_SPINLOCK(device_domain_lock);
426static LIST_HEAD(device_domain_list);
427
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100428static struct iommu_ops intel_iommu_ops;
429
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700430static int __init intel_iommu_setup(char *str)
431{
432 if (!str)
433 return -EINVAL;
434 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800435 if (!strncmp(str, "on", 2)) {
436 dmar_disabled = 0;
437 printk(KERN_INFO "Intel-IOMMU: enabled\n");
438 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700439 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800440 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700441 } else if (!strncmp(str, "igfx_off", 8)) {
442 dmar_map_gfx = 0;
443 printk(KERN_INFO
444 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700445 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800446 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700447 "Intel-IOMMU: Forcing DAC for PCI devices\n");
448 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800449 } else if (!strncmp(str, "strict", 6)) {
450 printk(KERN_INFO
451 "Intel-IOMMU: disable batched IOTLB flush\n");
452 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100453 } else if (!strncmp(str, "sp_off", 6)) {
454 printk(KERN_INFO
455 "Intel-IOMMU: disable supported super page\n");
456 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700457 }
458
459 str += strcspn(str, ",");
460 while (*str == ',')
461 str++;
462 }
463 return 0;
464}
465__setup("intel_iommu=", intel_iommu_setup);
466
467static struct kmem_cache *iommu_domain_cache;
468static struct kmem_cache *iommu_devinfo_cache;
469static struct kmem_cache *iommu_iova_cache;
470
Suresh Siddha4c923d42009-10-02 11:01:24 -0700471static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700472{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700473 struct page *page;
474 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700475
Suresh Siddha4c923d42009-10-02 11:01:24 -0700476 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
477 if (page)
478 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700479 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700480}
481
482static inline void free_pgtable_page(void *vaddr)
483{
484 free_page((unsigned long)vaddr);
485}
486
487static inline void *alloc_domain_mem(void)
488{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900489 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490}
491
Kay, Allen M38717942008-09-09 18:37:29 +0300492static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700493{
494 kmem_cache_free(iommu_domain_cache, vaddr);
495}
496
497static inline void * alloc_devinfo_mem(void)
498{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900499 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700500}
501
502static inline void free_devinfo_mem(void *vaddr)
503{
504 kmem_cache_free(iommu_devinfo_cache, vaddr);
505}
506
507struct iova *alloc_iova_mem(void)
508{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900509 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700510}
511
512void free_iova_mem(struct iova *iova)
513{
514 kmem_cache_free(iommu_iova_cache, iova);
515}
516
Weidong Han1b573682008-12-08 15:34:06 +0800517
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700518static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800519{
520 unsigned long sagaw;
521 int agaw = -1;
522
523 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700524 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800525 agaw >= 0; agaw--) {
526 if (test_bit(agaw, &sagaw))
527 break;
528 }
529
530 return agaw;
531}
532
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700533/*
534 * Calculate max SAGAW for each iommu.
535 */
536int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
537{
538 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
539}
540
541/*
542 * calculate agaw for each iommu.
543 * "SAGAW" may be different across iommus, use a default agaw, and
544 * get a supported less agaw for iommus that don't support the default agaw.
545 */
546int iommu_calculate_agaw(struct intel_iommu *iommu)
547{
548 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
549}
550
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700551/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800552static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
553{
554 int iommu_id;
555
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700556 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800557 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700558 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800559
Mike Travis1b198bb2012-03-05 15:05:16 -0800560 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800561 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
562 return NULL;
563
564 return g_iommus[iommu_id];
565}
566
Weidong Han8e6040972008-12-08 15:49:06 +0800567static void domain_update_iommu_coherency(struct dmar_domain *domain)
568{
569 int i;
570
Alex Williamson2e12bc22011-11-11 17:26:44 -0700571 i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
572
573 domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800574
Mike Travis1b198bb2012-03-05 15:05:16 -0800575 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Weidong Han8e6040972008-12-08 15:49:06 +0800576 if (!ecap_coherent(g_iommus[i]->ecap)) {
577 domain->iommu_coherency = 0;
578 break;
579 }
Weidong Han8e6040972008-12-08 15:49:06 +0800580 }
581}
582
Sheng Yang58c610b2009-03-18 15:33:05 +0800583static void domain_update_iommu_snooping(struct dmar_domain *domain)
584{
585 int i;
586
587 domain->iommu_snooping = 1;
588
Mike Travis1b198bb2012-03-05 15:05:16 -0800589 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800590 if (!ecap_sc_support(g_iommus[i]->ecap)) {
591 domain->iommu_snooping = 0;
592 break;
593 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800594 }
595}
596
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597static void domain_update_iommu_superpage(struct dmar_domain *domain)
598{
Allen Kay8140a952011-10-14 12:32:17 -0700599 struct dmar_drhd_unit *drhd;
600 struct intel_iommu *iommu = NULL;
601 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100602
603 if (!intel_iommu_superpage) {
604 domain->iommu_superpage = 0;
605 return;
606 }
607
Allen Kay8140a952011-10-14 12:32:17 -0700608 /* set iommu_superpage to the smallest common denominator */
609 for_each_active_iommu(iommu, drhd) {
610 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100611 if (!mask) {
612 break;
613 }
614 }
615 domain->iommu_superpage = fls(mask);
616}
617
Sheng Yang58c610b2009-03-18 15:33:05 +0800618/* Some capabilities may be different across iommus */
619static void domain_update_iommu_cap(struct dmar_domain *domain)
620{
621 domain_update_iommu_coherency(domain);
622 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100623 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800624}
625
David Woodhouse276dbf992009-04-04 01:45:37 +0100626static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800627{
628 struct dmar_drhd_unit *drhd = NULL;
629 int i;
630
Jiang Liu7c919772014-01-06 14:18:18 +0800631 for_each_active_drhd_unit(drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100632 if (segment != drhd->segment)
633 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800634
David Woodhouse924b6232009-04-04 00:39:25 +0100635 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000636 if (drhd->devices[i] &&
637 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800638 drhd->devices[i]->devfn == devfn)
639 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700640 if (drhd->devices[i] &&
641 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100642 drhd->devices[i]->subordinate->number <= bus &&
Yinghai Lub918c622012-05-17 18:51:11 -0700643 drhd->devices[i]->subordinate->busn_res.end >= bus)
David Woodhouse924b6232009-04-04 00:39:25 +0100644 return drhd->iommu;
645 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800646
647 if (drhd->include_all)
648 return drhd->iommu;
649 }
650
651 return NULL;
652}
653
Weidong Han5331fe62008-12-08 23:00:00 +0800654static void domain_flush_cache(struct dmar_domain *domain,
655 void *addr, int size)
656{
657 if (!domain->iommu_coherency)
658 clflush_cache_range(addr, size);
659}
660
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661/* Gets context entry for a given bus and devfn */
662static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
663 u8 bus, u8 devfn)
664{
665 struct root_entry *root;
666 struct context_entry *context;
667 unsigned long phy_addr;
668 unsigned long flags;
669
670 spin_lock_irqsave(&iommu->lock, flags);
671 root = &iommu->root_entry[bus];
672 context = get_context_addr_from_root(root);
673 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700674 context = (struct context_entry *)
675 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700676 if (!context) {
677 spin_unlock_irqrestore(&iommu->lock, flags);
678 return NULL;
679 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700680 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681 phy_addr = virt_to_phys((void *)context);
682 set_root_value(root, phy_addr);
683 set_root_present(root);
684 __iommu_flush_cache(iommu, root, sizeof(*root));
685 }
686 spin_unlock_irqrestore(&iommu->lock, flags);
687 return &context[devfn];
688}
689
690static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
691{
692 struct root_entry *root;
693 struct context_entry *context;
694 int ret;
695 unsigned long flags;
696
697 spin_lock_irqsave(&iommu->lock, flags);
698 root = &iommu->root_entry[bus];
699 context = get_context_addr_from_root(root);
700 if (!context) {
701 ret = 0;
702 goto out;
703 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000704 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700705out:
706 spin_unlock_irqrestore(&iommu->lock, flags);
707 return ret;
708}
709
710static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
711{
712 struct root_entry *root;
713 struct context_entry *context;
714 unsigned long flags;
715
716 spin_lock_irqsave(&iommu->lock, flags);
717 root = &iommu->root_entry[bus];
718 context = get_context_addr_from_root(root);
719 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000720 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700721 __iommu_flush_cache(iommu, &context[devfn], \
722 sizeof(*context));
723 }
724 spin_unlock_irqrestore(&iommu->lock, flags);
725}
726
727static void free_context_table(struct intel_iommu *iommu)
728{
729 struct root_entry *root;
730 int i;
731 unsigned long flags;
732 struct context_entry *context;
733
734 spin_lock_irqsave(&iommu->lock, flags);
735 if (!iommu->root_entry) {
736 goto out;
737 }
738 for (i = 0; i < ROOT_ENTRY_NR; i++) {
739 root = &iommu->root_entry[i];
740 context = get_context_addr_from_root(root);
741 if (context)
742 free_pgtable_page(context);
743 }
744 free_pgtable_page(iommu->root_entry);
745 iommu->root_entry = NULL;
746out:
747 spin_unlock_irqrestore(&iommu->lock, flags);
748}
749
David Woodhouseb026fd22009-06-28 10:37:25 +0100750static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
Allen Kay4399c8b2011-10-14 12:32:46 -0700751 unsigned long pfn, int target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700752{
David Woodhouseb026fd22009-06-28 10:37:25 +0100753 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754 struct dma_pte *parent, *pte = NULL;
755 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700756 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700757
758 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200759
760 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
761 /* Address beyond IOMMU's addressing capabilities. */
762 return NULL;
763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764 parent = domain->pgd;
765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700766 while (level > 0) {
767 void *tmp_page;
768
David Woodhouseb026fd22009-06-28 10:37:25 +0100769 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700770 pte = &parent[offset];
Allen Kay4399c8b2011-10-14 12:32:46 -0700771 if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772 break;
773 if (level == target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700774 break;
775
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000776 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100777 uint64_t pteval;
778
Suresh Siddha4c923d42009-10-02 11:01:24 -0700779 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700780
David Woodhouse206a73c2009-07-01 19:30:28 +0100781 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700782 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100783
David Woodhousec85994e2009-07-01 19:21:24 +0100784 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400785 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100786 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
787 /* Someone else set it while we were thinking; use theirs. */
788 free_pgtable_page(tmp_page);
789 } else {
790 dma_pte_addr(pte);
791 domain_flush_cache(domain, pte, sizeof(*pte));
792 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700793 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000794 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700795 level--;
796 }
797
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700798 return pte;
799}
800
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100801
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100803static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
804 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100805 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700806{
807 struct dma_pte *parent, *pte = NULL;
808 int total = agaw_to_level(domain->agaw);
809 int offset;
810
811 parent = domain->pgd;
812 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100813 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 pte = &parent[offset];
815 if (level == total)
816 return pte;
817
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100818 if (!dma_pte_present(pte)) {
819 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100821 }
822
823 if (pte->val & DMA_PTE_LARGE_PAGE) {
824 *large_page = total;
825 return pte;
826 }
827
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000828 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829 total--;
830 }
831 return NULL;
832}
833
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700834/* clear last level pte, a tlb flush should be followed */
Allen Kay292827c2011-10-14 12:31:54 -0700835static int dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100836 unsigned long start_pfn,
837 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700838{
David Woodhouse04b18e62009-06-27 19:15:01 +0100839 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100840 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100841 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842
David Woodhouse04b18e62009-06-27 19:15:01 +0100843 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100844 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700845 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100846
David Woodhouse04b18e62009-06-27 19:15:01 +0100847 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700848 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100849 large_page = 1;
850 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100851 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100852 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100853 continue;
854 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100855 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100856 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100858 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100859 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
860
David Woodhouse310a5ab2009-06-28 18:52:20 +0100861 domain_flush_cache(domain, first_pte,
862 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700863
864 } while (start_pfn && start_pfn <= last_pfn);
Allen Kay292827c2011-10-14 12:31:54 -0700865
Jiang Liu5c645b32014-01-06 14:18:12 +0800866 return min_t(int, (large_page - 1) * 9, MAX_AGAW_PFN_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700867}
868
Alex Williamson3269ee02013-06-15 10:27:19 -0600869static void dma_pte_free_level(struct dmar_domain *domain, int level,
870 struct dma_pte *pte, unsigned long pfn,
871 unsigned long start_pfn, unsigned long last_pfn)
872{
873 pfn = max(start_pfn, pfn);
874 pte = &pte[pfn_level_offset(pfn, level)];
875
876 do {
877 unsigned long level_pfn;
878 struct dma_pte *level_pte;
879
880 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
881 goto next;
882
883 level_pfn = pfn & level_mask(level - 1);
884 level_pte = phys_to_virt(dma_pte_addr(pte));
885
886 if (level > 2)
887 dma_pte_free_level(domain, level - 1, level_pte,
888 level_pfn, start_pfn, last_pfn);
889
890 /* If range covers entire pagetable, free it */
891 if (!(start_pfn > level_pfn ||
892 last_pfn < level_pfn + level_size(level))) {
893 dma_clear_pte(pte);
894 domain_flush_cache(domain, pte, sizeof(*pte));
895 free_pgtable_page(level_pte);
896 }
897next:
898 pfn += level_size(level);
899 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
900}
901
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902/* free page table pages. last level pte should already be cleared */
903static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100904 unsigned long start_pfn,
905 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700906{
David Woodhouse6660c632009-06-27 22:41:00 +0100907 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700908
David Woodhouse6660c632009-06-27 22:41:00 +0100909 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
910 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700911 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700912
David Woodhousef3a0a522009-06-30 03:40:07 +0100913 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600914 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
915 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100916
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100918 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700919 free_pgtable_page(domain->pgd);
920 domain->pgd = NULL;
921 }
922}
923
924/* iommu handling */
925static int iommu_alloc_root_entry(struct intel_iommu *iommu)
926{
927 struct root_entry *root;
928 unsigned long flags;
929
Suresh Siddha4c923d42009-10-02 11:01:24 -0700930 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700931 if (!root)
932 return -ENOMEM;
933
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700934 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700935
936 spin_lock_irqsave(&iommu->lock, flags);
937 iommu->root_entry = root;
938 spin_unlock_irqrestore(&iommu->lock, flags);
939
940 return 0;
941}
942
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943static void iommu_set_root_entry(struct intel_iommu *iommu)
944{
945 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100946 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700947 unsigned long flag;
948
949 addr = iommu->root_entry;
950
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200951 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700952 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
953
David Woodhousec416daa2009-05-10 20:30:58 +0100954 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700955
956 /* Make sure hardware complete it */
957 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100958 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200960 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961}
962
963static void iommu_flush_write_buffer(struct intel_iommu *iommu)
964{
965 u32 val;
966 unsigned long flag;
967
David Woodhouse9af88142009-02-13 23:18:03 +0000968 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700969 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200971 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100972 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973
974 /* Make sure hardware complete it */
975 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100976 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200978 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979}
980
981/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100982static void __iommu_flush_context(struct intel_iommu *iommu,
983 u16 did, u16 source_id, u8 function_mask,
984 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700985{
986 u64 val = 0;
987 unsigned long flag;
988
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700989 switch (type) {
990 case DMA_CCMD_GLOBAL_INVL:
991 val = DMA_CCMD_GLOBAL_INVL;
992 break;
993 case DMA_CCMD_DOMAIN_INVL:
994 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
995 break;
996 case DMA_CCMD_DEVICE_INVL:
997 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
998 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
999 break;
1000 default:
1001 BUG();
1002 }
1003 val |= DMA_CCMD_ICC;
1004
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001005 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1007
1008 /* Make sure hardware complete it */
1009 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1010 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1011
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001012 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013}
1014
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001015/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001016static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1017 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018{
1019 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1020 u64 val = 0, val_iva = 0;
1021 unsigned long flag;
1022
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 switch (type) {
1024 case DMA_TLB_GLOBAL_FLUSH:
1025 /* global flush doesn't need set IVA_REG */
1026 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1027 break;
1028 case DMA_TLB_DSI_FLUSH:
1029 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1030 break;
1031 case DMA_TLB_PSI_FLUSH:
1032 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1033 /* Note: always flush non-leaf currently */
1034 val_iva = size_order | addr;
1035 break;
1036 default:
1037 BUG();
1038 }
1039 /* Note: set drain read/write */
1040#if 0
1041 /*
1042 * This is probably to be super secure.. Looks like we can
1043 * ignore it without any impact.
1044 */
1045 if (cap_read_drain(iommu->cap))
1046 val |= DMA_TLB_READ_DRAIN;
1047#endif
1048 if (cap_write_drain(iommu->cap))
1049 val |= DMA_TLB_WRITE_DRAIN;
1050
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001051 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052 /* Note: Only uses first TLB reg currently */
1053 if (val_iva)
1054 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1055 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1056
1057 /* Make sure hardware complete it */
1058 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1059 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1060
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001061 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001062
1063 /* check IOTLB invalidation granularity */
1064 if (DMA_TLB_IAIG(val) == 0)
1065 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1066 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1067 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001068 (unsigned long long)DMA_TLB_IIRG(type),
1069 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001070}
1071
Yu Zhao93a23a72009-05-18 13:51:37 +08001072static struct device_domain_info *iommu_support_dev_iotlb(
1073 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074{
Yu Zhao93a23a72009-05-18 13:51:37 +08001075 int found = 0;
1076 unsigned long flags;
1077 struct device_domain_info *info;
1078 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1079
1080 if (!ecap_dev_iotlb_support(iommu->ecap))
1081 return NULL;
1082
1083 if (!iommu->qi)
1084 return NULL;
1085
1086 spin_lock_irqsave(&device_domain_lock, flags);
1087 list_for_each_entry(info, &domain->devices, link)
1088 if (info->bus == bus && info->devfn == devfn) {
1089 found = 1;
1090 break;
1091 }
1092 spin_unlock_irqrestore(&device_domain_lock, flags);
1093
1094 if (!found || !info->dev)
1095 return NULL;
1096
1097 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1098 return NULL;
1099
1100 if (!dmar_find_matched_atsr_unit(info->dev))
1101 return NULL;
1102
1103 info->iommu = iommu;
1104
1105 return info;
1106}
1107
1108static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1109{
1110 if (!info)
1111 return;
1112
1113 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1114}
1115
1116static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1117{
1118 if (!info->dev || !pci_ats_enabled(info->dev))
1119 return;
1120
1121 pci_disable_ats(info->dev);
1122}
1123
1124static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1125 u64 addr, unsigned mask)
1126{
1127 u16 sid, qdep;
1128 unsigned long flags;
1129 struct device_domain_info *info;
1130
1131 spin_lock_irqsave(&device_domain_lock, flags);
1132 list_for_each_entry(info, &domain->devices, link) {
1133 if (!info->dev || !pci_ats_enabled(info->dev))
1134 continue;
1135
1136 sid = info->bus << 8 | info->devfn;
1137 qdep = pci_ats_queue_depth(info->dev);
1138 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1139 }
1140 spin_unlock_irqrestore(&device_domain_lock, flags);
1141}
1142
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001143static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
Nadav Amit82653632010-04-01 13:24:40 +03001144 unsigned long pfn, unsigned int pages, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001145{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001146 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001147 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001149 BUG_ON(pages == 0);
1150
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001151 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001152 * Fallback to domain selective flush if no PSI support or the size is
1153 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001154 * PSI requires page size to be 2 ^ x, and the base address is naturally
1155 * aligned to the size
1156 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001157 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1158 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001159 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001160 else
1161 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1162 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001163
1164 /*
Nadav Amit82653632010-04-01 13:24:40 +03001165 * In caching mode, changes of pages from non-present to present require
1166 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001167 */
Nadav Amit82653632010-04-01 13:24:40 +03001168 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001169 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170}
1171
mark grossf8bab732008-02-08 04:18:38 -08001172static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1173{
1174 u32 pmen;
1175 unsigned long flags;
1176
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001177 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001178 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1179 pmen &= ~DMA_PMEN_EPM;
1180 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1181
1182 /* wait for the protected region status bit to clear */
1183 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1184 readl, !(pmen & DMA_PMEN_PRS), pmen);
1185
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001186 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001187}
1188
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189static int iommu_enable_translation(struct intel_iommu *iommu)
1190{
1191 u32 sts;
1192 unsigned long flags;
1193
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001194 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001195 iommu->gcmd |= DMA_GCMD_TE;
1196 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197
1198 /* Make sure hardware complete it */
1199 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001200 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001202 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001203 return 0;
1204}
1205
1206static int iommu_disable_translation(struct intel_iommu *iommu)
1207{
1208 u32 sts;
1209 unsigned long flag;
1210
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001211 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001212 iommu->gcmd &= ~DMA_GCMD_TE;
1213 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1214
1215 /* Make sure hardware complete it */
1216 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001217 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001218
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001219 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001220 return 0;
1221}
1222
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001223
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224static int iommu_init_domains(struct intel_iommu *iommu)
1225{
1226 unsigned long ndomains;
1227 unsigned long nlongs;
1228
1229 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001230 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1231 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232 nlongs = BITS_TO_LONGS(ndomains);
1233
Donald Dutile94a91b52009-08-20 16:51:34 -04001234 spin_lock_init(&iommu->lock);
1235
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001236 /* TBD: there might be 64K domains,
1237 * consider other allocation for future chip
1238 */
1239 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1240 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001241 pr_err("IOMMU%d: allocating domain id array failed\n",
1242 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243 return -ENOMEM;
1244 }
1245 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1246 GFP_KERNEL);
1247 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001248 pr_err("IOMMU%d: allocating domain array failed\n",
1249 iommu->seq_id);
1250 kfree(iommu->domain_ids);
1251 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001252 return -ENOMEM;
1253 }
1254
1255 /*
1256 * if Caching mode is set, then invalid translations are tagged
1257 * with domainid 0. Hence we need to pre-allocate it.
1258 */
1259 if (cap_caching_mode(iommu->cap))
1260 set_bit(0, iommu->domain_ids);
1261 return 0;
1262}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001264
1265static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001266static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001267
Jiang Liua868e6b2014-01-06 14:18:20 +08001268static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001269{
1270 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001271 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001272 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001273
Donald Dutile94a91b52009-08-20 16:51:34 -04001274 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001275 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Donald Dutile94a91b52009-08-20 16:51:34 -04001276 domain = iommu->domains[i];
1277 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001278
Donald Dutile94a91b52009-08-20 16:51:34 -04001279 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001280 count = --domain->iommu_count;
1281 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1282 if (count == 0) {
Donald Dutile94a91b52009-08-20 16:51:34 -04001283 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1284 vm_domain_exit(domain);
1285 else
1286 domain_exit(domain);
1287 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08001288 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289 }
1290
1291 if (iommu->gcmd & DMA_GCMD_TE)
1292 iommu_disable_translation(iommu);
1293
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001294 kfree(iommu->domains);
1295 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001296 iommu->domains = NULL;
1297 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001298
Weidong Hand9630fe2008-12-08 11:06:32 +08001299 g_iommus[iommu->seq_id] = NULL;
1300
1301 /* if all iommus are freed, free g_iommus */
1302 for (i = 0; i < g_num_of_iommus; i++) {
1303 if (g_iommus[i])
1304 break;
1305 }
1306
1307 if (i == g_num_of_iommus)
1308 kfree(g_iommus);
1309
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001310 /* free context mapping */
1311 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001312}
1313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001314static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001317
1318 domain = alloc_domain_mem();
1319 if (!domain)
1320 return NULL;
1321
Suresh Siddha4c923d42009-10-02 11:01:24 -07001322 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08001323 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001324 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325
1326 return domain;
1327}
1328
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001329static int iommu_attach_domain(struct dmar_domain *domain,
1330 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001331{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001332 int num;
1333 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334 unsigned long flags;
1335
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001336 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001337
1338 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001339
1340 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1341 if (num >= ndomains) {
1342 spin_unlock_irqrestore(&iommu->lock, flags);
1343 printk(KERN_ERR "IOMMU: no free domain ids\n");
1344 return -ENOMEM;
1345 }
1346
1347 domain->id = num;
1348 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001349 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001350 iommu->domains[num] = domain;
1351 spin_unlock_irqrestore(&iommu->lock, flags);
1352
1353 return 0;
1354}
1355
1356static void iommu_detach_domain(struct dmar_domain *domain,
1357 struct intel_iommu *iommu)
1358{
1359 unsigned long flags;
1360 int num, ndomains;
1361 int found = 0;
1362
1363 spin_lock_irqsave(&iommu->lock, flags);
1364 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001365 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001366 if (iommu->domains[num] == domain) {
1367 found = 1;
1368 break;
1369 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001370 }
1371
1372 if (found) {
1373 clear_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001374 clear_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001375 iommu->domains[num] = NULL;
1376 }
Weidong Han8c11e792008-12-08 15:29:22 +08001377 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001378}
1379
1380static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001381static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382
Joseph Cihula51a63e62011-03-21 11:04:24 -07001383static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001384{
1385 struct pci_dev *pdev = NULL;
1386 struct iova *iova;
1387 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001388
David Millerf6611972008-02-06 01:36:23 -08001389 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001390
Mark Gross8a443df2008-03-04 14:59:31 -08001391 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1392 &reserved_rbtree_key);
1393
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394 /* IOAPIC ranges shouldn't be accessed by DMA */
1395 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1396 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001397 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001398 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001399 return -ENODEV;
1400 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001401
1402 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1403 for_each_pci_dev(pdev) {
1404 struct resource *r;
1405
1406 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1407 r = &pdev->resource[i];
1408 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1409 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001410 iova = reserve_iova(&reserved_iova_list,
1411 IOVA_PFN(r->start),
1412 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001413 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001414 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001415 return -ENODEV;
1416 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001417 }
1418 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001419 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001420}
1421
1422static void domain_reserve_special_ranges(struct dmar_domain *domain)
1423{
1424 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1425}
1426
1427static inline int guestwidth_to_adjustwidth(int gaw)
1428{
1429 int agaw;
1430 int r = (gaw - 12) % 9;
1431
1432 if (r == 0)
1433 agaw = gaw;
1434 else
1435 agaw = gaw + 9 - r;
1436 if (agaw > 64)
1437 agaw = 64;
1438 return agaw;
1439}
1440
1441static int domain_init(struct dmar_domain *domain, int guest_width)
1442{
1443 struct intel_iommu *iommu;
1444 int adjust_width, agaw;
1445 unsigned long sagaw;
1446
David Millerf6611972008-02-06 01:36:23 -08001447 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001448 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
1450 domain_reserve_special_ranges(domain);
1451
1452 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001453 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001454 if (guest_width > cap_mgaw(iommu->cap))
1455 guest_width = cap_mgaw(iommu->cap);
1456 domain->gaw = guest_width;
1457 adjust_width = guestwidth_to_adjustwidth(guest_width);
1458 agaw = width_to_agaw(adjust_width);
1459 sagaw = cap_sagaw(iommu->cap);
1460 if (!test_bit(agaw, &sagaw)) {
1461 /* hardware doesn't support it, choose a bigger one */
1462 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1463 agaw = find_next_bit(&sagaw, 5, agaw);
1464 if (agaw >= 5)
1465 return -ENODEV;
1466 }
1467 domain->agaw = agaw;
1468 INIT_LIST_HEAD(&domain->devices);
1469
Weidong Han8e6040972008-12-08 15:49:06 +08001470 if (ecap_coherent(iommu->ecap))
1471 domain->iommu_coherency = 1;
1472 else
1473 domain->iommu_coherency = 0;
1474
Sheng Yang58c610b2009-03-18 15:33:05 +08001475 if (ecap_sc_support(iommu->ecap))
1476 domain->iommu_snooping = 1;
1477 else
1478 domain->iommu_snooping = 0;
1479
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001480 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
Weidong Hanc7151a82008-12-08 22:51:37 +08001481 domain->iommu_count = 1;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001482 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001483
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001484 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001485 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001486 if (!domain->pgd)
1487 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001488 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489 return 0;
1490}
1491
1492static void domain_exit(struct dmar_domain *domain)
1493{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001494 struct dmar_drhd_unit *drhd;
1495 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001496
1497 /* Domain 0 is reserved, so dont process it */
1498 if (!domain)
1499 return;
1500
Alex Williamson7b668352011-05-24 12:02:41 +01001501 /* Flush any lazy unmaps that may reference this domain */
1502 if (!intel_iommu_strict)
1503 flush_unmaps_timeout(0);
1504
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001505 domain_remove_dev_info(domain);
1506 /* destroy iovas */
1507 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001508
1509 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01001510 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001511
1512 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001513 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001514
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001515 for_each_active_iommu(iommu, drhd)
Mike Travis1b198bb2012-03-05 15:05:16 -08001516 if (test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517 iommu_detach_domain(domain, iommu);
1518
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001519 free_domain_mem(domain);
1520}
1521
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001522static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1523 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001524{
1525 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001526 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001527 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001528 struct dma_pte *pgd;
1529 unsigned long num;
1530 unsigned long ndomains;
1531 int id;
1532 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001533 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001534
1535 pr_debug("Set context mapping for %02x:%02x.%d\n",
1536 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001537
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001538 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001539 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1540 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001541
David Woodhouse276dbf992009-04-04 01:45:37 +01001542 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001543 if (!iommu)
1544 return -ENODEV;
1545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001546 context = device_to_context_entry(iommu, bus, devfn);
1547 if (!context)
1548 return -ENOMEM;
1549 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001550 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551 spin_unlock_irqrestore(&iommu->lock, flags);
1552 return 0;
1553 }
1554
Weidong Hanea6606b2008-12-08 23:08:15 +08001555 id = domain->id;
1556 pgd = domain->pgd;
1557
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001558 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1559 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001560 int found = 0;
1561
1562 /* find an available domain id for this device in iommu */
1563 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001564 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001565 if (iommu->domains[num] == domain) {
1566 id = num;
1567 found = 1;
1568 break;
1569 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001570 }
1571
1572 if (found == 0) {
1573 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1574 if (num >= ndomains) {
1575 spin_unlock_irqrestore(&iommu->lock, flags);
1576 printk(KERN_ERR "IOMMU: no free domain ids\n");
1577 return -EFAULT;
1578 }
1579
1580 set_bit(num, iommu->domain_ids);
1581 iommu->domains[num] = domain;
1582 id = num;
1583 }
1584
1585 /* Skip top levels of page tables for
1586 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001587 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001588 */
Chris Wright1672af12009-12-02 12:06:34 -08001589 if (translation != CONTEXT_TT_PASS_THROUGH) {
1590 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1591 pgd = phys_to_virt(dma_pte_addr(pgd));
1592 if (!dma_pte_present(pgd)) {
1593 spin_unlock_irqrestore(&iommu->lock, flags);
1594 return -ENOMEM;
1595 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001596 }
1597 }
1598 }
1599
1600 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001601
Yu Zhao93a23a72009-05-18 13:51:37 +08001602 if (translation != CONTEXT_TT_PASS_THROUGH) {
1603 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1604 translation = info ? CONTEXT_TT_DEV_IOTLB :
1605 CONTEXT_TT_MULTI_LEVEL;
1606 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001607 /*
1608 * In pass through mode, AW must be programmed to indicate the largest
1609 * AGAW value supported by hardware. And ASR is ignored by hardware.
1610 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001611 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001612 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001613 else {
1614 context_set_address_root(context, virt_to_phys(pgd));
1615 context_set_address_width(context, iommu->agaw);
1616 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001617
1618 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001619 context_set_fault_enable(context);
1620 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001621 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001622
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001623 /*
1624 * It's a non-present to present mapping. If hardware doesn't cache
1625 * non-present entry we only need to flush the write-buffer. If the
1626 * _does_ cache non-present entries, then it does so in the special
1627 * domain #0, which we have to flush:
1628 */
1629 if (cap_caching_mode(iommu->cap)) {
1630 iommu->flush.flush_context(iommu, 0,
1631 (((u16)bus) << 8) | devfn,
1632 DMA_CCMD_MASK_NOBIT,
1633 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001634 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001635 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001636 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001637 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001638 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001639 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001640
1641 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001642 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001643 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001644 if (domain->iommu_count == 1)
1645 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001646 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001647 }
1648 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001649 return 0;
1650}
1651
1652static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001653domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1654 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001655{
1656 int ret;
1657 struct pci_dev *tmp, *parent;
1658
David Woodhouse276dbf992009-04-04 01:45:37 +01001659 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001660 pdev->bus->number, pdev->devfn,
1661 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662 if (ret)
1663 return ret;
1664
1665 /* dependent device mapping */
1666 tmp = pci_find_upstream_pcie_bridge(pdev);
1667 if (!tmp)
1668 return 0;
1669 /* Secondary interface's bus number and devfn 0 */
1670 parent = pdev->bus->self;
1671 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001672 ret = domain_context_mapping_one(domain,
1673 pci_domain_nr(parent->bus),
1674 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001675 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676 if (ret)
1677 return ret;
1678 parent = parent->bus->self;
1679 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001680 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001682 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001683 tmp->subordinate->number, 0,
1684 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 else /* this is a legacy PCI bridge */
1686 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001687 pci_domain_nr(tmp->bus),
1688 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001689 tmp->devfn,
1690 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691}
1692
Weidong Han5331fe62008-12-08 23:00:00 +08001693static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001694{
1695 int ret;
1696 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001697 struct intel_iommu *iommu;
1698
David Woodhouse276dbf992009-04-04 01:45:37 +01001699 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1700 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001701 if (!iommu)
1702 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703
David Woodhouse276dbf992009-04-04 01:45:37 +01001704 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705 if (!ret)
1706 return ret;
1707 /* dependent device mapping */
1708 tmp = pci_find_upstream_pcie_bridge(pdev);
1709 if (!tmp)
1710 return ret;
1711 /* Secondary interface's bus number and devfn 0 */
1712 parent = pdev->bus->self;
1713 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001714 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001715 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001716 if (!ret)
1717 return ret;
1718 parent = parent->bus->self;
1719 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001720 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001721 return device_context_mapped(iommu, tmp->subordinate->number,
1722 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001724 return device_context_mapped(iommu, tmp->bus->number,
1725 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726}
1727
Fenghua Yuf5329592009-08-04 15:09:37 -07001728/* Returns a number of VTD pages, but aligned to MM page size */
1729static inline unsigned long aligned_nrpages(unsigned long host_addr,
1730 size_t size)
1731{
1732 host_addr &= ~PAGE_MASK;
1733 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1734}
1735
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001736/* Return largest possible superpage level for a given mapping */
1737static inline int hardware_largepage_caps(struct dmar_domain *domain,
1738 unsigned long iov_pfn,
1739 unsigned long phy_pfn,
1740 unsigned long pages)
1741{
1742 int support, level = 1;
1743 unsigned long pfnmerge;
1744
1745 support = domain->iommu_superpage;
1746
1747 /* To use a large page, the virtual *and* physical addresses
1748 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1749 of them will mean we have to use smaller pages. So just
1750 merge them and check both at once. */
1751 pfnmerge = iov_pfn | phy_pfn;
1752
1753 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1754 pages >>= VTD_STRIDE_SHIFT;
1755 if (!pages)
1756 break;
1757 pfnmerge >>= VTD_STRIDE_SHIFT;
1758 level++;
1759 support--;
1760 }
1761 return level;
1762}
1763
David Woodhouse9051aa02009-06-29 12:30:54 +01001764static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1765 struct scatterlist *sg, unsigned long phys_pfn,
1766 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001767{
1768 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001769 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001770 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001771 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001772 unsigned int largepage_lvl = 0;
1773 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001774
1775 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1776
1777 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1778 return -EINVAL;
1779
1780 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1781
David Woodhouse9051aa02009-06-29 12:30:54 +01001782 if (sg)
1783 sg_res = 0;
1784 else {
1785 sg_res = nr_pages + 1;
1786 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1787 }
1788
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001789 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001790 uint64_t tmp;
1791
David Woodhousee1605492009-06-29 11:17:38 +01001792 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001793 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001794 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1795 sg->dma_length = sg->length;
1796 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001797 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001798 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001799
David Woodhousee1605492009-06-29 11:17:38 +01001800 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001801 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1802
1803 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001804 if (!pte)
1805 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001806 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001807 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001808 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001809 /* Ensure that old small page tables are removed to make room
1810 for superpage, if they exist. */
1811 dma_pte_clear_range(domain, iov_pfn,
1812 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1813 dma_pte_free_pagetable(domain, iov_pfn,
1814 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1815 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001816 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001817 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001818
David Woodhousee1605492009-06-29 11:17:38 +01001819 }
1820 /* We don't need lock here, nobody else
1821 * touches the iova range
1822 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001823 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001824 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001825 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001826 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1827 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001828 if (dumps) {
1829 dumps--;
1830 debug_dma_dump_mappings(NULL);
1831 }
1832 WARN_ON(1);
1833 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001834
1835 lvl_pages = lvl_to_nr_pages(largepage_lvl);
1836
1837 BUG_ON(nr_pages < lvl_pages);
1838 BUG_ON(sg_res < lvl_pages);
1839
1840 nr_pages -= lvl_pages;
1841 iov_pfn += lvl_pages;
1842 phys_pfn += lvl_pages;
1843 pteval += lvl_pages * VTD_PAGE_SIZE;
1844 sg_res -= lvl_pages;
1845
1846 /* If the next PTE would be the first in a new page, then we
1847 need to flush the cache on the entries we've just written.
1848 And then we'll need to recalculate 'pte', so clear it and
1849 let it get set again in the if (!pte) block above.
1850
1851 If we're done (!nr_pages) we need to flush the cache too.
1852
1853 Also if we've been setting superpages, we may need to
1854 recalculate 'pte' and switch back to smaller pages for the
1855 end of the mapping, if the trailing size is not enough to
1856 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01001857 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001858 if (!nr_pages || first_pte_in_page(pte) ||
1859 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01001860 domain_flush_cache(domain, first_pte,
1861 (void *)pte - (void *)first_pte);
1862 pte = NULL;
1863 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001864
1865 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01001866 sg = sg_next(sg);
1867 }
1868 return 0;
1869}
1870
David Woodhouse9051aa02009-06-29 12:30:54 +01001871static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1872 struct scatterlist *sg, unsigned long nr_pages,
1873 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874{
David Woodhouse9051aa02009-06-29 12:30:54 +01001875 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1876}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001877
David Woodhouse9051aa02009-06-29 12:30:54 +01001878static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1879 unsigned long phys_pfn, unsigned long nr_pages,
1880 int prot)
1881{
1882 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883}
1884
Weidong Hanc7151a82008-12-08 22:51:37 +08001885static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001886{
Weidong Hanc7151a82008-12-08 22:51:37 +08001887 if (!iommu)
1888 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001889
1890 clear_context_table(iommu, bus, devfn);
1891 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001892 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001893 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894}
1895
David Woodhouse109b9b02012-05-25 17:43:02 +01001896static inline void unlink_domain_info(struct device_domain_info *info)
1897{
1898 assert_spin_locked(&device_domain_lock);
1899 list_del(&info->link);
1900 list_del(&info->global);
1901 if (info->dev)
1902 info->dev->dev.archdata.iommu = NULL;
1903}
1904
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001905static void domain_remove_dev_info(struct dmar_domain *domain)
1906{
1907 struct device_domain_info *info;
1908 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001909 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001910
1911 spin_lock_irqsave(&device_domain_lock, flags);
1912 while (!list_empty(&domain->devices)) {
1913 info = list_entry(domain->devices.next,
1914 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01001915 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001916 spin_unlock_irqrestore(&device_domain_lock, flags);
1917
Yu Zhao93a23a72009-05-18 13:51:37 +08001918 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001919 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001920 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921 free_devinfo_mem(info);
1922
1923 spin_lock_irqsave(&device_domain_lock, flags);
1924 }
1925 spin_unlock_irqrestore(&device_domain_lock, flags);
1926}
1927
1928/*
1929 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001930 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001931 */
Kay, Allen M38717942008-09-09 18:37:29 +03001932static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001933find_domain(struct pci_dev *pdev)
1934{
1935 struct device_domain_info *info;
1936
1937 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001938 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001939 if (info)
1940 return info->domain;
1941 return NULL;
1942}
1943
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944/* domain is initialized */
1945static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1946{
1947 struct dmar_domain *domain, *found = NULL;
1948 struct intel_iommu *iommu;
1949 struct dmar_drhd_unit *drhd;
1950 struct device_domain_info *info, *tmp;
1951 struct pci_dev *dev_tmp;
1952 unsigned long flags;
1953 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001954 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001955 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001956
1957 domain = find_domain(pdev);
1958 if (domain)
1959 return domain;
1960
David Woodhouse276dbf992009-04-04 01:45:37 +01001961 segment = pci_domain_nr(pdev->bus);
1962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001963 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1964 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001965 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001966 bus = dev_tmp->subordinate->number;
1967 devfn = 0;
1968 } else {
1969 bus = dev_tmp->bus->number;
1970 devfn = dev_tmp->devfn;
1971 }
1972 spin_lock_irqsave(&device_domain_lock, flags);
1973 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001974 if (info->segment == segment &&
1975 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001976 found = info->domain;
1977 break;
1978 }
1979 }
1980 spin_unlock_irqrestore(&device_domain_lock, flags);
1981 /* pcie-pci bridge already has a domain, uses it */
1982 if (found) {
1983 domain = found;
1984 goto found_domain;
1985 }
1986 }
1987
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001988 domain = alloc_domain();
1989 if (!domain)
1990 goto error;
1991
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001992 /* Allocate new domain for the device */
1993 drhd = dmar_find_matched_drhd_unit(pdev);
1994 if (!drhd) {
1995 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1996 pci_name(pdev));
Julia Lawalld2900bd2012-07-24 16:18:14 +02001997 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998 return NULL;
1999 }
2000 iommu = drhd->iommu;
2001
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002002 ret = iommu_attach_domain(domain, iommu);
2003 if (ret) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002004 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002005 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002006 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002007
2008 if (domain_init(domain, gaw)) {
2009 domain_exit(domain);
2010 goto error;
2011 }
2012
2013 /* register pcie-to-pci device */
2014 if (dev_tmp) {
2015 info = alloc_devinfo_mem();
2016 if (!info) {
2017 domain_exit(domain);
2018 goto error;
2019 }
David Woodhouse276dbf992009-04-04 01:45:37 +01002020 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002021 info->bus = bus;
2022 info->devfn = devfn;
2023 info->dev = NULL;
2024 info->domain = domain;
2025 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08002026 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002027
2028 /* pcie-to-pci bridge already has a domain, uses it */
2029 found = NULL;
2030 spin_lock_irqsave(&device_domain_lock, flags);
2031 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01002032 if (tmp->segment == segment &&
2033 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002034 found = tmp->domain;
2035 break;
2036 }
2037 }
2038 if (found) {
Jiri Slaby00dfff72010-06-14 17:17:32 +02002039 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002040 free_devinfo_mem(info);
2041 domain_exit(domain);
2042 domain = found;
2043 } else {
2044 list_add(&info->link, &domain->devices);
2045 list_add(&info->global, &device_domain_list);
Jiri Slaby00dfff72010-06-14 17:17:32 +02002046 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002047 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002048 }
2049
2050found_domain:
2051 info = alloc_devinfo_mem();
2052 if (!info)
2053 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01002054 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002055 info->bus = pdev->bus->number;
2056 info->devfn = pdev->devfn;
2057 info->dev = pdev;
2058 info->domain = domain;
2059 spin_lock_irqsave(&device_domain_lock, flags);
2060 /* somebody is fast */
2061 found = find_domain(pdev);
2062 if (found != NULL) {
2063 spin_unlock_irqrestore(&device_domain_lock, flags);
2064 if (found != domain) {
2065 domain_exit(domain);
2066 domain = found;
2067 }
2068 free_devinfo_mem(info);
2069 return domain;
2070 }
2071 list_add(&info->link, &domain->devices);
2072 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002073 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002074 spin_unlock_irqrestore(&device_domain_lock, flags);
2075 return domain;
2076error:
2077 /* recheck it here, maybe others set it */
2078 return find_domain(pdev);
2079}
2080
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002081static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002082#define IDENTMAP_ALL 1
2083#define IDENTMAP_GFX 2
2084#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002085
David Woodhouseb2132032009-06-26 18:50:28 +01002086static int iommu_domain_identity_map(struct dmar_domain *domain,
2087 unsigned long long start,
2088 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002089{
David Woodhousec5395d52009-06-28 16:35:56 +01002090 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2091 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002092
David Woodhousec5395d52009-06-28 16:35:56 +01002093 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2094 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002095 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002096 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002097 }
2098
David Woodhousec5395d52009-06-28 16:35:56 +01002099 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2100 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002101 /*
2102 * RMRR range might have overlap with physical memory range,
2103 * clear it first
2104 */
David Woodhousec5395d52009-06-28 16:35:56 +01002105 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002106
David Woodhousec5395d52009-06-28 16:35:56 +01002107 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2108 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002109 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002110}
2111
2112static int iommu_prepare_identity_map(struct pci_dev *pdev,
2113 unsigned long long start,
2114 unsigned long long end)
2115{
2116 struct dmar_domain *domain;
2117 int ret;
2118
David Woodhousec7ab48d2009-06-26 19:10:36 +01002119 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002120 if (!domain)
2121 return -ENOMEM;
2122
David Woodhouse19943b02009-08-04 16:19:20 +01002123 /* For _hardware_ passthrough, don't bother. But for software
2124 passthrough, we do it anyway -- it may indicate a memory
2125 range which is reserved in E820, so which didn't get set
2126 up to start with in si_domain */
2127 if (domain == si_domain && hw_pass_through) {
2128 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2129 pci_name(pdev), start, end);
2130 return 0;
2131 }
2132
2133 printk(KERN_INFO
2134 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2135 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002136
David Woodhouse5595b522009-12-02 09:21:55 +00002137 if (end < start) {
2138 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2139 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2140 dmi_get_system_info(DMI_BIOS_VENDOR),
2141 dmi_get_system_info(DMI_BIOS_VERSION),
2142 dmi_get_system_info(DMI_PRODUCT_VERSION));
2143 ret = -EIO;
2144 goto error;
2145 }
2146
David Woodhouse2ff729f2009-08-26 14:25:41 +01002147 if (end >> agaw_to_width(domain->agaw)) {
2148 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2149 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2150 agaw_to_width(domain->agaw),
2151 dmi_get_system_info(DMI_BIOS_VENDOR),
2152 dmi_get_system_info(DMI_BIOS_VERSION),
2153 dmi_get_system_info(DMI_PRODUCT_VERSION));
2154 ret = -EIO;
2155 goto error;
2156 }
David Woodhouse19943b02009-08-04 16:19:20 +01002157
David Woodhouseb2132032009-06-26 18:50:28 +01002158 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002159 if (ret)
2160 goto error;
2161
2162 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002163 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002164 if (ret)
2165 goto error;
2166
2167 return 0;
2168
2169 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002170 domain_exit(domain);
2171 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002172}
2173
2174static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2175 struct pci_dev *pdev)
2176{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002177 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002178 return 0;
2179 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002180 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181}
2182
Suresh Siddhad3f13812011-08-23 17:05:25 -07002183#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002184static inline void iommu_prepare_isa(void)
2185{
2186 struct pci_dev *pdev;
2187 int ret;
2188
2189 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2190 if (!pdev)
2191 return;
2192
David Woodhousec7ab48d2009-06-26 19:10:36 +01002193 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002194 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002195
2196 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002197 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2198 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002199
2200}
2201#else
2202static inline void iommu_prepare_isa(void)
2203{
2204 return;
2205}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002206#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002207
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002208static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002209
Matt Kraai071e1372009-08-23 22:30:22 -07002210static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002211{
2212 struct dmar_drhd_unit *drhd;
2213 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002214 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002215
2216 si_domain = alloc_domain();
2217 if (!si_domain)
2218 return -EFAULT;
2219
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002220 for_each_active_iommu(iommu, drhd) {
2221 ret = iommu_attach_domain(si_domain, iommu);
2222 if (ret) {
2223 domain_exit(si_domain);
2224 return -EFAULT;
2225 }
2226 }
2227
2228 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2229 domain_exit(si_domain);
2230 return -EFAULT;
2231 }
2232
2233 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
Jiang Liu9544c002014-01-06 14:18:13 +08002234 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2235 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002236
David Woodhouse19943b02009-08-04 16:19:20 +01002237 if (hw)
2238 return 0;
2239
David Woodhousec7ab48d2009-06-26 19:10:36 +01002240 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002241 unsigned long start_pfn, end_pfn;
2242 int i;
2243
2244 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2245 ret = iommu_domain_identity_map(si_domain,
2246 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2247 if (ret)
2248 return ret;
2249 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002250 }
2251
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002252 return 0;
2253}
2254
2255static void domain_remove_one_dev_info(struct dmar_domain *domain,
2256 struct pci_dev *pdev);
2257static int identity_mapping(struct pci_dev *pdev)
2258{
2259 struct device_domain_info *info;
2260
2261 if (likely(!iommu_identity_mapping))
2262 return 0;
2263
Mike Traviscb452a42011-05-28 13:15:03 -05002264 info = pdev->dev.archdata.iommu;
2265 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2266 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002267
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002268 return 0;
2269}
2270
2271static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002272 struct pci_dev *pdev,
2273 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002274{
2275 struct device_domain_info *info;
2276 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002277 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002278
2279 info = alloc_devinfo_mem();
2280 if (!info)
2281 return -ENOMEM;
2282
2283 info->segment = pci_domain_nr(pdev->bus);
2284 info->bus = pdev->bus->number;
2285 info->devfn = pdev->devfn;
2286 info->dev = pdev;
2287 info->domain = domain;
2288
2289 spin_lock_irqsave(&device_domain_lock, flags);
2290 list_add(&info->link, &domain->devices);
2291 list_add(&info->global, &device_domain_list);
2292 pdev->dev.archdata.iommu = info;
2293 spin_unlock_irqrestore(&device_domain_lock, flags);
2294
David Woodhousee2ad23d2012-05-25 17:42:54 +01002295 ret = domain_context_mapping(domain, pdev, translation);
2296 if (ret) {
2297 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002298 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002299 spin_unlock_irqrestore(&device_domain_lock, flags);
2300 free_devinfo_mem(info);
2301 return ret;
2302 }
2303
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002304 return 0;
2305}
2306
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002307static bool device_has_rmrr(struct pci_dev *dev)
2308{
2309 struct dmar_rmrr_unit *rmrr;
2310 int i;
2311
2312 for_each_rmrr_units(rmrr) {
2313 for (i = 0; i < rmrr->devices_cnt; i++) {
2314 /*
2315 * Return TRUE if this RMRR contains the device that
2316 * is passed in.
2317 */
2318 if (rmrr->devices[i] == dev)
2319 return true;
2320 }
2321 }
2322 return false;
2323}
2324
David Woodhouse6941af22009-07-04 18:24:27 +01002325static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2326{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002327
2328 /*
2329 * We want to prevent any device associated with an RMRR from
2330 * getting placed into the SI Domain. This is done because
2331 * problems exist when devices are moved in and out of domains
2332 * and their respective RMRR info is lost. We exempt USB devices
2333 * from this process due to their usage of RMRRs that are known
2334 * to not be needed after BIOS hand-off to OS.
2335 */
2336 if (device_has_rmrr(pdev) &&
2337 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2338 return 0;
2339
David Woodhousee0fc7e02009-09-30 09:12:17 -07002340 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2341 return 1;
2342
2343 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2344 return 1;
2345
2346 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2347 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002348
David Woodhouse3dfc8132009-07-04 19:11:08 +01002349 /*
2350 * We want to start off with all devices in the 1:1 domain, and
2351 * take them out later if we find they can't access all of memory.
2352 *
2353 * However, we can't do this for PCI devices behind bridges,
2354 * because all PCI devices behind the same bridge will end up
2355 * with the same source-id on their transactions.
2356 *
2357 * Practically speaking, we can't change things around for these
2358 * devices at run-time, because we can't be sure there'll be no
2359 * DMA transactions in flight for any of their siblings.
2360 *
2361 * So PCI devices (unless they're on the root bus) as well as
2362 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2363 * the 1:1 domain, just in _case_ one of their siblings turns out
2364 * not to be able to map all of memory.
2365 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002366 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002367 if (!pci_is_root_bus(pdev->bus))
2368 return 0;
2369 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2370 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002371 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002372 return 0;
2373
2374 /*
2375 * At boot time, we don't yet know if devices will be 64-bit capable.
2376 * Assume that they will -- if they turn out not to be, then we can
2377 * take them out of the 1:1 domain later.
2378 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002379 if (!startup) {
2380 /*
2381 * If the device's dma_mask is less than the system's memory
2382 * size then this is not a candidate for identity mapping.
2383 */
2384 u64 dma_mask = pdev->dma_mask;
2385
2386 if (pdev->dev.coherent_dma_mask &&
2387 pdev->dev.coherent_dma_mask < dma_mask)
2388 dma_mask = pdev->dev.coherent_dma_mask;
2389
2390 return dma_mask >= dma_get_required_mask(&pdev->dev);
2391 }
David Woodhouse6941af22009-07-04 18:24:27 +01002392
2393 return 1;
2394}
2395
Matt Kraai071e1372009-08-23 22:30:22 -07002396static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002397{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002398 struct pci_dev *pdev = NULL;
2399 int ret;
2400
David Woodhouse19943b02009-08-04 16:19:20 +01002401 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002402 if (ret)
2403 return -EFAULT;
2404
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002405 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002406 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002407 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002408 hw ? CONTEXT_TT_PASS_THROUGH :
2409 CONTEXT_TT_MULTI_LEVEL);
2410 if (ret) {
2411 /* device not associated with an iommu */
2412 if (ret == -ENODEV)
2413 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002414 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002415 }
2416 pr_info("IOMMU: %s identity mapping for device %s\n",
2417 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002418 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002419 }
2420
2421 return 0;
2422}
2423
Joseph Cihulab7792602011-05-03 00:08:37 -07002424static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002425{
2426 struct dmar_drhd_unit *drhd;
2427 struct dmar_rmrr_unit *rmrr;
2428 struct pci_dev *pdev;
2429 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002430 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002431
2432 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002433 * for each drhd
2434 * allocate root
2435 * initialize and program root entry to not present
2436 * endfor
2437 */
2438 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002439 /*
2440 * lock not needed as this is only incremented in the single
2441 * threaded kernel __init code path all other access are read
2442 * only
2443 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002444 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2445 g_num_of_iommus++;
2446 continue;
2447 }
2448 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2449 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002450 }
2451
Weidong Hand9630fe2008-12-08 11:06:32 +08002452 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2453 GFP_KERNEL);
2454 if (!g_iommus) {
2455 printk(KERN_ERR "Allocating global iommu array failed\n");
2456 ret = -ENOMEM;
2457 goto error;
2458 }
2459
mark gross80b20dd2008-04-18 13:53:58 -07002460 deferred_flush = kzalloc(g_num_of_iommus *
2461 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2462 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002463 ret = -ENOMEM;
2464 goto error;
2465 }
2466
Jiang Liu7c919772014-01-06 14:18:18 +08002467 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002468 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002469
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002470 ret = iommu_init_domains(iommu);
2471 if (ret)
2472 goto error;
2473
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002474 /*
2475 * TBD:
2476 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002477 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002478 */
2479 ret = iommu_alloc_root_entry(iommu);
2480 if (ret) {
2481 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2482 goto error;
2483 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002484 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002485 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002486 }
2487
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002488 /*
2489 * Start from the sane iommu hardware state.
2490 */
Jiang Liu7c919772014-01-06 14:18:18 +08002491 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002492 /*
2493 * If the queued invalidation is already initialized by us
2494 * (for example, while enabling interrupt-remapping) then
2495 * we got the things already rolling from a sane state.
2496 */
2497 if (iommu->qi)
2498 continue;
2499
2500 /*
2501 * Clear any previous faults.
2502 */
2503 dmar_fault(-1, iommu);
2504 /*
2505 * Disable queued invalidation if supported and already enabled
2506 * before OS handover.
2507 */
2508 dmar_disable_qi(iommu);
2509 }
2510
Jiang Liu7c919772014-01-06 14:18:18 +08002511 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002512 if (dmar_enable_qi(iommu)) {
2513 /*
2514 * Queued Invalidate not enabled, use Register Based
2515 * Invalidate
2516 */
2517 iommu->flush.flush_context = __iommu_flush_context;
2518 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002519 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002520 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002521 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002522 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002523 } else {
2524 iommu->flush.flush_context = qi_flush_context;
2525 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002526 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002527 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002528 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002529 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002530 }
2531 }
2532
David Woodhouse19943b02009-08-04 16:19:20 +01002533 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002534 iommu_identity_mapping |= IDENTMAP_ALL;
2535
Suresh Siddhad3f13812011-08-23 17:05:25 -07002536#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002537 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002538#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002539
2540 check_tylersburg_isoch();
2541
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002542 /*
2543 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002544 * identity mappings for rmrr, gfx, and isa and may fall back to static
2545 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002546 */
David Woodhouse19943b02009-08-04 16:19:20 +01002547 if (iommu_identity_mapping) {
2548 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2549 if (ret) {
2550 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2551 goto error;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002552 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002553 }
David Woodhouse19943b02009-08-04 16:19:20 +01002554 /*
2555 * For each rmrr
2556 * for each dev attached to rmrr
2557 * do
2558 * locate drhd for dev, alloc domain for dev
2559 * allocate free domain
2560 * allocate page table entries for rmrr
2561 * if context not allocated for bus
2562 * allocate and init context
2563 * set present in root table for this bus
2564 * init context with domain, translation etc
2565 * endfor
2566 * endfor
2567 */
2568 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2569 for_each_rmrr_units(rmrr) {
2570 for (i = 0; i < rmrr->devices_cnt; i++) {
2571 pdev = rmrr->devices[i];
2572 /*
2573 * some BIOS lists non-exist devices in DMAR
2574 * table.
2575 */
2576 if (!pdev)
2577 continue;
2578 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2579 if (ret)
2580 printk(KERN_ERR
2581 "IOMMU: mapping reserved region failed\n");
2582 }
2583 }
2584
2585 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002586
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002587 /*
2588 * for each drhd
2589 * enable fault log
2590 * global invalidate context cache
2591 * global invalidate iotlb
2592 * enable translation
2593 */
Jiang Liu7c919772014-01-06 14:18:18 +08002594 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002595 if (drhd->ignored) {
2596 /*
2597 * we always have to disable PMRs or DMA may fail on
2598 * this device
2599 */
2600 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002601 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002602 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002603 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002604
2605 iommu_flush_write_buffer(iommu);
2606
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002607 ret = dmar_set_interrupt(iommu);
2608 if (ret)
2609 goto error;
2610
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002611 iommu_set_root_entry(iommu);
2612
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002613 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002614 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002615
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002616 ret = iommu_enable_translation(iommu);
2617 if (ret)
2618 goto error;
David Woodhouseb94996c2009-09-19 15:28:12 -07002619
2620 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002621 }
2622
2623 return 0;
2624error:
Jiang Liu7c919772014-01-06 14:18:18 +08002625 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002626 free_dmar_iommu(iommu);
Weidong Hand9630fe2008-12-08 11:06:32 +08002627 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002628 return ret;
2629}
2630
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002631/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002632static struct iova *intel_alloc_iova(struct device *dev,
2633 struct dmar_domain *domain,
2634 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002635{
2636 struct pci_dev *pdev = to_pci_dev(dev);
2637 struct iova *iova = NULL;
2638
David Woodhouse875764d2009-06-28 21:20:51 +01002639 /* Restrict dma_mask to the width that the iommu can handle */
2640 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2641
2642 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002643 /*
2644 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002645 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002646 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002647 */
David Woodhouse875764d2009-06-28 21:20:51 +01002648 iova = alloc_iova(&domain->iovad, nrpages,
2649 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2650 if (iova)
2651 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002652 }
David Woodhouse875764d2009-06-28 21:20:51 +01002653 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2654 if (unlikely(!iova)) {
2655 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2656 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002657 return NULL;
2658 }
2659
2660 return iova;
2661}
2662
David Woodhouse147202a2009-07-07 19:43:20 +01002663static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002664{
2665 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002666 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667
2668 domain = get_domain_for_dev(pdev,
2669 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2670 if (!domain) {
2671 printk(KERN_ERR
2672 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002673 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002674 }
2675
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002676 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002677 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002678 ret = domain_context_mapping(domain, pdev,
2679 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002680 if (ret) {
2681 printk(KERN_ERR
2682 "Domain context map for %s failed",
2683 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002684 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002685 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002686 }
2687
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002688 return domain;
2689}
2690
David Woodhouse147202a2009-07-07 19:43:20 +01002691static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2692{
2693 struct device_domain_info *info;
2694
2695 /* No lock here, assumes no domain exit in normal case */
2696 info = dev->dev.archdata.iommu;
2697 if (likely(info))
2698 return info->domain;
2699
2700 return __get_valid_domain_for_dev(dev);
2701}
2702
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002703static int iommu_dummy(struct pci_dev *pdev)
2704{
2705 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2706}
2707
2708/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002709static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002710{
David Woodhouse73676832009-07-04 14:08:36 +01002711 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002712 int found;
2713
Yijing Wangdbad0862013-12-05 19:43:42 +08002714 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002715 return 1;
2716
2717 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002718 if (iommu_dummy(pdev))
2719 return 1;
2720
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002721 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002722 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002723
2724 found = identity_mapping(pdev);
2725 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002726 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002727 return 1;
2728 else {
2729 /*
2730 * 32 bit DMA is removed from si_domain and fall back
2731 * to non-identity mapping.
2732 */
2733 domain_remove_one_dev_info(si_domain, pdev);
2734 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2735 pci_name(pdev));
2736 return 0;
2737 }
2738 } else {
2739 /*
2740 * In case of a detached 64 bit DMA device from vm, the device
2741 * is put into si_domain for identity mapping.
2742 */
David Woodhouse6941af22009-07-04 18:24:27 +01002743 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002744 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002745 ret = domain_add_dev_info(si_domain, pdev,
2746 hw_pass_through ?
2747 CONTEXT_TT_PASS_THROUGH :
2748 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002749 if (!ret) {
2750 printk(KERN_INFO "64bit %s uses identity mapping\n",
2751 pci_name(pdev));
2752 return 1;
2753 }
2754 }
2755 }
2756
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002757 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002758}
2759
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002760static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2761 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002762{
2763 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002764 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002765 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002766 struct iova *iova;
2767 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002768 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002769 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002770 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002771
2772 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002773
David Woodhouse73676832009-07-04 14:08:36 +01002774 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002775 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002776
2777 domain = get_valid_domain_for_dev(pdev);
2778 if (!domain)
2779 return 0;
2780
Weidong Han8c11e792008-12-08 15:29:22 +08002781 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002782 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002783
Mike Travisc681d0b2011-05-28 13:15:05 -05002784 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002785 if (!iova)
2786 goto error;
2787
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002788 /*
2789 * Check if DMAR supports zero-length reads on write only
2790 * mappings..
2791 */
2792 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002793 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002794 prot |= DMA_PTE_READ;
2795 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2796 prot |= DMA_PTE_WRITE;
2797 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002798 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002799 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002800 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002801 * is not a big problem
2802 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002803 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002804 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002805 if (ret)
2806 goto error;
2807
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002808 /* it's a non-present to present mapping. Only flush if caching mode */
2809 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03002810 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002811 else
Weidong Han8c11e792008-12-08 15:29:22 +08002812 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002813
David Woodhouse03d6a242009-06-28 15:33:46 +01002814 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2815 start_paddr += paddr & ~PAGE_MASK;
2816 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002817
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002818error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002819 if (iova)
2820 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002821 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002822 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002823 return 0;
2824}
2825
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002826static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2827 unsigned long offset, size_t size,
2828 enum dma_data_direction dir,
2829 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002830{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002831 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2832 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002833}
2834
mark gross5e0d2a62008-03-04 15:22:08 -08002835static void flush_unmaps(void)
2836{
mark gross80b20dd2008-04-18 13:53:58 -07002837 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002838
mark gross5e0d2a62008-03-04 15:22:08 -08002839 timer_on = 0;
2840
2841 /* just flush them all */
2842 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002843 struct intel_iommu *iommu = g_iommus[i];
2844 if (!iommu)
2845 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002846
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002847 if (!deferred_flush[i].next)
2848 continue;
2849
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002850 /* In caching mode, global flushes turn emulation expensive */
2851 if (!cap_caching_mode(iommu->cap))
2852 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002853 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002854 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002855 unsigned long mask;
2856 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002857 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08002858
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002859 /* On real hardware multiple invalidations are expensive */
2860 if (cap_caching_mode(iommu->cap))
2861 iommu_flush_iotlb_psi(iommu, domain->id,
2862 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
2863 else {
2864 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
2865 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2866 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
2867 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002868 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002869 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002870 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002871 }
2872
mark gross5e0d2a62008-03-04 15:22:08 -08002873 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002874}
2875
2876static void flush_unmaps_timeout(unsigned long data)
2877{
mark gross80b20dd2008-04-18 13:53:58 -07002878 unsigned long flags;
2879
2880 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002881 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002882 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002883}
2884
2885static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2886{
2887 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002888 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002889 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002890
2891 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002892 if (list_size == HIGH_WATER_MARK)
2893 flush_unmaps();
2894
Weidong Han8c11e792008-12-08 15:29:22 +08002895 iommu = domain_get_iommu(dom);
2896 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002897
mark gross80b20dd2008-04-18 13:53:58 -07002898 next = deferred_flush[iommu_id].next;
2899 deferred_flush[iommu_id].domain[next] = dom;
2900 deferred_flush[iommu_id].iova[next] = iova;
2901 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002902
2903 if (!timer_on) {
2904 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2905 timer_on = 1;
2906 }
2907 list_size++;
2908 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2909}
2910
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002911static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2912 size_t size, enum dma_data_direction dir,
2913 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002914{
2915 struct pci_dev *pdev = to_pci_dev(dev);
2916 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002917 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002918 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002919 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002920
David Woodhouse73676832009-07-04 14:08:36 +01002921 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002922 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002923
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002924 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002925 BUG_ON(!domain);
2926
Weidong Han8c11e792008-12-08 15:29:22 +08002927 iommu = domain_get_iommu(domain);
2928
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002929 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002930 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2931 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002932 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002933
David Woodhoused794dc92009-06-28 00:27:49 +01002934 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2935 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002936
David Woodhoused794dc92009-06-28 00:27:49 +01002937 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2938 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002939
2940 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002941 dma_pte_clear_range(domain, start_pfn, last_pfn);
2942
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002943 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002944 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2945
mark gross5e0d2a62008-03-04 15:22:08 -08002946 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002947 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03002948 last_pfn - start_pfn + 1, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08002949 /* free iova */
2950 __free_iova(&domain->iovad, iova);
2951 } else {
2952 add_unmap(domain, iova);
2953 /*
2954 * queue up the release of the unmap to save the 1/6th of the
2955 * cpu used up by the iotlb flush operation...
2956 */
mark gross5e0d2a62008-03-04 15:22:08 -08002957 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002958}
2959
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002960static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002961 dma_addr_t *dma_handle, gfp_t flags,
2962 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002963{
2964 void *vaddr;
2965 int order;
2966
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002967 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002968 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07002969
2970 if (!iommu_no_mapping(hwdev))
2971 flags &= ~(GFP_DMA | GFP_DMA32);
2972 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
2973 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
2974 flags |= GFP_DMA;
2975 else
2976 flags |= GFP_DMA32;
2977 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002978
2979 vaddr = (void *)__get_free_pages(flags, order);
2980 if (!vaddr)
2981 return NULL;
2982 memset(vaddr, 0, size);
2983
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002984 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2985 DMA_BIDIRECTIONAL,
2986 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002987 if (*dma_handle)
2988 return vaddr;
2989 free_pages((unsigned long)vaddr, order);
2990 return NULL;
2991}
2992
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002993static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002994 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002995{
2996 int order;
2997
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002998 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002999 order = get_order(size);
3000
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003001 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003002 free_pages((unsigned long)vaddr, order);
3003}
3004
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003005static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3006 int nelems, enum dma_data_direction dir,
3007 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003008{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003009 struct pci_dev *pdev = to_pci_dev(hwdev);
3010 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003011 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003012 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003013 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003014
David Woodhouse73676832009-07-04 14:08:36 +01003015 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003016 return;
3017
3018 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003019 BUG_ON(!domain);
3020
3021 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003022
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003023 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003024 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3025 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003026 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003027
David Woodhoused794dc92009-06-28 00:27:49 +01003028 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3029 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003030
3031 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01003032 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003033
David Woodhoused794dc92009-06-28 00:27:49 +01003034 /* free page tables */
3035 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3036
David Woodhouseacea0012009-07-14 01:55:11 +01003037 if (intel_iommu_strict) {
3038 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03003039 last_pfn - start_pfn + 1, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003040 /* free iova */
3041 __free_iova(&domain->iovad, iova);
3042 } else {
3043 add_unmap(domain, iova);
3044 /*
3045 * queue up the release of the unmap to save the 1/6th of the
3046 * cpu used up by the iotlb flush operation...
3047 */
3048 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003049}
3050
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003051static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003052 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003053{
3054 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003055 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003056
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003057 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003058 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003059 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003060 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003061 }
3062 return nelems;
3063}
3064
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003065static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3066 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003067{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003068 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003069 struct pci_dev *pdev = to_pci_dev(hwdev);
3070 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003071 size_t size = 0;
3072 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003073 struct iova *iova = NULL;
3074 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003075 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003076 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003077 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003078
3079 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003080 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003081 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003082
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003083 domain = get_valid_domain_for_dev(pdev);
3084 if (!domain)
3085 return 0;
3086
Weidong Han8c11e792008-12-08 15:29:22 +08003087 iommu = domain_get_iommu(domain);
3088
David Woodhouseb536d242009-06-28 14:49:31 +01003089 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003090 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003091
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003092 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3093 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003094 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003095 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003096 return 0;
3097 }
3098
3099 /*
3100 * Check if DMAR supports zero-length reads on write only
3101 * mappings..
3102 */
3103 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003104 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003105 prot |= DMA_PTE_READ;
3106 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3107 prot |= DMA_PTE_WRITE;
3108
David Woodhouseb536d242009-06-28 14:49:31 +01003109 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003110
Fenghua Yuf5329592009-08-04 15:09:37 -07003111 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003112 if (unlikely(ret)) {
3113 /* clear the page */
3114 dma_pte_clear_range(domain, start_vpfn,
3115 start_vpfn + size - 1);
3116 /* free page tables */
3117 dma_pte_free_pagetable(domain, start_vpfn,
3118 start_vpfn + size - 1);
3119 /* free iova */
3120 __free_iova(&domain->iovad, iova);
3121 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003122 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003123
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003124 /* it's a non-present to present mapping. Only flush if caching mode */
3125 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03003126 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003127 else
Weidong Han8c11e792008-12-08 15:29:22 +08003128 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003129
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003130 return nelems;
3131}
3132
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003133static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3134{
3135 return !dma_addr;
3136}
3137
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003138struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003139 .alloc = intel_alloc_coherent,
3140 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003141 .map_sg = intel_map_sg,
3142 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003143 .map_page = intel_map_page,
3144 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003145 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003146};
3147
3148static inline int iommu_domain_cache_init(void)
3149{
3150 int ret = 0;
3151
3152 iommu_domain_cache = kmem_cache_create("iommu_domain",
3153 sizeof(struct dmar_domain),
3154 0,
3155 SLAB_HWCACHE_ALIGN,
3156
3157 NULL);
3158 if (!iommu_domain_cache) {
3159 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3160 ret = -ENOMEM;
3161 }
3162
3163 return ret;
3164}
3165
3166static inline int iommu_devinfo_cache_init(void)
3167{
3168 int ret = 0;
3169
3170 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3171 sizeof(struct device_domain_info),
3172 0,
3173 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003174 NULL);
3175 if (!iommu_devinfo_cache) {
3176 printk(KERN_ERR "Couldn't create devinfo cache\n");
3177 ret = -ENOMEM;
3178 }
3179
3180 return ret;
3181}
3182
3183static inline int iommu_iova_cache_init(void)
3184{
3185 int ret = 0;
3186
3187 iommu_iova_cache = kmem_cache_create("iommu_iova",
3188 sizeof(struct iova),
3189 0,
3190 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003191 NULL);
3192 if (!iommu_iova_cache) {
3193 printk(KERN_ERR "Couldn't create iova cache\n");
3194 ret = -ENOMEM;
3195 }
3196
3197 return ret;
3198}
3199
3200static int __init iommu_init_mempool(void)
3201{
3202 int ret;
3203 ret = iommu_iova_cache_init();
3204 if (ret)
3205 return ret;
3206
3207 ret = iommu_domain_cache_init();
3208 if (ret)
3209 goto domain_error;
3210
3211 ret = iommu_devinfo_cache_init();
3212 if (!ret)
3213 return ret;
3214
3215 kmem_cache_destroy(iommu_domain_cache);
3216domain_error:
3217 kmem_cache_destroy(iommu_iova_cache);
3218
3219 return -ENOMEM;
3220}
3221
3222static void __init iommu_exit_mempool(void)
3223{
3224 kmem_cache_destroy(iommu_devinfo_cache);
3225 kmem_cache_destroy(iommu_domain_cache);
3226 kmem_cache_destroy(iommu_iova_cache);
3227
3228}
3229
Dan Williams556ab452010-07-23 15:47:56 -07003230static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3231{
3232 struct dmar_drhd_unit *drhd;
3233 u32 vtbar;
3234 int rc;
3235
3236 /* We know that this device on this chipset has its own IOMMU.
3237 * If we find it under a different IOMMU, then the BIOS is lying
3238 * to us. Hope that the IOMMU for this device is actually
3239 * disabled, and it needs no translation...
3240 */
3241 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3242 if (rc) {
3243 /* "can't" happen */
3244 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3245 return;
3246 }
3247 vtbar &= 0xffff0000;
3248
3249 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3250 drhd = dmar_find_matched_drhd_unit(pdev);
3251 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3252 TAINT_FIRMWARE_WORKAROUND,
3253 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3254 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3255}
3256DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3257
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003258static void __init init_no_remapping_devices(void)
3259{
3260 struct dmar_drhd_unit *drhd;
3261
3262 for_each_drhd_unit(drhd) {
3263 if (!drhd->include_all) {
3264 int i;
3265 for (i = 0; i < drhd->devices_cnt; i++)
3266 if (drhd->devices[i] != NULL)
3267 break;
3268 /* ignore DMAR unit if no pci devices exist */
3269 if (i == drhd->devices_cnt)
3270 drhd->ignored = 1;
3271 }
3272 }
3273
Jiang Liu7c919772014-01-06 14:18:18 +08003274 for_each_active_drhd_unit(drhd) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003275 int i;
Jiang Liu7c919772014-01-06 14:18:18 +08003276 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003277 continue;
3278
3279 for (i = 0; i < drhd->devices_cnt; i++)
3280 if (drhd->devices[i] &&
David Woodhousec0771df2011-10-14 20:59:46 +01003281 !IS_GFX_DEVICE(drhd->devices[i]))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003282 break;
3283
3284 if (i < drhd->devices_cnt)
3285 continue;
3286
David Woodhousec0771df2011-10-14 20:59:46 +01003287 /* This IOMMU has *only* gfx devices. Either bypass it or
3288 set the gfx_mapped flag, as appropriate */
3289 if (dmar_map_gfx) {
3290 intel_iommu_gfx_mapped = 1;
3291 } else {
3292 drhd->ignored = 1;
3293 for (i = 0; i < drhd->devices_cnt; i++) {
3294 if (!drhd->devices[i])
3295 continue;
3296 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3297 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003298 }
3299 }
3300}
3301
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003302#ifdef CONFIG_SUSPEND
3303static int init_iommu_hw(void)
3304{
3305 struct dmar_drhd_unit *drhd;
3306 struct intel_iommu *iommu = NULL;
3307
3308 for_each_active_iommu(iommu, drhd)
3309 if (iommu->qi)
3310 dmar_reenable_qi(iommu);
3311
Joseph Cihulab7792602011-05-03 00:08:37 -07003312 for_each_iommu(iommu, drhd) {
3313 if (drhd->ignored) {
3314 /*
3315 * we always have to disable PMRs or DMA may fail on
3316 * this device
3317 */
3318 if (force_on)
3319 iommu_disable_protect_mem_regions(iommu);
3320 continue;
3321 }
3322
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003323 iommu_flush_write_buffer(iommu);
3324
3325 iommu_set_root_entry(iommu);
3326
3327 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003328 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003329 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003330 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003331 if (iommu_enable_translation(iommu))
3332 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003333 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003334 }
3335
3336 return 0;
3337}
3338
3339static void iommu_flush_all(void)
3340{
3341 struct dmar_drhd_unit *drhd;
3342 struct intel_iommu *iommu;
3343
3344 for_each_active_iommu(iommu, drhd) {
3345 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003346 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003347 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003348 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003349 }
3350}
3351
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003352static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003353{
3354 struct dmar_drhd_unit *drhd;
3355 struct intel_iommu *iommu = NULL;
3356 unsigned long flag;
3357
3358 for_each_active_iommu(iommu, drhd) {
3359 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3360 GFP_ATOMIC);
3361 if (!iommu->iommu_state)
3362 goto nomem;
3363 }
3364
3365 iommu_flush_all();
3366
3367 for_each_active_iommu(iommu, drhd) {
3368 iommu_disable_translation(iommu);
3369
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003370 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003371
3372 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3373 readl(iommu->reg + DMAR_FECTL_REG);
3374 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3375 readl(iommu->reg + DMAR_FEDATA_REG);
3376 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3377 readl(iommu->reg + DMAR_FEADDR_REG);
3378 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3379 readl(iommu->reg + DMAR_FEUADDR_REG);
3380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003381 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003382 }
3383 return 0;
3384
3385nomem:
3386 for_each_active_iommu(iommu, drhd)
3387 kfree(iommu->iommu_state);
3388
3389 return -ENOMEM;
3390}
3391
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003392static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003393{
3394 struct dmar_drhd_unit *drhd;
3395 struct intel_iommu *iommu = NULL;
3396 unsigned long flag;
3397
3398 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003399 if (force_on)
3400 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3401 else
3402 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003403 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003404 }
3405
3406 for_each_active_iommu(iommu, drhd) {
3407
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003408 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003409
3410 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3411 iommu->reg + DMAR_FECTL_REG);
3412 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3413 iommu->reg + DMAR_FEDATA_REG);
3414 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3415 iommu->reg + DMAR_FEADDR_REG);
3416 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3417 iommu->reg + DMAR_FEUADDR_REG);
3418
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003419 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003420 }
3421
3422 for_each_active_iommu(iommu, drhd)
3423 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003424}
3425
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003426static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003427 .resume = iommu_resume,
3428 .suspend = iommu_suspend,
3429};
3430
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003431static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003432{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003433 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003434}
3435
3436#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003437static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003438#endif /* CONFIG_PM */
3439
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003440LIST_HEAD(dmar_rmrr_units);
3441
3442static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
3443{
3444 list_add(&rmrr->list, &dmar_rmrr_units);
3445}
3446
3447
3448int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3449{
3450 struct acpi_dmar_reserved_memory *rmrr;
3451 struct dmar_rmrr_unit *rmrru;
3452
3453 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3454 if (!rmrru)
3455 return -ENOMEM;
3456
3457 rmrru->hdr = header;
3458 rmrr = (struct acpi_dmar_reserved_memory *)header;
3459 rmrru->base_address = rmrr->base_address;
3460 rmrru->end_address = rmrr->end_address;
3461
3462 dmar_register_rmrr_unit(rmrru);
3463 return 0;
3464}
3465
3466static int __init
3467rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
3468{
3469 struct acpi_dmar_reserved_memory *rmrr;
3470 int ret;
3471
3472 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
3473 ret = dmar_parse_dev_scope((void *)(rmrr + 1),
3474 ((void *)rmrr) + rmrr->header.length,
3475 &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
3476
3477 if (ret || (rmrru->devices_cnt == 0)) {
3478 list_del(&rmrru->list);
3479 kfree(rmrru);
3480 }
3481 return ret;
3482}
3483
3484static LIST_HEAD(dmar_atsr_units);
3485
3486int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3487{
3488 struct acpi_dmar_atsr *atsr;
3489 struct dmar_atsr_unit *atsru;
3490
3491 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3492 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3493 if (!atsru)
3494 return -ENOMEM;
3495
3496 atsru->hdr = hdr;
3497 atsru->include_all = atsr->flags & 0x1;
3498
3499 list_add(&atsru->list, &dmar_atsr_units);
3500
3501 return 0;
3502}
3503
3504static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
3505{
3506 int rc;
3507 struct acpi_dmar_atsr *atsr;
3508
3509 if (atsru->include_all)
3510 return 0;
3511
3512 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3513 rc = dmar_parse_dev_scope((void *)(atsr + 1),
3514 (void *)atsr + atsr->header.length,
3515 &atsru->devices_cnt, &atsru->devices,
3516 atsr->segment);
3517 if (rc || !atsru->devices_cnt) {
3518 list_del(&atsru->list);
3519 kfree(atsru);
3520 }
3521
3522 return rc;
3523}
3524
3525int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3526{
3527 int i;
3528 struct pci_bus *bus;
3529 struct acpi_dmar_atsr *atsr;
3530 struct dmar_atsr_unit *atsru;
3531
3532 dev = pci_physfn(dev);
3533
3534 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3535 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3536 if (atsr->segment == pci_domain_nr(dev->bus))
3537 goto found;
3538 }
3539
3540 return 0;
3541
3542found:
3543 for (bus = dev->bus; bus; bus = bus->parent) {
3544 struct pci_dev *bridge = bus->self;
3545
3546 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003547 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003548 return 0;
3549
Yijing Wang62f87c02012-07-24 17:20:03 +08003550 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003551 for (i = 0; i < atsru->devices_cnt; i++)
3552 if (atsru->devices[i] == bridge)
3553 return 1;
3554 break;
3555 }
3556 }
3557
3558 if (atsru->include_all)
3559 return 1;
3560
3561 return 0;
3562}
3563
Sergey Senozhatskyc8f369a2011-10-26 18:45:39 +03003564int __init dmar_parse_rmrr_atsr_dev(void)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003565{
3566 struct dmar_rmrr_unit *rmrr, *rmrr_n;
3567 struct dmar_atsr_unit *atsr, *atsr_n;
3568 int ret = 0;
3569
3570 list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
3571 ret = rmrr_parse_dev(rmrr);
3572 if (ret)
3573 return ret;
3574 }
3575
3576 list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
3577 ret = atsr_parse_dev(atsr);
3578 if (ret)
3579 return ret;
3580 }
3581
3582 return ret;
3583}
3584
Fenghua Yu99dcade2009-11-11 07:23:06 -08003585/*
3586 * Here we only respond to action of unbound device from driver.
3587 *
3588 * Added device is not attached to its DMAR domain here yet. That will happen
3589 * when mapping the device to iova.
3590 */
3591static int device_notifier(struct notifier_block *nb,
3592 unsigned long action, void *data)
3593{
3594 struct device *dev = data;
3595 struct pci_dev *pdev = to_pci_dev(dev);
3596 struct dmar_domain *domain;
3597
David Woodhouse44cd6132009-12-02 10:18:30 +00003598 if (iommu_no_mapping(dev))
3599 return 0;
3600
Fenghua Yu99dcade2009-11-11 07:23:06 -08003601 domain = find_domain(pdev);
3602 if (!domain)
3603 return 0;
3604
Alex Williamsona97590e2011-03-04 14:52:16 -07003605 if (action == BUS_NOTIFY_UNBOUND_DRIVER && !iommu_pass_through) {
Fenghua Yu99dcade2009-11-11 07:23:06 -08003606 domain_remove_one_dev_info(domain, pdev);
3607
Alex Williamsona97590e2011-03-04 14:52:16 -07003608 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3609 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3610 list_empty(&domain->devices))
3611 domain_exit(domain);
3612 }
3613
Fenghua Yu99dcade2009-11-11 07:23:06 -08003614 return 0;
3615}
3616
3617static struct notifier_block device_nb = {
3618 .notifier_call = device_notifier,
3619};
3620
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003621int __init intel_iommu_init(void)
3622{
3623 int ret = 0;
Takao Indoh3a93c842013-04-23 17:35:03 +09003624 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003625 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003626
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003627 /* VT-d is required for a TXT/tboot launch, so enforce that */
3628 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003629
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003630 if (dmar_table_init()) {
3631 if (force_on)
3632 panic("tboot: Failed to initialize DMAR table\n");
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003633 return -ENODEV;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003634 }
3635
Takao Indoh3a93c842013-04-23 17:35:03 +09003636 /*
3637 * Disable translation if already enabled prior to OS handover.
3638 */
Jiang Liu7c919772014-01-06 14:18:18 +08003639 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003640 if (iommu->gcmd & DMA_GCMD_TE)
3641 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003642
Suresh Siddhac2c72862011-08-23 17:05:19 -07003643 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003644 if (force_on)
3645 panic("tboot: Failed to initialize DMAR device scope\n");
3646 return -ENODEV;
3647 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003648
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003649 if (no_iommu || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003650 return -ENODEV;
3651
Joseph Cihula51a63e62011-03-21 11:04:24 -07003652 if (iommu_init_mempool()) {
3653 if (force_on)
3654 panic("tboot: Failed to initialize iommu memory\n");
3655 return -ENODEV;
3656 }
3657
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003658 if (list_empty(&dmar_rmrr_units))
3659 printk(KERN_INFO "DMAR: No RMRR found\n");
3660
3661 if (list_empty(&dmar_atsr_units))
3662 printk(KERN_INFO "DMAR: No ATSR found\n");
3663
Joseph Cihula51a63e62011-03-21 11:04:24 -07003664 if (dmar_init_reserved_ranges()) {
3665 if (force_on)
3666 panic("tboot: Failed to reserve iommu ranges\n");
3667 return -ENODEV;
3668 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003669
3670 init_no_remapping_devices();
3671
Joseph Cihulab7792602011-05-03 00:08:37 -07003672 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003673 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003674 if (force_on)
3675 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003676 printk(KERN_ERR "IOMMU: dmar init failed\n");
3677 put_iova_domain(&reserved_iova_list);
3678 iommu_exit_mempool();
3679 return ret;
3680 }
3681 printk(KERN_INFO
3682 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3683
mark gross5e0d2a62008-03-04 15:22:08 -08003684 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003685#ifdef CONFIG_SWIOTLB
3686 swiotlb = 0;
3687#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003688 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003689
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003690 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003691
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003692 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003693
Fenghua Yu99dcade2009-11-11 07:23:06 -08003694 bus_register_notifier(&pci_bus_type, &device_nb);
3695
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003696 intel_iommu_enabled = 1;
3697
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003698 return 0;
3699}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003700
Han, Weidong3199aa62009-02-26 17:31:12 +08003701static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3702 struct pci_dev *pdev)
3703{
3704 struct pci_dev *tmp, *parent;
3705
3706 if (!iommu || !pdev)
3707 return;
3708
3709 /* dependent device detach */
3710 tmp = pci_find_upstream_pcie_bridge(pdev);
3711 /* Secondary interface's bus number and devfn 0 */
3712 if (tmp) {
3713 parent = pdev->bus->self;
3714 while (parent != tmp) {
3715 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003716 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003717 parent = parent->bus->self;
3718 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003719 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08003720 iommu_detach_dev(iommu,
3721 tmp->subordinate->number, 0);
3722 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003723 iommu_detach_dev(iommu, tmp->bus->number,
3724 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003725 }
3726}
3727
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003728static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003729 struct pci_dev *pdev)
3730{
Yijing Wangbca2b912013-10-31 17:26:04 +08003731 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08003732 struct intel_iommu *iommu;
3733 unsigned long flags;
3734 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08003735
David Woodhouse276dbf992009-04-04 01:45:37 +01003736 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3737 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003738 if (!iommu)
3739 return;
3740
3741 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08003742 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05003743 if (info->segment == pci_domain_nr(pdev->bus) &&
3744 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08003745 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01003746 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003747 spin_unlock_irqrestore(&device_domain_lock, flags);
3748
Yu Zhao93a23a72009-05-18 13:51:37 +08003749 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003750 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003751 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003752 free_devinfo_mem(info);
3753
3754 spin_lock_irqsave(&device_domain_lock, flags);
3755
3756 if (found)
3757 break;
3758 else
3759 continue;
3760 }
3761
3762 /* if there is no other devices under the same iommu
3763 * owned by this domain, clear this iommu in iommu_bmp
3764 * update iommu count and coherency
3765 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003766 if (iommu == device_to_iommu(info->segment, info->bus,
3767 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003768 found = 1;
3769 }
3770
Roland Dreier3e7abe22011-07-20 06:22:21 -07003771 spin_unlock_irqrestore(&device_domain_lock, flags);
3772
Weidong Hanc7151a82008-12-08 22:51:37 +08003773 if (found == 0) {
3774 unsigned long tmp_flags;
3775 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08003776 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08003777 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003778 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003779 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07003780
Alex Williamson9b4554b2011-05-24 12:19:04 -04003781 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3782 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
3783 spin_lock_irqsave(&iommu->lock, tmp_flags);
3784 clear_bit(domain->id, iommu->domain_ids);
3785 iommu->domains[domain->id] = NULL;
3786 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
3787 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003788 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003789}
3790
3791static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3792{
3793 struct device_domain_info *info;
3794 struct intel_iommu *iommu;
3795 unsigned long flags1, flags2;
3796
3797 spin_lock_irqsave(&device_domain_lock, flags1);
3798 while (!list_empty(&domain->devices)) {
3799 info = list_entry(domain->devices.next,
3800 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01003801 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003802 spin_unlock_irqrestore(&device_domain_lock, flags1);
3803
Yu Zhao93a23a72009-05-18 13:51:37 +08003804 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003805 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003806 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003807 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003808
3809 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003810 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003811 */
3812 spin_lock_irqsave(&domain->iommu_lock, flags2);
3813 if (test_and_clear_bit(iommu->seq_id,
Mike Travis1b198bb2012-03-05 15:05:16 -08003814 domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08003815 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003816 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003817 }
3818 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3819
3820 free_devinfo_mem(info);
3821 spin_lock_irqsave(&device_domain_lock, flags1);
3822 }
3823 spin_unlock_irqrestore(&device_domain_lock, flags1);
3824}
3825
Weidong Han5e98c4b2008-12-08 23:03:27 +08003826/* domain id for virtual machine, it won't be set in context */
Jiang Liu18d99162014-01-06 14:18:10 +08003827static atomic_t vm_domid = ATOMIC_INIT(0);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003828
3829static struct dmar_domain *iommu_alloc_vm_domain(void)
3830{
3831 struct dmar_domain *domain;
3832
3833 domain = alloc_domain_mem();
3834 if (!domain)
3835 return NULL;
3836
Jiang Liu18d99162014-01-06 14:18:10 +08003837 domain->id = atomic_inc_return(&vm_domid);
Suresh Siddha4c923d42009-10-02 11:01:24 -07003838 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08003839 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003840 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3841
3842 return domain;
3843}
3844
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003845static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003846{
3847 int adjust_width;
3848
3849 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003850 spin_lock_init(&domain->iommu_lock);
3851
3852 domain_reserve_special_ranges(domain);
3853
3854 /* calculate AGAW */
3855 domain->gaw = guest_width;
3856 adjust_width = guestwidth_to_adjustwidth(guest_width);
3857 domain->agaw = width_to_agaw(adjust_width);
3858
3859 INIT_LIST_HEAD(&domain->devices);
3860
3861 domain->iommu_count = 0;
3862 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003863 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01003864 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003865 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07003866 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003867
3868 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07003869 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003870 if (!domain->pgd)
3871 return -ENOMEM;
3872 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3873 return 0;
3874}
3875
3876static void iommu_free_vm_domain(struct dmar_domain *domain)
3877{
3878 unsigned long flags;
3879 struct dmar_drhd_unit *drhd;
3880 struct intel_iommu *iommu;
3881 unsigned long i;
3882 unsigned long ndomains;
3883
Jiang Liu7c919772014-01-06 14:18:18 +08003884 for_each_active_iommu(iommu, drhd) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003885 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08003886 for_each_set_bit(i, iommu->domain_ids, ndomains) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003887 if (iommu->domains[i] == domain) {
3888 spin_lock_irqsave(&iommu->lock, flags);
3889 clear_bit(i, iommu->domain_ids);
3890 iommu->domains[i] = NULL;
3891 spin_unlock_irqrestore(&iommu->lock, flags);
3892 break;
3893 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08003894 }
3895 }
3896}
3897
3898static void vm_domain_exit(struct dmar_domain *domain)
3899{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003900 /* Domain 0 is reserved, so dont process it */
3901 if (!domain)
3902 return;
3903
3904 vm_domain_remove_all_dev_info(domain);
3905 /* destroy iovas */
3906 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003907
3908 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01003909 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003910
3911 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003912 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003913
3914 iommu_free_vm_domain(domain);
3915 free_domain_mem(domain);
3916}
3917
Joerg Roedel5d450802008-12-03 14:52:32 +01003918static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003919{
Joerg Roedel5d450802008-12-03 14:52:32 +01003920 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003921
Joerg Roedel5d450802008-12-03 14:52:32 +01003922 dmar_domain = iommu_alloc_vm_domain();
3923 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003924 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003925 "intel_iommu_domain_init: dmar_domain == NULL\n");
3926 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003927 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003928 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003929 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003930 "intel_iommu_domain_init() failed\n");
3931 vm_domain_exit(dmar_domain);
3932 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003933 }
Allen Kay8140a952011-10-14 12:32:17 -07003934 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01003935 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003936
Joerg Roedel8a0e7152012-01-26 19:40:54 +01003937 domain->geometry.aperture_start = 0;
3938 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
3939 domain->geometry.force_aperture = true;
3940
Joerg Roedel5d450802008-12-03 14:52:32 +01003941 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003942}
Kay, Allen M38717942008-09-09 18:37:29 +03003943
Joerg Roedel5d450802008-12-03 14:52:32 +01003944static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003945{
Joerg Roedel5d450802008-12-03 14:52:32 +01003946 struct dmar_domain *dmar_domain = domain->priv;
3947
3948 domain->priv = NULL;
3949 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003950}
Kay, Allen M38717942008-09-09 18:37:29 +03003951
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003952static int intel_iommu_attach_device(struct iommu_domain *domain,
3953 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003954{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003955 struct dmar_domain *dmar_domain = domain->priv;
3956 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003957 struct intel_iommu *iommu;
3958 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03003959
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003960 /* normally pdev is not mapped */
3961 if (unlikely(domain_context_mapped(pdev))) {
3962 struct dmar_domain *old_domain;
3963
3964 old_domain = find_domain(pdev);
3965 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003966 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3967 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3968 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003969 else
3970 domain_remove_dev_info(old_domain);
3971 }
3972 }
3973
David Woodhouse276dbf992009-04-04 01:45:37 +01003974 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3975 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003976 if (!iommu)
3977 return -ENODEV;
3978
3979 /* check if this iommu agaw is sufficient for max mapped address */
3980 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01003981 if (addr_width > cap_mgaw(iommu->cap))
3982 addr_width = cap_mgaw(iommu->cap);
3983
3984 if (dmar_domain->max_addr > (1LL << addr_width)) {
3985 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003986 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01003987 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003988 return -EFAULT;
3989 }
Tom Lyona99c47a2010-05-17 08:20:45 +01003990 dmar_domain->gaw = addr_width;
3991
3992 /*
3993 * Knock out extra levels of page tables if necessary
3994 */
3995 while (iommu->agaw < dmar_domain->agaw) {
3996 struct dma_pte *pte;
3997
3998 pte = dmar_domain->pgd;
3999 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004000 dmar_domain->pgd = (struct dma_pte *)
4001 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004002 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004003 }
4004 dmar_domain->agaw--;
4005 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004006
David Woodhouse5fe60f42009-08-09 10:53:41 +01004007 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004008}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004009
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004010static void intel_iommu_detach_device(struct iommu_domain *domain,
4011 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004012{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004013 struct dmar_domain *dmar_domain = domain->priv;
4014 struct pci_dev *pdev = to_pci_dev(dev);
4015
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004016 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004017}
Kay, Allen M38717942008-09-09 18:37:29 +03004018
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004019static int intel_iommu_map(struct iommu_domain *domain,
4020 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004021 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004022{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004023 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004024 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004025 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004026 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004027
Joerg Roedeldde57a22008-12-03 15:04:09 +01004028 if (iommu_prot & IOMMU_READ)
4029 prot |= DMA_PTE_READ;
4030 if (iommu_prot & IOMMU_WRITE)
4031 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004032 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4033 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004034
David Woodhouse163cc522009-06-28 00:51:17 +01004035 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004036 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004037 u64 end;
4038
4039 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004040 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004041 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004042 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004043 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004044 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004045 return -EFAULT;
4046 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004047 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004048 }
David Woodhousead051222009-06-28 14:22:28 +01004049 /* Round up size to next multiple of PAGE_SIZE, if it and
4050 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004051 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004052 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4053 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004054 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004055}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004056
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004057static size_t intel_iommu_unmap(struct iommu_domain *domain,
4058 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004059{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004060 struct dmar_domain *dmar_domain = domain->priv;
Allen Kay292827c2011-10-14 12:31:54 -07004061 int order;
Sheng Yang4b99d352009-07-08 11:52:52 +01004062
Allen Kay292827c2011-10-14 12:31:54 -07004063 order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
David Woodhouse163cc522009-06-28 00:51:17 +01004064 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004065
David Woodhouse163cc522009-06-28 00:51:17 +01004066 if (dmar_domain->max_addr == iova + size)
4067 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004068
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004069 return PAGE_SIZE << order;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004070}
Kay, Allen M38717942008-09-09 18:37:29 +03004071
Joerg Roedeld14d6572008-12-03 15:06:57 +01004072static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304073 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004074{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004075 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004076 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004077 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004078
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004079 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
Kay, Allen M38717942008-09-09 18:37:29 +03004080 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004081 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004082
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004083 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004084}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004085
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004086static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4087 unsigned long cap)
4088{
4089 struct dmar_domain *dmar_domain = domain->priv;
4090
4091 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4092 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004093 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004094 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004095
4096 return 0;
4097}
4098
Alex Williamson783f1572012-05-30 14:19:43 -06004099#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4100
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004101static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004102{
4103 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004104 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004105 struct iommu_group *group;
4106 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004107
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004108 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4109 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004110 return -ENODEV;
4111
4112 bridge = pci_find_upstream_pcie_bridge(pdev);
4113 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004114 if (pci_is_pcie(bridge))
4115 dma_pdev = pci_get_domain_bus_and_slot(
4116 pci_domain_nr(pdev->bus),
4117 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004118 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004119 dma_pdev = pci_dev_get(bridge);
4120 } else
4121 dma_pdev = pci_dev_get(pdev);
4122
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004123 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004124 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4125
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004126 /*
4127 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004128 * required ACS flags, add to the same group as lowest numbered
4129 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004130 */
Alex Williamson783f1572012-05-30 14:19:43 -06004131 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004132 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4133 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4134
4135 for (i = 0; i < 8; i++) {
4136 struct pci_dev *tmp;
4137
4138 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4139 if (!tmp)
4140 continue;
4141
4142 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4143 swap_pci_ref(&dma_pdev, tmp);
4144 break;
4145 }
4146 pci_dev_put(tmp);
4147 }
4148 }
Alex Williamson783f1572012-05-30 14:19:43 -06004149
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004150 /*
4151 * Devices on the root bus go through the iommu. If that's not us,
4152 * find the next upstream device and test ACS up to the root bus.
4153 * Finding the next device may require skipping virtual buses.
4154 */
Alex Williamson783f1572012-05-30 14:19:43 -06004155 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004156 struct pci_bus *bus = dma_pdev->bus;
4157
4158 while (!bus->self) {
4159 if (!pci_is_root_bus(bus))
4160 bus = bus->parent;
4161 else
4162 goto root_bus;
4163 }
4164
4165 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004166 break;
4167
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004168 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004169 }
4170
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004171root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004172 group = iommu_group_get(&dma_pdev->dev);
4173 pci_dev_put(dma_pdev);
4174 if (!group) {
4175 group = iommu_group_alloc();
4176 if (IS_ERR(group))
4177 return PTR_ERR(group);
4178 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004179
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004180 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004181
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004182 iommu_group_put(group);
4183 return ret;
4184}
4185
4186static void intel_iommu_remove_device(struct device *dev)
4187{
4188 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004189}
4190
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004191static struct iommu_ops intel_iommu_ops = {
4192 .domain_init = intel_iommu_domain_init,
4193 .domain_destroy = intel_iommu_domain_destroy,
4194 .attach_dev = intel_iommu_attach_device,
4195 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004196 .map = intel_iommu_map,
4197 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004198 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004199 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004200 .add_device = intel_iommu_add_device,
4201 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004202 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004203};
David Woodhouse9af88142009-02-13 23:18:03 +00004204
Daniel Vetter94526182013-01-20 23:50:13 +01004205static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4206{
4207 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4208 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4209 dmar_map_gfx = 0;
4210}
4211
4212DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4213DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4214DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4215DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4216DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4217DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4218DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4219
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004220static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004221{
4222 /*
4223 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004224 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004225 */
4226 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4227 rwbf_quirk = 1;
4228}
4229
4230DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004231DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4232DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4233DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4234DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4235DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004237
Adam Jacksoneecfd572010-08-25 21:17:34 +01004238#define GGC 0x52
4239#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4240#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4241#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4242#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4243#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4244#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4245#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4246#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4247
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004248static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004249{
4250 unsigned short ggc;
4251
Adam Jacksoneecfd572010-08-25 21:17:34 +01004252 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004253 return;
4254
Adam Jacksoneecfd572010-08-25 21:17:34 +01004255 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004256 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4257 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004258 } else if (dmar_map_gfx) {
4259 /* we have to ensure the gfx device is idle before we flush */
4260 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4261 intel_iommu_strict = 1;
4262 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004263}
4264DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4265DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4266DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4267DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4268
David Woodhousee0fc7e02009-09-30 09:12:17 -07004269/* On Tylersburg chipsets, some BIOSes have been known to enable the
4270 ISOCH DMAR unit for the Azalia sound device, but not give it any
4271 TLB entries, which causes it to deadlock. Check for that. We do
4272 this in a function called from init_dmars(), instead of in a PCI
4273 quirk, because we don't want to print the obnoxious "BIOS broken"
4274 message if VT-d is actually disabled.
4275*/
4276static void __init check_tylersburg_isoch(void)
4277{
4278 struct pci_dev *pdev;
4279 uint32_t vtisochctrl;
4280
4281 /* If there's no Azalia in the system anyway, forget it. */
4282 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4283 if (!pdev)
4284 return;
4285 pci_dev_put(pdev);
4286
4287 /* System Management Registers. Might be hidden, in which case
4288 we can't do the sanity check. But that's OK, because the
4289 known-broken BIOSes _don't_ actually hide it, so far. */
4290 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4291 if (!pdev)
4292 return;
4293
4294 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4295 pci_dev_put(pdev);
4296 return;
4297 }
4298
4299 pci_dev_put(pdev);
4300
4301 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4302 if (vtisochctrl & 1)
4303 return;
4304
4305 /* Drop all bits other than the number of TLB entries */
4306 vtisochctrl &= 0x1c;
4307
4308 /* If we have the recommended number of TLB entries (16), fine. */
4309 if (vtisochctrl == 0x10)
4310 return;
4311
4312 /* Zero TLB entries? You get to ride the short bus to school. */
4313 if (!vtisochctrl) {
4314 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4315 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4316 dmi_get_system_info(DMI_BIOS_VENDOR),
4317 dmi_get_system_info(DMI_BIOS_VERSION),
4318 dmi_get_system_info(DMI_PRODUCT_VERSION));
4319 iommu_identity_mapping |= IDENTMAP_AZALIA;
4320 return;
4321 }
4322
4323 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4324 vtisochctrl);
4325}