blob: c5c4553258b6cdb61dd96a4520df290e4a638fb4 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000021#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020022
Andy Yan3d1b35a2014-12-05 14:25:05 +080023#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020024#include <drm/drmP.h>
25#include <drm/drm_crtc_helper.h>
26#include <drm/drm_edid.h>
27#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080028#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020029
Andy Yanb21f4b62014-12-05 14:26:31 +080030#include "dw_hdmi.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020031
32#define HDMI_EDID_LEN 512
33
34#define RGB 0
35#define YCBCR444 1
36#define YCBCR422_16BITS 2
37#define YCBCR422_8BITS 3
38#define XVYCC444 4
39
40enum hdmi_datamap {
41 RGB444_8B = 0x01,
42 RGB444_10B = 0x03,
43 RGB444_12B = 0x05,
44 RGB444_16B = 0x07,
45 YCbCr444_8B = 0x09,
46 YCbCr444_10B = 0x0B,
47 YCbCr444_12B = 0x0D,
48 YCbCr444_16B = 0x0F,
49 YCbCr422_8B = 0x16,
50 YCbCr422_10B = 0x14,
51 YCbCr422_12B = 0x12,
52};
53
Fabio Estevam9aaf8802013-11-29 08:46:32 -020054static const u16 csc_coeff_default[3][4] = {
55 { 0x2000, 0x0000, 0x0000, 0x0000 },
56 { 0x0000, 0x2000, 0x0000, 0x0000 },
57 { 0x0000, 0x0000, 0x2000, 0x0000 }
58};
59
60static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
61 { 0x2000, 0x6926, 0x74fd, 0x010e },
62 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
63 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
64};
65
66static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
67 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
68 { 0x2000, 0x3264, 0x0000, 0x7e6d },
69 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
70};
71
72static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
73 { 0x2591, 0x1322, 0x074b, 0x0000 },
74 { 0x6535, 0x2000, 0x7acc, 0x0200 },
75 { 0x6acd, 0x7534, 0x2000, 0x0200 }
76};
77
78static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
79 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
80 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
81 { 0x6756, 0x78ab, 0x2000, 0x0200 }
82};
83
84struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020085 bool mdataenablepolarity;
86
87 unsigned int mpixelclock;
88 unsigned int mpixelrepetitioninput;
89 unsigned int mpixelrepetitionoutput;
90};
91
92struct hdmi_data_info {
93 unsigned int enc_in_format;
94 unsigned int enc_out_format;
95 unsigned int enc_color_depth;
96 unsigned int colorimetry;
97 unsigned int pix_repet_factor;
98 unsigned int hdcp_enable;
99 struct hdmi_vmode video_mode;
100};
101
Andy Yanb21f4b62014-12-05 14:26:31 +0800102struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200103 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800104 struct drm_encoder *encoder;
105 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200106
Andy Yanb21f4b62014-12-05 14:26:31 +0800107 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200108 struct device *dev;
109 struct clk *isfr_clk;
110 struct clk *iahb_clk;
111
112 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800113 const struct dw_hdmi_plat_data *plat_data;
114
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200115 int vic;
116
117 u8 edid[HDMI_EDID_LEN];
118 bool cable_plugin;
119
120 bool phy_enabled;
121 struct drm_display_mode previous_mode;
122
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200123 struct i2c_adapter *ddc;
124 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100125 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100126 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200127
Russell Kingb872a8e2015-06-05 12:22:46 +0100128 struct mutex mutex; /* for state below and previous_mode */
129 bool disabled; /* DRM has disabled our bridge */
130
Russell Kingb90120a2015-03-27 12:59:58 +0000131 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000132 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200133 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000134 unsigned int audio_cts;
135 unsigned int audio_n;
136 bool audio_enable;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200137 int ratio;
Andy Yan0cd9d142014-12-05 14:28:24 +0800138
139 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
140 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200141};
142
Andy Yan0cd9d142014-12-05 14:28:24 +0800143static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
144{
145 writel(val, hdmi->regs + (offset << 2));
146}
147
148static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
149{
150 return readl(hdmi->regs + (offset << 2));
151}
152
153static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200154{
155 writeb(val, hdmi->regs + offset);
156}
157
Andy Yan0cd9d142014-12-05 14:28:24 +0800158static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200159{
160 return readb(hdmi->regs + offset);
161}
162
Andy Yan0cd9d142014-12-05 14:28:24 +0800163static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
164{
165 hdmi->write(hdmi, val, offset);
166}
167
168static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
169{
170 return hdmi->read(hdmi, offset);
171}
172
Andy Yanb21f4b62014-12-05 14:26:31 +0800173static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000174{
175 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300176
Russell King812bc612013-11-04 12:42:02 +0000177 val |= data & mask;
178 hdmi_writeb(hdmi, val, reg);
179}
180
Andy Yanb21f4b62014-12-05 14:26:31 +0800181static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800182 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200183{
Russell King812bc612013-11-04 12:42:02 +0000184 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200185}
186
Russell King351e1352015-01-31 14:50:23 +0000187static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
188 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200189{
Russell King622494a2015-02-02 10:55:38 +0000190 /* Must be set/cleared first */
191 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200192
193 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000194 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200195
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200196 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
197 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000198 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
199 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
200
201 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
202 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
203 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200204}
205
206static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
207 unsigned int ratio)
208{
209 unsigned int n = (128 * freq) / 1000;
210
211 switch (freq) {
212 case 32000:
213 if (pixel_clk == 25170000)
214 n = (ratio == 150) ? 9152 : 4576;
215 else if (pixel_clk == 27020000)
216 n = (ratio == 150) ? 8192 : 4096;
217 else if (pixel_clk == 74170000 || pixel_clk == 148350000)
218 n = 11648;
219 else
220 n = 4096;
221 break;
222
223 case 44100:
224 if (pixel_clk == 25170000)
225 n = 7007;
226 else if (pixel_clk == 74170000)
227 n = 17836;
228 else if (pixel_clk == 148350000)
229 n = (ratio == 150) ? 17836 : 8918;
230 else
231 n = 6272;
232 break;
233
234 case 48000:
235 if (pixel_clk == 25170000)
236 n = (ratio == 150) ? 9152 : 6864;
237 else if (pixel_clk == 27020000)
238 n = (ratio == 150) ? 8192 : 6144;
239 else if (pixel_clk == 74170000)
240 n = 11648;
241 else if (pixel_clk == 148350000)
242 n = (ratio == 150) ? 11648 : 5824;
243 else
244 n = 6144;
245 break;
246
247 case 88200:
248 n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
249 break;
250
251 case 96000:
252 n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
253 break;
254
255 case 176400:
256 n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
257 break;
258
259 case 192000:
260 n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
261 break;
262
263 default:
264 break;
265 }
266
267 return n;
268}
269
270static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
271 unsigned int ratio)
272{
273 unsigned int cts = 0;
274
275 pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
276 pixel_clk, ratio);
277
278 switch (freq) {
279 case 32000:
280 if (pixel_clk == 297000000) {
281 cts = 222750;
282 break;
283 }
284 case 48000:
285 case 96000:
286 case 192000:
287 switch (pixel_clk) {
288 case 25200000:
289 case 27000000:
290 case 54000000:
291 case 74250000:
292 case 148500000:
293 cts = pixel_clk / 1000;
294 break;
295 case 297000000:
296 cts = 247500;
297 break;
298 /*
299 * All other TMDS clocks are not supported by
300 * DWC_hdmi_tx. The TMDS clocks divided or
301 * multiplied by 1,001 coefficients are not
302 * supported.
303 */
304 default:
305 break;
306 }
307 break;
308 case 44100:
309 case 88200:
310 case 176400:
311 switch (pixel_clk) {
312 case 25200000:
313 cts = 28000;
314 break;
315 case 27000000:
316 cts = 30000;
317 break;
318 case 54000000:
319 cts = 60000;
320 break;
321 case 74250000:
322 cts = 82500;
323 break;
324 case 148500000:
325 cts = 165000;
326 break;
327 case 297000000:
328 cts = 247500;
329 break;
330 default:
331 break;
332 }
333 break;
334 default:
335 break;
336 }
337 if (ratio == 100)
338 return cts;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700339 return (cts * ratio) / 100;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200340}
341
Andy Yanb21f4b62014-12-05 14:26:31 +0800342static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingf879b382015-03-27 12:53:29 +0000343 unsigned long pixel_clk, unsigned int sample_rate, unsigned int ratio)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200344{
Russell Kingf879b382015-03-27 12:53:29 +0000345 unsigned int n, cts;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200346
Russell Kingf879b382015-03-27 12:53:29 +0000347 n = hdmi_compute_n(sample_rate, pixel_clk, ratio);
348 cts = hdmi_compute_cts(sample_rate, pixel_clk, ratio);
349 if (!cts) {
350 dev_err(hdmi->dev,
351 "%s: pixel clock/sample rate not supported: %luMHz / %ukHz\n",
352 __func__, pixel_clk, sample_rate);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200353 }
354
Russell Kingf879b382015-03-27 12:53:29 +0000355 dev_dbg(hdmi->dev, "%s: samplerate=%ukHz ratio=%d pixelclk=%luMHz N=%d cts=%d\n",
356 __func__, sample_rate, ratio, pixel_clk, n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200357
Russell Kingb90120a2015-03-27 12:59:58 +0000358 spin_lock_irq(&hdmi->audio_lock);
359 hdmi->audio_n = n;
360 hdmi->audio_cts = cts;
361 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
362 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200363}
364
Andy Yanb21f4b62014-12-05 14:26:31 +0800365static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200366{
Russell King6bcf4952015-02-02 11:01:08 +0000367 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000368 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate,
369 hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000370 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200371}
372
Andy Yanb21f4b62014-12-05 14:26:31 +0800373static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200374{
Russell King6bcf4952015-02-02 11:01:08 +0000375 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000376 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
377 hdmi->sample_rate, hdmi->ratio);
Russell King6bcf4952015-02-02 11:01:08 +0000378 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200379}
380
Russell Kingb5814ff2015-03-27 12:50:58 +0000381void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
382{
383 mutex_lock(&hdmi->audio_mutex);
384 hdmi->sample_rate = rate;
385 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
386 hdmi->sample_rate, hdmi->ratio);
387 mutex_unlock(&hdmi->audio_mutex);
388}
389EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
390
Russell Kingb90120a2015-03-27 12:59:58 +0000391void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
392{
393 unsigned long flags;
394
395 spin_lock_irqsave(&hdmi->audio_lock, flags);
396 hdmi->audio_enable = true;
397 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
398 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
399}
400EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
401
402void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
403{
404 unsigned long flags;
405
406 spin_lock_irqsave(&hdmi->audio_lock, flags);
407 hdmi->audio_enable = false;
408 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
409 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
410}
411EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
412
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200413/*
414 * this submodule is responsible for the video data synchronization.
415 * for example, for RGB 4:4:4 input, the data map is defined as
416 * pin{47~40} <==> R[7:0]
417 * pin{31~24} <==> G[7:0]
418 * pin{15~8} <==> B[7:0]
419 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800420static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200421{
422 int color_format = 0;
423 u8 val;
424
425 if (hdmi->hdmi_data.enc_in_format == RGB) {
426 if (hdmi->hdmi_data.enc_color_depth == 8)
427 color_format = 0x01;
428 else if (hdmi->hdmi_data.enc_color_depth == 10)
429 color_format = 0x03;
430 else if (hdmi->hdmi_data.enc_color_depth == 12)
431 color_format = 0x05;
432 else if (hdmi->hdmi_data.enc_color_depth == 16)
433 color_format = 0x07;
434 else
435 return;
436 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
437 if (hdmi->hdmi_data.enc_color_depth == 8)
438 color_format = 0x09;
439 else if (hdmi->hdmi_data.enc_color_depth == 10)
440 color_format = 0x0B;
441 else if (hdmi->hdmi_data.enc_color_depth == 12)
442 color_format = 0x0D;
443 else if (hdmi->hdmi_data.enc_color_depth == 16)
444 color_format = 0x0F;
445 else
446 return;
447 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
448 if (hdmi->hdmi_data.enc_color_depth == 8)
449 color_format = 0x16;
450 else if (hdmi->hdmi_data.enc_color_depth == 10)
451 color_format = 0x14;
452 else if (hdmi->hdmi_data.enc_color_depth == 12)
453 color_format = 0x12;
454 else
455 return;
456 }
457
458 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
459 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
460 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
461 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
462
463 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
464 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
465 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
466 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
467 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
468 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
469 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
470 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
471 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
472 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
473 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
474}
475
Andy Yanb21f4b62014-12-05 14:26:31 +0800476static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200477{
Fabio Estevamba92b222014-02-06 10:12:03 -0200478 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200479}
480
Andy Yanb21f4b62014-12-05 14:26:31 +0800481static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200482{
Fabio Estevamba92b222014-02-06 10:12:03 -0200483 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
484 return 0;
485 if (hdmi->hdmi_data.enc_in_format == RGB ||
486 hdmi->hdmi_data.enc_in_format == YCBCR444)
487 return 1;
488 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200489}
490
Andy Yanb21f4b62014-12-05 14:26:31 +0800491static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200492{
Fabio Estevamba92b222014-02-06 10:12:03 -0200493 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
494 return 0;
495 if (hdmi->hdmi_data.enc_out_format == RGB ||
496 hdmi->hdmi_data.enc_out_format == YCBCR444)
497 return 1;
498 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200499}
500
Andy Yanb21f4b62014-12-05 14:26:31 +0800501static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200502{
503 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000504 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200505 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200506
507 if (is_color_space_conversion(hdmi)) {
508 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200509 if (hdmi->hdmi_data.colorimetry ==
510 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200511 csc_coeff = &csc_coeff_rgb_out_eitu601;
512 else
513 csc_coeff = &csc_coeff_rgb_out_eitu709;
514 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200515 if (hdmi->hdmi_data.colorimetry ==
516 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200517 csc_coeff = &csc_coeff_rgb_in_eitu601;
518 else
519 csc_coeff = &csc_coeff_rgb_in_eitu709;
520 csc_scale = 0;
521 }
522 }
523
Russell Kingc082f9d2013-11-04 12:10:40 +0000524 /* The CSC registers are sequential, alternating MSB then LSB */
525 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
526 u16 coeff_a = (*csc_coeff)[0][i];
527 u16 coeff_b = (*csc_coeff)[1][i];
528 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200529
Andy Yanb5878332014-12-05 14:23:52 +0800530 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000531 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
532 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
533 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800534 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000535 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
536 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200537
Russell King812bc612013-11-04 12:42:02 +0000538 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
539 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200540}
541
Andy Yanb21f4b62014-12-05 14:26:31 +0800542static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200543{
544 int color_depth = 0;
545 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
546 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200547
548 /* YCC422 interpolation to 444 mode */
549 if (is_color_space_interpolation(hdmi))
550 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
551 else if (is_color_space_decimation(hdmi))
552 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
553
554 if (hdmi->hdmi_data.enc_color_depth == 8)
555 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
556 else if (hdmi->hdmi_data.enc_color_depth == 10)
557 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
558 else if (hdmi->hdmi_data.enc_color_depth == 12)
559 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
560 else if (hdmi->hdmi_data.enc_color_depth == 16)
561 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
562 else
563 return;
564
565 /* Configure the CSC registers */
566 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000567 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
568 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200569
Andy Yanb21f4b62014-12-05 14:26:31 +0800570 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200571}
572
573/*
574 * HDMI video packetizer is used to packetize the data.
575 * for example, if input is YCC422 mode or repeater is used,
576 * data should be repacked this module can be bypassed.
577 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800578static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200579{
580 unsigned int color_depth = 0;
581 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
582 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
583 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000584 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200585
Andy Yanb5878332014-12-05 14:23:52 +0800586 if (hdmi_data->enc_out_format == RGB ||
587 hdmi_data->enc_out_format == YCBCR444) {
588 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200589 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800590 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200591 color_depth = 4;
592 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800593 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200594 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800595 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200596 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800597 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200598 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800599 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200600 return;
Andy Yanb5878332014-12-05 14:23:52 +0800601 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200602 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
603 if (!hdmi_data->enc_color_depth ||
604 hdmi_data->enc_color_depth == 8)
605 remap_size = HDMI_VP_REMAP_YCC422_16bit;
606 else if (hdmi_data->enc_color_depth == 10)
607 remap_size = HDMI_VP_REMAP_YCC422_20bit;
608 else if (hdmi_data->enc_color_depth == 12)
609 remap_size = HDMI_VP_REMAP_YCC422_24bit;
610 else
611 return;
612 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800613 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200614 return;
Andy Yanb5878332014-12-05 14:23:52 +0800615 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200616
617 /* set the packetizer registers */
618 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
619 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
620 ((hdmi_data->pix_repet_factor <<
621 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
622 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
623 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
624
Russell King812bc612013-11-04 12:42:02 +0000625 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
626 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200627
628 /* Data from pixel repeater block */
629 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000630 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
631 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200632 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000633 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
634 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200635 }
636
Russell Kingbebdf662013-11-04 12:55:30 +0000637 hdmi_modb(hdmi, vp_conf,
638 HDMI_VP_CONF_PR_EN_MASK |
639 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
640
Russell King812bc612013-11-04 12:42:02 +0000641 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
642 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200643
644 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
645
646 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000647 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
648 HDMI_VP_CONF_PP_EN_ENABLE |
649 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200650 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000651 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
652 HDMI_VP_CONF_PP_EN_DISABLE |
653 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200654 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000655 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
656 HDMI_VP_CONF_PP_EN_DISABLE |
657 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200658 } else {
659 return;
660 }
661
Russell Kingbebdf662013-11-04 12:55:30 +0000662 hdmi_modb(hdmi, vp_conf,
663 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
664 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200665
Russell King812bc612013-11-04 12:42:02 +0000666 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
667 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
668 HDMI_VP_STUFF_PP_STUFFING_MASK |
669 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200670
Russell King812bc612013-11-04 12:42:02 +0000671 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
672 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200673}
674
Andy Yanb21f4b62014-12-05 14:26:31 +0800675static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800676 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200677{
Russell King812bc612013-11-04 12:42:02 +0000678 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
679 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200680}
681
Andy Yanb21f4b62014-12-05 14:26:31 +0800682static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800683 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200684{
Russell King812bc612013-11-04 12:42:02 +0000685 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
686 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200687}
688
Andy Yanb21f4b62014-12-05 14:26:31 +0800689static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800690 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200691{
Russell King812bc612013-11-04 12:42:02 +0000692 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
693 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200694}
695
Andy Yanb21f4b62014-12-05 14:26:31 +0800696static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800697 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200698{
699 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
700}
701
Andy Yanb21f4b62014-12-05 14:26:31 +0800702static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800703 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200704{
705 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
706}
707
Andy Yanb21f4b62014-12-05 14:26:31 +0800708static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200709{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800710 u32 val;
711
712 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200713 if (msec-- == 0)
714 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100715 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200716 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800717 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
718
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200719 return true;
720}
721
Andy Yanb21f4b62014-12-05 14:26:31 +0800722static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800723 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200724{
725 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
726 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
727 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800728 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200729 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800730 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200731 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800732 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200733 hdmi_phy_wait_i2c_done(hdmi, 1000);
734}
735
Andy Yanb21f4b62014-12-05 14:26:31 +0800736static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800737 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200738{
739 __hdmi_phy_i2c_write(hdmi, data, addr);
740 return 0;
741}
742
Russell King2fada102015-07-28 12:21:34 +0100743static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200744{
Russell King2fada102015-07-28 12:21:34 +0100745 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200746 HDMI_PHY_CONF0_PDZ_OFFSET,
747 HDMI_PHY_CONF0_PDZ_MASK);
748}
749
Andy Yanb21f4b62014-12-05 14:26:31 +0800750static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200751{
752 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
753 HDMI_PHY_CONF0_ENTMDS_OFFSET,
754 HDMI_PHY_CONF0_ENTMDS_MASK);
755}
756
Andy Yand346c142014-12-05 14:31:53 +0800757static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
758{
759 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
760 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
761 HDMI_PHY_CONF0_SPARECTRL_MASK);
762}
763
Andy Yanb21f4b62014-12-05 14:26:31 +0800764static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200765{
766 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
767 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
768 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
769}
770
Andy Yanb21f4b62014-12-05 14:26:31 +0800771static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200772{
773 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
774 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
775 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
776}
777
Andy Yanb21f4b62014-12-05 14:26:31 +0800778static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200779{
780 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
781 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
782 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
783}
784
Andy Yanb21f4b62014-12-05 14:26:31 +0800785static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200786{
787 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
788 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
789 HDMI_PHY_CONF0_SELDIPIF_MASK);
790}
791
Andy Yanb21f4b62014-12-05 14:26:31 +0800792static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200793 unsigned char res, int cscon)
794{
Russell King39cc1532015-03-31 18:34:11 +0100795 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200796 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100797 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
798 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
799 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
800 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200801
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200802 if (prep)
803 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000804
805 switch (res) {
806 case 0: /* color resolution 0 is 8 bit colour depth */
807 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800808 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000809 break;
810 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800811 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000812 break;
813 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800814 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000815 break;
816 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200817 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000818 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200819
Russell King39cc1532015-03-31 18:34:11 +0100820 /* PLL/MPLL Cfg - always match on final entry */
821 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
822 if (hdmi->hdmi_data.video_mode.mpixelclock <=
823 mpll_config->mpixelclock)
824 break;
825
826 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
827 if (hdmi->hdmi_data.video_mode.mpixelclock <=
828 curr_ctrl->mpixelclock)
829 break;
830
831 for (; phy_config->mpixelclock != ~0UL; phy_config++)
832 if (hdmi->hdmi_data.video_mode.mpixelclock <=
833 phy_config->mpixelclock)
834 break;
835
836 if (mpll_config->mpixelclock == ~0UL ||
837 curr_ctrl->mpixelclock == ~0UL ||
838 phy_config->mpixelclock == ~0UL) {
839 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
840 hdmi->hdmi_data.video_mode.mpixelclock);
841 return -EINVAL;
842 }
843
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200844 /* Enable csc path */
845 if (cscon)
846 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
847 else
848 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
849
850 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
851
852 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800853 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200854
855 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800856 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200857
858 /* PHY reset */
859 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
860 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
861
862 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
863
864 hdmi_phy_test_clear(hdmi, 1);
865 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800866 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200867 hdmi_phy_test_clear(hdmi, 0);
868
Russell King39cc1532015-03-31 18:34:11 +0100869 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
870 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200871
Russell King3e46f152013-11-04 11:24:00 +0000872 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +0100873 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +0000874
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200875 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
876 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800877
Russell King39cc1532015-03-31 18:34:11 +0100878 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
879 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
880 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -0400881
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200882 /* REMOVE CLK TERM */
883 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
884
Russell King2fada102015-07-28 12:21:34 +0100885 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200886
887 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800888 dw_hdmi_phy_enable_tmds(hdmi, 0);
889 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200890
891 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800892 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
893 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200894
Andy Yan12b9f202015-01-07 15:48:27 +0800895 if (hdmi->dev_type == RK3288_HDMI)
896 dw_hdmi_phy_enable_spare(hdmi, 1);
897
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200898 /*Wait for PHY PLL lock */
899 msec = 5;
900 do {
901 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
902 if (!val)
903 break;
904
905 if (msec == 0) {
906 dev_err(hdmi->dev, "PHY PLL not locked\n");
907 return -ETIMEDOUT;
908 }
909
910 udelay(1000);
911 msec--;
912 } while (1);
913
914 return 0;
915}
916
Andy Yanb21f4b62014-12-05 14:26:31 +0800917static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200918{
919 int i, ret;
Russell King05b13422015-07-21 15:35:52 +0100920 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200921
922 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +0100923 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200924
925 /* HDMI Phy spec says to do the phy initialization sequence twice */
926 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800927 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
928 dw_hdmi_phy_sel_interface_control(hdmi, 0);
929 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +0100930 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200931
932 /* Enable CSC */
933 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
934 if (ret)
935 return ret;
936 }
937
938 hdmi->phy_enabled = true;
939 return 0;
940}
941
Andy Yanb21f4b62014-12-05 14:26:31 +0800942static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200943{
Russell King812bc612013-11-04 12:42:02 +0000944 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200945
946 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
947 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
948 else
949 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
950
951 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000952 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
953 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200954
Russell King812bc612013-11-04 12:42:02 +0000955 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200956
Russell King812bc612013-11-04 12:42:02 +0000957 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
958 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200959}
960
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000961static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200962{
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000963 struct hdmi_avi_infoframe frame;
964 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200965
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000966 /* Initialise info frame from DRM mode */
967 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200968
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200969 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000970 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200971 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000972 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200973 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000974 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200975
976 /* Set up colorimetry */
977 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000978 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530979 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000980 frame.extended_colorimetry =
981 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530982 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000983 frame.extended_colorimetry =
984 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200985 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +0000986 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000987 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200988 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000989 frame.colorimetry = HDMI_COLORIMETRY_NONE;
990 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200991 }
992
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000993 frame.scan_mode = HDMI_SCAN_MODE_NONE;
994
995 /*
996 * The Designware IP uses a different byte format from standard
997 * AVI info frames, though generally the bits are in the correct
998 * bytes.
999 */
1000
1001 /*
1002 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
1003 * active aspect present in bit 6 rather than 4.
1004 */
1005 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
1006 if (frame.active_aspect & 15)
1007 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
1008 if (frame.top_bar || frame.bottom_bar)
1009 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
1010 if (frame.left_bar || frame.right_bar)
1011 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
1012 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
1013
1014 /* AVI data byte 2 differences: none */
1015 val = ((frame.colorimetry & 0x3) << 6) |
1016 ((frame.picture_aspect & 0x3) << 4) |
1017 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001018 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
1019
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001020 /* AVI data byte 3 differences: none */
1021 val = ((frame.extended_colorimetry & 0x7) << 4) |
1022 ((frame.quantization_range & 0x3) << 2) |
1023 (frame.nups & 0x3);
1024 if (frame.itc)
1025 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001026 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
1027
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001028 /* AVI data byte 4 differences: none */
1029 val = frame.video_code & 0x7f;
1030 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001031
1032 /* AVI Data Byte 5- set up input and output pixel repetition */
1033 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
1034 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
1035 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
1036 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
1037 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
1038 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1039 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1040
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001041 /*
1042 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
1043 * ycc range in bits 2,3 rather than 6,7
1044 */
1045 val = ((frame.ycc_quantization_range & 0x3) << 2) |
1046 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001047 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1048
1049 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001050 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
1051 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
1052 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
1053 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
1054 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
1055 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
1056 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
1057 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001058}
1059
Andy Yanb21f4b62014-12-05 14:26:31 +08001060static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001061 const struct drm_display_mode *mode)
1062{
1063 u8 inv_val;
1064 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1065 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
1066
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001067 vmode->mpixelclock = mode->clock * 1000;
1068
1069 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1070
1071 /* Set up HDMI_FC_INVIDCONF */
1072 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1073 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1074 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1075
Russell Kingb91eee82015-03-27 23:27:17 +00001076 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001077 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001078 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001079
Russell Kingb91eee82015-03-27 23:27:17 +00001080 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001081 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001082 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001083
1084 inv_val |= (vmode->mdataenablepolarity ?
1085 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1086 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1087
1088 if (hdmi->vic == 39)
1089 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1090 else
Russell Kingb91eee82015-03-27 23:27:17 +00001091 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001092 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001093 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001094
Russell Kingb91eee82015-03-27 23:27:17 +00001095 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001096 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001097 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001098
Russell King05b13422015-07-21 15:35:52 +01001099 inv_val |= hdmi->sink_is_hdmi ?
1100 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1101 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001102
1103 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1104
1105 /* Set up horizontal active pixel width */
1106 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1107 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1108
1109 /* Set up vertical active lines */
1110 hdmi_writeb(hdmi, mode->vdisplay >> 8, HDMI_FC_INVACTV1);
1111 hdmi_writeb(hdmi, mode->vdisplay, HDMI_FC_INVACTV0);
1112
1113 /* Set up horizontal blanking pixel region width */
1114 hblank = mode->htotal - mode->hdisplay;
1115 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1116 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1117
1118 /* Set up vertical blanking pixel region width */
1119 vblank = mode->vtotal - mode->vdisplay;
1120 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1121
1122 /* Set up HSYNC active edge delay width (in pixel clks) */
1123 h_de_hs = mode->hsync_start - mode->hdisplay;
1124 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1125 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1126
1127 /* Set up VSYNC active edge delay (in lines) */
1128 v_de_vs = mode->vsync_start - mode->vdisplay;
1129 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1130
1131 /* Set up HSYNC active pulse width (in pixel clks) */
1132 hsync_len = mode->hsync_end - mode->hsync_start;
1133 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1134 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1135
1136 /* Set up VSYNC active edge delay (in lines) */
1137 vsync_len = mode->vsync_end - mode->vsync_start;
1138 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1139}
1140
Andy Yanb21f4b62014-12-05 14:26:31 +08001141static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001142{
1143 if (!hdmi->phy_enabled)
1144 return;
1145
Andy Yanb21f4b62014-12-05 14:26:31 +08001146 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001147 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001148
1149 hdmi->phy_enabled = false;
1150}
1151
1152/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001153static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001154{
1155 u8 clkdis;
1156
1157 /* control period minimum duration */
1158 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1159 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1160 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1161
1162 /* Set to fill TMDS data channels */
1163 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1164 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1165 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1166
1167 /* Enable pixel clock and tmds data path */
1168 clkdis = 0x7F;
1169 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1170 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1171
1172 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1173 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1174
1175 /* Enable csc path */
1176 if (is_color_space_conversion(hdmi)) {
1177 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1178 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1179 }
1180}
1181
Andy Yanb21f4b62014-12-05 14:26:31 +08001182static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001183{
Russell King812bc612013-11-04 12:42:02 +00001184 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001185}
1186
1187/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001188static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001189{
1190 int count;
1191 u8 val;
1192
1193 /* TMDS software reset */
1194 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1195
1196 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1197 if (hdmi->dev_type == IMX6DL_HDMI) {
1198 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1199 return;
1200 }
1201
1202 for (count = 0; count < 4; count++)
1203 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1204}
1205
Andy Yanb21f4b62014-12-05 14:26:31 +08001206static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001207{
1208 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1209 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1210}
1211
Andy Yanb21f4b62014-12-05 14:26:31 +08001212static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001213{
1214 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1215 HDMI_IH_MUTE_FC_STAT2);
1216}
1217
Andy Yanb21f4b62014-12-05 14:26:31 +08001218static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001219{
1220 int ret;
1221
1222 hdmi_disable_overflow_interrupts(hdmi);
1223
1224 hdmi->vic = drm_match_cea_mode(mode);
1225
1226 if (!hdmi->vic) {
1227 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001228 } else {
1229 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001230 }
1231
1232 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001233 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1234 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1235 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301236 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001237 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301238 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001239
Russell Kingd10ca822015-07-21 11:25:00 +01001240 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001241 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1242
1243 /* TODO: Get input format from IPU (via FB driver interface) */
1244 hdmi->hdmi_data.enc_in_format = RGB;
1245
1246 hdmi->hdmi_data.enc_out_format = RGB;
1247
1248 hdmi->hdmi_data.enc_color_depth = 8;
1249 hdmi->hdmi_data.pix_repet_factor = 0;
1250 hdmi->hdmi_data.hdcp_enable = 0;
1251 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1252
1253 /* HDMI Initialization Step B.1 */
1254 hdmi_av_composer(hdmi, mode);
1255
1256 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001257 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001258 if (ret)
1259 return ret;
1260
1261 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001262 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001263
Russell Kingf709ec02015-07-21 16:09:39 +01001264 if (hdmi->sink_has_audio) {
1265 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001266
1267 /* HDMI Initialization Step E - Configure audio */
1268 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1269 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001270 }
1271
1272 /* not for DVI mode */
1273 if (hdmi->sink_is_hdmi) {
1274 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001275
1276 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001277 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001278 } else {
1279 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001280 }
1281
1282 hdmi_video_packetize(hdmi);
1283 hdmi_video_csc(hdmi);
1284 hdmi_video_sample(hdmi);
1285 hdmi_tx_hdcp_config(hdmi);
1286
Andy Yanb21f4b62014-12-05 14:26:31 +08001287 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001288 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001289 hdmi_enable_overflow_interrupts(hdmi);
1290
1291 return 0;
1292}
1293
1294/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001295static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001296{
1297 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1298 HDMI_PHY_I2CM_INT_ADDR);
1299
1300 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1301 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1302 HDMI_PHY_I2CM_CTLINT_ADDR);
1303
1304 /* enable cable hot plug irq */
1305 hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
1306
1307 /* Clear Hotplug interrupts */
1308 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1309
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001310 return 0;
1311}
1312
Andy Yanb21f4b62014-12-05 14:26:31 +08001313static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001314{
1315 u8 ih_mute;
1316
1317 /*
1318 * Boot up defaults are:
1319 * HDMI_IH_MUTE = 0x03 (disabled)
1320 * HDMI_IH_MUTE_* = 0x00 (enabled)
1321 *
1322 * Disable top level interrupt bits in HDMI block
1323 */
1324 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1325 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1326 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1327
1328 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1329
1330 /* by default mask all interrupts */
1331 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1332 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1333 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1334 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1335 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1336 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1337 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1338 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1339 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1340 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1341 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1342 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1343 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1344 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1345 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1346
1347 /* Disable interrupts in the IH_MUTE_* registers */
1348 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1349 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1350 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1351 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1352 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1353 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1354 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1355 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1356 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1357 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1358
1359 /* Enable top level interrupt bits in HDMI block */
1360 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1361 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1362 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1363}
1364
Andy Yanb21f4b62014-12-05 14:26:31 +08001365static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001366{
Andy Yanb21f4b62014-12-05 14:26:31 +08001367 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001368}
1369
Andy Yanb21f4b62014-12-05 14:26:31 +08001370static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001371{
Andy Yanb21f4b62014-12-05 14:26:31 +08001372 dw_hdmi_phy_disable(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001373}
1374
Andy Yanb21f4b62014-12-05 14:26:31 +08001375static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001376 struct drm_display_mode *orig_mode,
1377 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001378{
Andy Yanb21f4b62014-12-05 14:26:31 +08001379 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001380
Russell Kingb872a8e2015-06-05 12:22:46 +01001381 mutex_lock(&hdmi->mutex);
1382
Andy Yan3d1b35a2014-12-05 14:25:05 +08001383 /* Store the display mode for plugin/DKMS poweron events */
1384 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
Russell Kingb872a8e2015-06-05 12:22:46 +01001385
1386 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001387}
1388
Andy Yanb21f4b62014-12-05 14:26:31 +08001389static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
1390 const struct drm_display_mode *mode,
1391 struct drm_display_mode *adjusted_mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001392{
1393 return true;
1394}
1395
Andy Yanb21f4b62014-12-05 14:26:31 +08001396static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001397{
Andy Yanb21f4b62014-12-05 14:26:31 +08001398 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001399
Russell Kingb872a8e2015-06-05 12:22:46 +01001400 mutex_lock(&hdmi->mutex);
1401 hdmi->disabled = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001402 dw_hdmi_poweroff(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001403 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001404}
1405
Andy Yanb21f4b62014-12-05 14:26:31 +08001406static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001407{
Andy Yanb21f4b62014-12-05 14:26:31 +08001408 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001409
Russell Kingb872a8e2015-06-05 12:22:46 +01001410 mutex_lock(&hdmi->mutex);
Andy Yanb21f4b62014-12-05 14:26:31 +08001411 dw_hdmi_poweron(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001412 hdmi->disabled = false;
1413 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001414}
1415
Andy Yanb21f4b62014-12-05 14:26:31 +08001416static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001417{
1418 /* do nothing */
1419}
1420
Andy Yanb21f4b62014-12-05 14:26:31 +08001421static enum drm_connector_status
1422dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001423{
Andy Yanb21f4b62014-12-05 14:26:31 +08001424 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001425 connector);
Russell King98dbead2014-04-18 10:46:45 +01001426
1427 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1428 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001429}
1430
Andy Yanb21f4b62014-12-05 14:26:31 +08001431static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001432{
Andy Yanb21f4b62014-12-05 14:26:31 +08001433 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001434 connector);
1435 struct edid *edid;
1436 int ret;
1437
1438 if (!hdmi->ddc)
1439 return 0;
1440
1441 edid = drm_get_edid(connector, hdmi->ddc);
1442 if (edid) {
1443 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1444 edid->width_cm, edid->height_cm);
1445
Russell King05b13422015-07-21 15:35:52 +01001446 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001447 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001448 drm_mode_connector_update_edid_property(connector, edid);
1449 ret = drm_add_edid_modes(connector, edid);
1450 kfree(edid);
1451 } else {
1452 dev_dbg(hdmi->dev, "failed to get edid\n");
1453 }
1454
1455 return 0;
1456}
1457
Andy Yan632d0352014-12-05 14:30:21 +08001458static enum drm_mode_status
1459dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1460 struct drm_display_mode *mode)
1461{
1462 struct dw_hdmi *hdmi = container_of(connector,
1463 struct dw_hdmi, connector);
1464 enum drm_mode_status mode_status = MODE_OK;
1465
Russell King8add4192015-07-22 11:14:00 +01001466 /* We don't support double-clocked modes */
1467 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1468 return MODE_BAD;
1469
Andy Yan632d0352014-12-05 14:30:21 +08001470 if (hdmi->plat_data->mode_valid)
1471 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1472
1473 return mode_status;
1474}
1475
Andy Yanb21f4b62014-12-05 14:26:31 +08001476static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001477 *connector)
1478{
Andy Yanb21f4b62014-12-05 14:26:31 +08001479 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001480 connector);
1481
Andy Yan3d1b35a2014-12-05 14:25:05 +08001482 return hdmi->encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001483}
1484
Andy Yanb21f4b62014-12-05 14:26:31 +08001485static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001486{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001487 drm_connector_unregister(connector);
1488 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001489}
1490
Andy Yanb21f4b62014-12-05 14:26:31 +08001491static struct drm_connector_funcs dw_hdmi_connector_funcs = {
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001492 .dpms = drm_helper_connector_dpms,
1493 .fill_modes = drm_helper_probe_single_connector_modes,
Andy Yanb21f4b62014-12-05 14:26:31 +08001494 .detect = dw_hdmi_connector_detect,
1495 .destroy = dw_hdmi_connector_destroy,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001496};
1497
Andy Yanb21f4b62014-12-05 14:26:31 +08001498static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
1499 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001500 .mode_valid = dw_hdmi_connector_mode_valid,
Andy Yanb21f4b62014-12-05 14:26:31 +08001501 .best_encoder = dw_hdmi_connector_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001502};
1503
Andy Yanb21f4b62014-12-05 14:26:31 +08001504struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
1505 .enable = dw_hdmi_bridge_enable,
1506 .disable = dw_hdmi_bridge_disable,
1507 .pre_enable = dw_hdmi_bridge_nop,
1508 .post_disable = dw_hdmi_bridge_nop,
1509 .mode_set = dw_hdmi_bridge_mode_set,
1510 .mode_fixup = dw_hdmi_bridge_mode_fixup,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001511};
1512
Andy Yanb21f4b62014-12-05 14:26:31 +08001513static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001514{
Andy Yanb21f4b62014-12-05 14:26:31 +08001515 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001516 u8 intr_stat;
1517
1518 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1519 if (intr_stat)
1520 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1521
1522 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1523}
1524
Andy Yanb21f4b62014-12-05 14:26:31 +08001525static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001526{
Andy Yanb21f4b62014-12-05 14:26:31 +08001527 struct dw_hdmi *hdmi = dev_id;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001528 u8 intr_stat;
1529 u8 phy_int_pol;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001530
1531 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1532
1533 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
1534
1535 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001536 hdmi_modb(hdmi, ~phy_int_pol, HDMI_PHY_HPD, HDMI_PHY_POL0);
1537 mutex_lock(&hdmi->mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001538 if (phy_int_pol & HDMI_PHY_HPD) {
1539 dev_dbg(hdmi->dev, "EVENT=plugin\n");
1540
Russell Kingb872a8e2015-06-05 12:22:46 +01001541 if (!hdmi->disabled)
1542 dw_hdmi_poweron(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001543 } else {
1544 dev_dbg(hdmi->dev, "EVENT=plugout\n");
1545
Russell Kingb872a8e2015-06-05 12:22:46 +01001546 if (!hdmi->disabled)
1547 dw_hdmi_poweroff(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001548 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001549 mutex_unlock(&hdmi->mutex);
Russell King4b9bcaa2015-06-06 00:12:41 +01001550 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001551 }
1552
1553 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingd94905e2013-11-03 22:23:24 +00001554 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001555
1556 return IRQ_HANDLED;
1557}
1558
Andy Yanb21f4b62014-12-05 14:26:31 +08001559static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001560{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001561 struct drm_encoder *encoder = hdmi->encoder;
1562 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001563 int ret;
1564
Andy Yan3d1b35a2014-12-05 14:25:05 +08001565 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1566 if (!bridge) {
1567 DRM_ERROR("Failed to allocate drm bridge\n");
1568 return -ENOMEM;
1569 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001570
Andy Yan3d1b35a2014-12-05 14:25:05 +08001571 hdmi->bridge = bridge;
1572 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001573 bridge->funcs = &dw_hdmi_bridge_funcs;
1574 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001575 if (ret) {
1576 DRM_ERROR("Failed to initialize bridge with drm\n");
1577 return -EINVAL;
1578 }
1579
1580 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001581 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001582
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001583 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001584 &dw_hdmi_connector_helper_funcs);
1585 drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
Russell King1b3f7672013-11-03 13:30:48 +00001586 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001587
Andy Yan3d1b35a2014-12-05 14:25:05 +08001588 hdmi->connector.encoder = encoder;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001589
Andy Yan3d1b35a2014-12-05 14:25:05 +08001590 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001591
1592 return 0;
1593}
1594
Andy Yanb21f4b62014-12-05 14:26:31 +08001595int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001596 void *data, struct drm_encoder *encoder,
1597 struct resource *iores, int irq,
1598 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001599{
Russell King1b3f7672013-11-03 13:30:48 +00001600 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001601 struct device_node *np = dev->of_node;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001602 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001603 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001604 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001605 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001606
Russell King17b50012013-11-03 11:23:34 +00001607 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001608 if (!hdmi)
1609 return -ENOMEM;
1610
Andy Yan3d1b35a2014-12-05 14:25:05 +08001611 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001612 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001613 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001614 hdmi->sample_rate = 48000;
1615 hdmi->ratio = 100;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001616 hdmi->encoder = encoder;
Russell Kingb872a8e2015-06-05 12:22:46 +01001617 hdmi->disabled = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001618
Russell Kingb872a8e2015-06-05 12:22:46 +01001619 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001620 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001621 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001622
Andy Yan0cd9d142014-12-05 14:28:24 +08001623 of_property_read_u32(np, "reg-io-width", &val);
1624
1625 switch (val) {
1626 case 4:
1627 hdmi->write = dw_hdmi_writel;
1628 hdmi->read = dw_hdmi_readl;
1629 break;
1630 case 1:
1631 hdmi->write = dw_hdmi_writeb;
1632 hdmi->read = dw_hdmi_readb;
1633 break;
1634 default:
1635 dev_err(dev, "reg-io-width must be 1 or 4\n");
1636 return -EINVAL;
1637 }
1638
Philipp Zabelb5d45902014-03-05 10:20:56 +01001639 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001640 if (ddc_node) {
1641 hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001642 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001643 if (!hdmi->ddc) {
1644 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1645 return -EPROBE_DEFER;
1646 }
1647
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001648 } else {
1649 dev_dbg(hdmi->dev, "no ddc property found\n");
1650 }
1651
Russell King17b50012013-11-03 11:23:34 +00001652 hdmi->regs = devm_ioremap_resource(dev, iores);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001653 if (IS_ERR(hdmi->regs))
1654 return PTR_ERR(hdmi->regs);
1655
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001656 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1657 if (IS_ERR(hdmi->isfr_clk)) {
1658 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001659 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001660 return ret;
1661 }
1662
1663 ret = clk_prepare_enable(hdmi->isfr_clk);
1664 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001665 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001666 return ret;
1667 }
1668
1669 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1670 if (IS_ERR(hdmi->iahb_clk)) {
1671 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001672 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001673 goto err_isfr;
1674 }
1675
1676 ret = clk_prepare_enable(hdmi->iahb_clk);
1677 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001678 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001679 goto err_isfr;
1680 }
1681
1682 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001683 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001684 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1685 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1686 hdmi_readb(hdmi, HDMI_REVISION_ID),
1687 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1688 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001689
1690 initialize_hdmi_ih_mutes(hdmi);
1691
Philipp Zabel639a2022015-01-07 13:43:50 +01001692 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1693 dw_hdmi_irq, IRQF_SHARED,
1694 dev_name(dev), hdmi);
1695 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001696 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001697
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001698 /*
1699 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1700 * N and cts values before enabling phy
1701 */
1702 hdmi_init_clk_regenerator(hdmi);
1703
1704 /*
1705 * Configure registers related to HDMI interrupt
1706 * generation before registering IRQ.
1707 */
1708 hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
1709
1710 /* Clear Hotplug interrupts */
1711 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
1712
Andy Yanb21f4b62014-12-05 14:26:31 +08001713 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001714 if (ret)
1715 goto err_iahb;
1716
Andy Yanb21f4b62014-12-05 14:26:31 +08001717 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001718 if (ret)
1719 goto err_iahb;
1720
Russell Kingd94905e2013-11-03 22:23:24 +00001721 /* Unmute interrupts */
1722 hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001723
Russell King17b50012013-11-03 11:23:34 +00001724 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001725
1726 return 0;
1727
1728err_iahb:
1729 clk_disable_unprepare(hdmi->iahb_clk);
1730err_isfr:
1731 clk_disable_unprepare(hdmi->isfr_clk);
1732
1733 return ret;
1734}
Andy Yanb21f4b62014-12-05 14:26:31 +08001735EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001736
Andy Yanb21f4b62014-12-05 14:26:31 +08001737void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001738{
Andy Yanb21f4b62014-12-05 14:26:31 +08001739 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001740
Russell Kingd94905e2013-11-03 22:23:24 +00001741 /* Disable all interrupts */
1742 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1743
Russell King1b3f7672013-11-03 13:30:48 +00001744 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001745 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001746
1747 clk_disable_unprepare(hdmi->iahb_clk);
1748 clk_disable_unprepare(hdmi->isfr_clk);
1749 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001750}
Andy Yanb21f4b62014-12-05 14:26:31 +08001751EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001752
1753MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001754MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1755MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001756MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001757MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001758MODULE_ALIAS("platform:dw-hdmi");