blob: 04430d4c99c9051dec532731a120091172ba37c3 [file] [log] [blame]
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivib2b89f52014-11-14 08:52:29 -080024/**
25 * DOC: Panel Self Refresh (PSR/SRD)
26 *
27 * Since Haswell Display controller supports Panel Self-Refresh on display
28 * panels witch have a remote frame buffer (RFB) implemented according to PSR
29 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
30 * when system is idle but display is on as it eliminates display refresh
31 * request to DDR memory completely as long as the frame buffer for that
32 * display is unchanged.
33 *
34 * Panel Self Refresh must be supported by both Hardware (source) and
35 * Panel (sink).
36 *
37 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
38 * to power down the link and memory controller. For DSI panels the same idea
39 * is called "manual mode".
40 *
41 * The implementation uses the hardware-based PSR support which automatically
42 * enters/exits self-refresh mode. The hardware takes care of sending the
43 * required DP aux message and could even retrain the link (that part isn't
44 * enabled yet though). The hardware also keeps track of any frontbuffer
45 * changes to know when to exit self-refresh mode again. Unfortunately that
46 * part doesn't work too well, hence why the i915 PSR support uses the
47 * software frontbuffer tracking to make sure it doesn't miss a screen
48 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
49 * get called by the frontbuffer tracking code. Note that because of locking
50 * issues the self-refresh re-enable code is done from a work queue, which
51 * must be correctly synchronized/cancelled when shutting down the pipe."
52 */
53
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080054#include <drm/drmP.h>
55
56#include "intel_drv.h"
57#include "i915_drv.h"
58
Dhinakaran Pandiyanb891d5e2018-02-23 14:15:15 -080059static inline enum intel_display_power_domain
60psr_aux_domain(struct intel_dp *intel_dp)
61{
62 /* CNL HW requires corresponding AUX IOs to be powered up for PSR.
63 * However, for non-A AUX ports the corresponding non-EDP transcoders
64 * would have already enabled power well 2 and DC_OFF. This means we can
65 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
66 * specific AUX_IO reference without powering up any extra wells.
67 * Note that PSR is enabled only on Port A even though this function
68 * returns the correct domain for other ports too.
69 */
70 return intel_dp->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
71 intel_dp->aux_power_domain;
72}
73
74static void psr_aux_io_power_get(struct intel_dp *intel_dp)
75{
76 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
78
79 if (INTEL_GEN(dev_priv) < 10)
80 return;
81
82 intel_display_power_get(dev_priv, psr_aux_domain(intel_dp));
83}
84
85static void psr_aux_io_power_put(struct intel_dp *intel_dp)
86{
87 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
88 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
89
90 if (INTEL_GEN(dev_priv) < 10)
91 return;
92
93 intel_display_power_put(dev_priv, psr_aux_domain(intel_dp));
94}
95
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080096static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
97{
Chris Wilsonfac5e232016-07-04 11:34:36 +010098 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -080099 uint32_t val;
100
101 val = I915_READ(VLV_PSRSTAT(pipe)) &
102 VLV_EDP_PSR_CURR_STATE_MASK;
103 return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
104 (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
105}
106
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300107static void vlv_psr_setup_vsc(struct intel_dp *intel_dp,
108 const struct intel_crtc_state *crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800109{
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300110 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
111 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800112 uint32_t val;
113
114 /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300115 val = I915_READ(VLV_VSCSDP(crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800116 val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
117 val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300118 I915_WRITE(VLV_VSCSDP(crtc->pipe), val);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800119}
120
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700121static void hsw_psr_setup_vsc(struct intel_dp *intel_dp,
122 const struct intel_crtc_state *crtc_state)
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530123{
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530124 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300125 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
126 struct edp_vsc_psr psr_vsc;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530127
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700128 if (dev_priv->psr.psr2_support) {
129 /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
130 memset(&psr_vsc, 0, sizeof(psr_vsc));
131 psr_vsc.sdp_header.HB0 = 0;
132 psr_vsc.sdp_header.HB1 = 0x7;
133 if (dev_priv->psr.colorimetry_support &&
134 dev_priv->psr.y_cord_support) {
135 psr_vsc.sdp_header.HB2 = 0x5;
136 psr_vsc.sdp_header.HB3 = 0x13;
137 } else if (dev_priv->psr.y_cord_support) {
138 psr_vsc.sdp_header.HB2 = 0x4;
139 psr_vsc.sdp_header.HB3 = 0xe;
140 } else {
141 psr_vsc.sdp_header.HB2 = 0x3;
142 psr_vsc.sdp_header.HB3 = 0xc;
143 }
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530144 } else {
Rodrigo Vivi2ce4df82017-09-07 16:00:35 -0700145 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
146 memset(&psr_vsc, 0, sizeof(psr_vsc));
147 psr_vsc.sdp_header.HB0 = 0;
148 psr_vsc.sdp_header.HB1 = 0x7;
149 psr_vsc.sdp_header.HB2 = 0x2;
150 psr_vsc.sdp_header.HB3 = 0x8;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530151 }
152
Ville Syrjälä1d776532017-10-13 22:40:51 +0300153 intel_dig_port->write_infoframe(&intel_dig_port->base.base, crtc_state,
154 DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530155}
156
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800157static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
158{
159 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
Durgadoss R670b90d2015-03-27 17:21:32 +0530160 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800161}
162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200163static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
164 enum port port)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200165{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +0000166 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200167 return DP_AUX_CH_CTL(port);
168 else
169 return EDP_PSR_AUX_CTL;
170}
171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200172static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
173 enum port port, int index)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200174{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +0000175 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200176 return DP_AUX_CH_DATA(port, index);
177 else
178 return EDP_PSR_AUX_DATA(index);
179}
180
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800181static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800182{
183 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
184 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100185 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800186 uint32_t aux_clock_divider;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200187 i915_reg_t aux_ctl_reg;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800188 static const uint8_t aux_msg[] = {
189 [0] = DP_AUX_NATIVE_WRITE << 4,
190 [1] = DP_SET_POWER >> 8,
191 [2] = DP_SET_POWER & 0xff,
192 [3] = 1 - 1,
193 [4] = DP_SET_POWER_D0,
194 };
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200195 enum port port = dig_port->base.port;
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200196 u32 aux_ctl;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800197 int i;
198
199 BUILD_BUG_ON(sizeof(aux_msg) > 20);
200
201 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
202
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530203 /* Enable AUX frame sync at sink */
204 if (dev_priv->psr.aux_frame_sync)
205 drm_dp_dpcd_writeb(&intel_dp->aux,
206 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
207 DP_AUX_FRAME_SYNC_ENABLE);
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530208 /* Enable ALPM at sink for psr2 */
209 if (dev_priv->psr.psr2_support && dev_priv->psr.alpm)
210 drm_dp_dpcd_writeb(&intel_dp->aux,
211 DP_RECEIVER_ALPM_CONFIG,
212 DP_ALPM_ENABLE);
Daniel Vetter6f32ea72016-05-18 18:47:14 +0200213 if (dev_priv->psr.link_standby)
214 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
215 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
216 else
217 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
218 DP_PSR_ENABLE);
219
Ville Syrjälä1f380892015-11-11 20:34:16 +0200220 aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
Sonika Jindale3d99842015-01-22 14:30:54 +0530221
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800222 /* Setup AUX registers */
223 for (i = 0; i < sizeof(aux_msg); i += 4)
Ville Syrjälä1f380892015-11-11 20:34:16 +0200224 I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800225 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
226
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200227 aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
228 aux_clock_divider);
229 I915_WRITE(aux_ctl_reg, aux_ctl);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800230}
231
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300232static void vlv_psr_enable_source(struct intel_dp *intel_dp,
233 const struct intel_crtc_state *crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800234{
235 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300236 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
237 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800238
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700239 /* Transition from PSR_state 0 (disabled) to PSR_state 1 (inactive) */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300240 I915_WRITE(VLV_PSRCTL(crtc->pipe),
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800241 VLV_EDP_PSR_MODE_SW_TIMER |
242 VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
243 VLV_EDP_PSR_ENABLE);
244}
245
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800246static void vlv_psr_activate(struct intel_dp *intel_dp)
247{
248 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
249 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100250 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800251 struct drm_crtc *crtc = dig_port->base.base.crtc;
252 enum pipe pipe = to_intel_crtc(crtc)->pipe;
253
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700254 /*
255 * Let's do the transition from PSR_state 1 (inactive) to
256 * PSR_state 2 (transition to active - static frame transmission).
257 * Then Hardware is responsible for the transition to
258 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update).
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800259 */
260 I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
261 VLV_EDP_PSR_ACTIVE_ENTRY);
262}
263
Rodrigo Vivied63d242017-09-07 16:00:33 -0700264static void hsw_activate_psr1(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800265{
266 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
267 struct drm_device *dev = dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100268 struct drm_i915_private *dev_priv = to_i915(dev);
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530269
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800270 uint32_t max_sleep_time = 0x1f;
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700271 /*
272 * Let's respect VBT in case VBT asks a higher idle_frame value.
273 * Let's use 6 as the minimum to cover all known cases including
274 * the off-by-one issue that HW has in some cases. Also there are
275 * cases where sink should be able to train
276 * with the 5 or 6 idle patterns.
Rodrigo Vivid44b4dc2014-11-14 08:52:31 -0800277 */
Rodrigo Vivi40918e02016-09-07 17:42:31 -0700278 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
Daniel Vetter50db1392016-05-18 18:47:11 +0200279 uint32_t val = EDP_PSR_ENABLE;
280
281 val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
282 val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800283
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100284 if (IS_HASWELL(dev_priv))
Rodrigo Vivi7370c682015-12-11 16:31:31 -0800285 val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800286
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800287 if (dev_priv->psr.link_standby)
288 val |= EDP_PSR_LINK_STANDBY;
289
Daniel Vetter50db1392016-05-18 18:47:11 +0200290 if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
291 val |= EDP_PSR_TP1_TIME_2500us;
292 else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
293 val |= EDP_PSR_TP1_TIME_500us;
294 else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
295 val |= EDP_PSR_TP1_TIME_100us;
296 else
297 val |= EDP_PSR_TP1_TIME_0us;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530298
Daniel Vetter50db1392016-05-18 18:47:11 +0200299 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
300 val |= EDP_PSR_TP2_TP3_TIME_2500us;
301 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
302 val |= EDP_PSR_TP2_TP3_TIME_500us;
303 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
304 val |= EDP_PSR_TP2_TP3_TIME_100us;
305 else
306 val |= EDP_PSR_TP2_TP3_TIME_0us;
307
308 if (intel_dp_source_supports_hbr2(intel_dp) &&
309 drm_dp_tps3_supported(intel_dp->dpcd))
310 val |= EDP_PSR_TP1_TP3_SEL;
311 else
312 val |= EDP_PSR_TP1_TP2_SEL;
313
Jim Bride912d6412017-08-08 14:51:34 -0700314 val |= I915_READ(EDP_PSR_CTL) & EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK;
Daniel Vetter50db1392016-05-18 18:47:11 +0200315 I915_WRITE(EDP_PSR_CTL, val);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530316}
Daniel Vetter50db1392016-05-18 18:47:11 +0200317
Rodrigo Vivied63d242017-09-07 16:00:33 -0700318static void hsw_activate_psr2(struct intel_dp *intel_dp)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530319{
320 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
321 struct drm_device *dev = dig_port->base.base.dev;
322 struct drm_i915_private *dev_priv = to_i915(dev);
323 /*
324 * Let's respect VBT in case VBT asks a higher idle_frame value.
325 * Let's use 6 as the minimum to cover all known cases including
326 * the off-by-one issue that HW has in some cases. Also there are
327 * cases where sink should be able to train
328 * with the 5 or 6 idle patterns.
329 */
330 uint32_t idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
331 uint32_t val;
vathsala nagaraju977da082017-09-26 15:29:13 +0530332 uint8_t sink_latency;
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530333
334 val = idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
Daniel Vetter50db1392016-05-18 18:47:11 +0200335
336 /* FIXME: selective update is probably totally broken because it doesn't
337 * mesh at all with our frontbuffer tracking. And the hw alone isn't
338 * good enough. */
Nagaraju, Vathsala64332262017-01-13 06:01:24 +0530339 val |= EDP_PSR2_ENABLE |
vathsala nagaraju977da082017-09-26 15:29:13 +0530340 EDP_SU_TRACK_ENABLE;
341
342 if (drm_dp_dpcd_readb(&intel_dp->aux,
343 DP_SYNCHRONIZATION_LATENCY_IN_SINK,
344 &sink_latency) == 1) {
345 sink_latency &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
346 } else {
347 sink_latency = 0;
348 }
349 val |= EDP_PSR2_FRAME_BEFORE_SU(sink_latency + 1);
Daniel Vetter50db1392016-05-18 18:47:11 +0200350
351 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
352 val |= EDP_PSR2_TP2_TIME_2500;
353 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
354 val |= EDP_PSR2_TP2_TIME_500;
355 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
356 val |= EDP_PSR2_TP2_TIME_100;
357 else
358 val |= EDP_PSR2_TP2_TIME_50;
359
360 I915_WRITE(EDP_PSR2_CTL, val);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800361}
362
Rodrigo Vivied63d242017-09-07 16:00:33 -0700363static void hsw_psr_activate(struct intel_dp *intel_dp)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530364{
365 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
366 struct drm_device *dev = dig_port->base.base.dev;
367 struct drm_i915_private *dev_priv = to_i915(dev);
368
Rodrigo Vivied63d242017-09-07 16:00:33 -0700369 /* On HSW+ after we enable PSR on source it will activate it
370 * as soon as it match configure idle_frame count. So
371 * we just actually enable it here on activation time.
372 */
373
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530374 /* psr1 and psr2 are mutually exclusive.*/
375 if (dev_priv->psr.psr2_support)
Rodrigo Vivied63d242017-09-07 16:00:33 -0700376 hsw_activate_psr2(intel_dp);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530377 else
Rodrigo Vivied63d242017-09-07 16:00:33 -0700378 hsw_activate_psr1(intel_dp);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530379}
380
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300381void intel_psr_compute_config(struct intel_dp *intel_dp,
382 struct intel_crtc_state *crtc_state)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800383{
384 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300385 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300386 const struct drm_display_mode *adjusted_mode =
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300387 &crtc_state->base.adjusted_mode;
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300388 int psr_setup_time;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800389
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -0800390 if (!CAN_PSR(dev_priv))
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300391 return;
392
393 if (!i915_modparams.enable_psr) {
394 DRM_DEBUG_KMS("PSR disable by flag\n");
395 return;
396 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800397
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800398 /*
399 * HSW spec explicitly says PSR is tied to port A.
400 * BDW+ platforms with DDI implementation of PSR have different
401 * PSR registers per transcoder and we only implement transcoder EDP
402 * ones. Since by Display design transcoder EDP is tied to port A
403 * we can safely escape based on the port A.
404 */
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200405 if (HAS_DDI(dev_priv) && dig_port->base.port != PORT_A) {
Rodrigo Vividc9b5a02016-02-01 12:02:06 -0800406 DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300407 return;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800408 }
409
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100410 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800411 !dev_priv->psr.link_standby) {
412 DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300413 return;
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800414 }
415
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100416 if (IS_HASWELL(dev_priv) &&
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300417 I915_READ(HSW_STEREO_3D_CTL(crtc_state->cpu_transcoder)) &
Rodrigo Vivic8e68b72015-01-12 10:14:29 -0800418 S3D_ENABLE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800419 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300420 return;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800421 }
422
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +0100423 if (IS_HASWELL(dev_priv) &&
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300424 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800425 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300426 return;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800427 }
428
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300429 psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
430 if (psr_setup_time < 0) {
431 DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
432 intel_dp->psr_dpcd[1]);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300433 return;
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300434 }
435
436 if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
437 adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
438 DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
439 psr_setup_time);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300440 return;
441 }
442
443 /*
444 * FIXME psr2_support is messed up. It's both computed
445 * dynamically during PSR enable, and extracted from sink
446 * caps during eDP detection.
447 */
448 if (!dev_priv->psr.psr2_support) {
449 crtc_state->has_psr = true;
450 return;
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +0300451 }
452
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530453 /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300454 if (adjusted_mode->crtc_hdisplay > 3200 ||
455 adjusted_mode->crtc_vdisplay > 2000) {
456 DRM_DEBUG_KMS("PSR2 disabled, panel resolution too big\n");
457 return;
Nagaraju, Vathsalaacf45d12017-01-10 12:32:26 +0530458 }
459
Nagaraju, Vathsala18b9bf32017-01-12 03:58:30 +0530460 /*
461 * FIXME:enable psr2 only for y-cordinate psr2 panels
462 * After gtc implementation , remove this restriction.
463 */
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300464 if (!dev_priv->psr.y_cord_support) {
Nagaraju, Vathsala18b9bf32017-01-12 03:58:30 +0530465 DRM_DEBUG_KMS("PSR2 disabled, panel does not support Y coordinate\n");
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300466 return;
Nagaraju, Vathsala18b9bf32017-01-12 03:58:30 +0530467 }
468
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300469 crtc_state->has_psr = true;
470 crtc_state->has_psr2 = true;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800471}
472
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800473static void intel_psr_activate(struct intel_dp *intel_dp)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800474{
475 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
476 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100477 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800478
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530479 if (dev_priv->psr.psr2_support)
480 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
481 else
482 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800483 WARN_ON(dev_priv->psr.active);
484 lockdep_assert_held(&dev_priv->psr.lock);
485
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700486 dev_priv->psr.activate(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800487 dev_priv->psr.active = true;
488}
489
Rodrigo Vivi4d1fa222017-09-07 16:00:36 -0700490static void hsw_psr_enable_source(struct intel_dp *intel_dp,
491 const struct intel_crtc_state *crtc_state)
492{
493 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
494 struct drm_device *dev = dig_port->base.base.dev;
495 struct drm_i915_private *dev_priv = to_i915(dev);
496 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
497 u32 chicken;
498
Dhinakaran Pandiyanb891d5e2018-02-23 14:15:15 -0800499 psr_aux_io_power_get(intel_dp);
500
Rodrigo Vivi4d1fa222017-09-07 16:00:36 -0700501 if (dev_priv->psr.psr2_support) {
502 chicken = PSR2_VSC_ENABLE_PROG_HEADER;
503 if (dev_priv->psr.y_cord_support)
504 chicken |= PSR2_ADD_VERTICAL_LINE_COUNT;
505 I915_WRITE(CHICKEN_TRANS(cpu_transcoder), chicken);
506
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800507 I915_WRITE(EDP_PSR_DEBUG,
Rodrigo Vivi4d1fa222017-09-07 16:00:36 -0700508 EDP_PSR_DEBUG_MASK_MEMUP |
509 EDP_PSR_DEBUG_MASK_HPD |
510 EDP_PSR_DEBUG_MASK_LPSP |
511 EDP_PSR_DEBUG_MASK_MAX_SLEEP |
512 EDP_PSR_DEBUG_MASK_DISP_REG_WRITE);
513 } else {
514 /*
515 * Per Spec: Avoid continuous PSR exit by masking MEMUP
516 * and HPD. also mask LPSP to avoid dependency on other
517 * drivers that might block runtime_pm besides
518 * preventing other hw tracking issues now we can rely
519 * on frontbuffer tracking.
520 */
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800521 I915_WRITE(EDP_PSR_DEBUG,
Rodrigo Vivi4d1fa222017-09-07 16:00:36 -0700522 EDP_PSR_DEBUG_MASK_MEMUP |
523 EDP_PSR_DEBUG_MASK_HPD |
524 EDP_PSR_DEBUG_MASK_LPSP);
525 }
526}
527
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800528/**
529 * intel_psr_enable - Enable PSR
530 * @intel_dp: Intel DP
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300531 * @crtc_state: new CRTC state
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800532 *
533 * This function can only be called after the pipe is fully trained and enabled.
534 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300535void intel_psr_enable(struct intel_dp *intel_dp,
536 const struct intel_crtc_state *crtc_state)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800537{
538 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
539 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100540 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800541
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300542 if (!crtc_state->has_psr)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800543 return;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800544
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -0800545 if (WARN_ON(!CAN_PSR(dev_priv)))
546 return;
547
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -0700548 WARN_ON(dev_priv->drrs.dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800549 mutex_lock(&dev_priv->psr.lock);
550 if (dev_priv->psr.enabled) {
551 DRM_DEBUG_KMS("PSR already in use\n");
552 goto unlock;
553 }
554
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300555 dev_priv->psr.psr2_support = crtc_state->has_psr2;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800556 dev_priv->psr.busy_frontbuffer_bits = 0;
557
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700558 dev_priv->psr.setup_vsc(intel_dp, crtc_state);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700559 dev_priv->psr.enable_sink(intel_dp);
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700560 dev_priv->psr.enable_source(intel_dp, crtc_state);
Rodrigo Vivi29d1efe2017-09-07 16:00:38 -0700561 dev_priv->psr.enabled = intel_dp;
562
563 if (INTEL_GEN(dev_priv) >= 9) {
564 intel_psr_activate(intel_dp);
565 } else {
566 /*
567 * FIXME: Activation should happen immediately since this
568 * function is just called after pipe is fully trained and
569 * enabled.
570 * However on some platforms we face issues when first
571 * activation follows a modeset so quickly.
572 * - On VLV/CHV we get bank screen on first activation
573 * - On HSW/BDW we get a recoverable frozen screen until
574 * next exit-activate sequence.
575 */
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800576 schedule_delayed_work(&dev_priv->psr.work,
577 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
Rodrigo Vivi29d1efe2017-09-07 16:00:38 -0700578 }
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800579
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800580unlock:
581 mutex_unlock(&dev_priv->psr.lock);
582}
583
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300584static void vlv_psr_disable(struct intel_dp *intel_dp,
585 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800586{
587 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
588 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100589 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300590 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800591 uint32_t val;
592
593 if (dev_priv->psr.active) {
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700594 /* Put VLV PSR back to PSR_state 0 (disabled). */
Chris Wilsoneb0241c2016-06-30 15:33:26 +0100595 if (intel_wait_for_register(dev_priv,
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300596 VLV_PSRSTAT(crtc->pipe),
Chris Wilsoneb0241c2016-06-30 15:33:26 +0100597 VLV_EDP_PSR_IN_TRANS,
598 0,
599 1))
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800600 WARN(1, "PSR transition took longer than expected\n");
601
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300602 val = I915_READ(VLV_PSRCTL(crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800603 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
604 val &= ~VLV_EDP_PSR_ENABLE;
605 val &= ~VLV_EDP_PSR_MODE_MASK;
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300606 I915_WRITE(VLV_PSRCTL(crtc->pipe), val);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800607
608 dev_priv->psr.active = false;
609 } else {
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300610 WARN_ON(vlv_is_psr_active_on_pipe(dev, crtc->pipe));
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800611 }
612}
613
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300614static void hsw_psr_disable(struct intel_dp *intel_dp,
615 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800616{
617 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
618 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100619 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800620
621 if (dev_priv->psr.active) {
Dhinakaran Pandiyan14c65472017-12-19 20:35:20 -0800622 i915_reg_t psr_status;
Chris Wilson77affa32017-01-16 13:06:22 +0000623 u32 psr_status_mask;
624
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530625 if (dev_priv->psr.aux_frame_sync)
626 drm_dp_dpcd_writeb(&intel_dp->aux,
627 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
628 0);
629
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530630 if (dev_priv->psr.psr2_support) {
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800631 psr_status = EDP_PSR2_STATUS;
Chris Wilson77affa32017-01-16 13:06:22 +0000632 psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
633
Dhinakaran Pandiyan14c65472017-12-19 20:35:20 -0800634 I915_WRITE(EDP_PSR2_CTL,
635 I915_READ(EDP_PSR2_CTL) &
Chris Wilson77affa32017-01-16 13:06:22 +0000636 ~(EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE));
637
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530638 } else {
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800639 psr_status = EDP_PSR_STATUS;
Chris Wilson77affa32017-01-16 13:06:22 +0000640 psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
641
Dhinakaran Pandiyan14c65472017-12-19 20:35:20 -0800642 I915_WRITE(EDP_PSR_CTL,
643 I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530644 }
Chris Wilson77affa32017-01-16 13:06:22 +0000645
646 /* Wait till PSR is idle */
647 if (intel_wait_for_register(dev_priv,
Dhinakaran Pandiyan14c65472017-12-19 20:35:20 -0800648 psr_status, psr_status_mask, 0,
Chris Wilson77affa32017-01-16 13:06:22 +0000649 2000))
650 DRM_ERROR("Timed out waiting for PSR Idle State\n");
651
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800652 dev_priv->psr.active = false;
653 } else {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530654 if (dev_priv->psr.psr2_support)
655 WARN_ON(I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE);
656 else
657 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800658 }
Dhinakaran Pandiyanb891d5e2018-02-23 14:15:15 -0800659
660 psr_aux_io_power_put(intel_dp);
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800661}
662
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800663/**
664 * intel_psr_disable - Disable PSR
665 * @intel_dp: Intel DP
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300666 * @old_crtc_state: old CRTC state
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800667 *
668 * This function needs to be called before disabling pipe.
669 */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +0300670void intel_psr_disable(struct intel_dp *intel_dp,
671 const struct intel_crtc_state *old_crtc_state)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800672{
673 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
674 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100675 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800676
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300677 if (!old_crtc_state->has_psr)
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700678 return;
679
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -0800680 if (WARN_ON(!CAN_PSR(dev_priv)))
681 return;
682
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800683 mutex_lock(&dev_priv->psr.lock);
684 if (!dev_priv->psr.enabled) {
685 mutex_unlock(&dev_priv->psr.lock);
686 return;
687 }
688
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700689 dev_priv->psr.disable_source(intel_dp, old_crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800690
Rodrigo Vivib6e4d532015-11-23 14:19:32 -0800691 /* Disable PSR on Sink */
692 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
693
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800694 dev_priv->psr.enabled = NULL;
695 mutex_unlock(&dev_priv->psr.lock);
696
697 cancel_delayed_work_sync(&dev_priv->psr.work);
698}
699
700static void intel_psr_work(struct work_struct *work)
701{
702 struct drm_i915_private *dev_priv =
703 container_of(work, typeof(*dev_priv), psr.work.work);
704 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800705 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
706 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800707
708 /* We have to make sure PSR is ready for re-enable
709 * otherwise it keeps disabled until next full enable/disable cycle.
710 * PSR might take some time to get fully disabled
711 * and be ready for re-enable.
712 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300713 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530714 if (dev_priv->psr.psr2_support) {
715 if (intel_wait_for_register(dev_priv,
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800716 EDP_PSR2_STATUS,
717 EDP_PSR2_STATUS_STATE_MASK,
718 0,
719 50)) {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530720 DRM_ERROR("Timed out waiting for PSR2 Idle for re-enable\n");
721 return;
722 }
723 } else {
724 if (intel_wait_for_register(dev_priv,
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -0800725 EDP_PSR_STATUS,
726 EDP_PSR_STATUS_STATE_MASK,
727 0,
728 50)) {
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530729 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
730 return;
731 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800732 }
733 } else {
Chris Wilson12bb6312016-06-30 15:33:28 +0100734 if (intel_wait_for_register(dev_priv,
735 VLV_PSRSTAT(pipe),
736 VLV_EDP_PSR_IN_TRANS,
737 0,
738 1)) {
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800739 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
740 return;
741 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800742 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800743 mutex_lock(&dev_priv->psr.lock);
744 intel_dp = dev_priv->psr.enabled;
745
746 if (!intel_dp)
747 goto unlock;
748
749 /*
750 * The delayed work can race with an invalidate hence we need to
751 * recheck. Since psr_flush first clears this and then reschedules we
752 * won't ever miss a flush when bailing out here.
753 */
754 if (dev_priv->psr.busy_frontbuffer_bits)
755 goto unlock;
756
Rodrigo Vivie2bbc342014-11-19 07:37:00 -0800757 intel_psr_activate(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800758unlock:
759 mutex_unlock(&dev_priv->psr.lock);
760}
761
Chris Wilson5748b6a2016-08-04 16:32:38 +0100762static void intel_psr_exit(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800763{
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800764 struct intel_dp *intel_dp = dev_priv->psr.enabled;
765 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
766 enum pipe pipe = to_intel_crtc(crtc)->pipe;
767 u32 val;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800768
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800769 if (!dev_priv->psr.active)
770 return;
771
Chris Wilson5748b6a2016-08-04 16:32:38 +0100772 if (HAS_DDI(dev_priv)) {
Nagaraju, Vathsalaf40c4842017-01-11 20:44:33 +0530773 if (dev_priv->psr.aux_frame_sync)
774 drm_dp_dpcd_writeb(&intel_dp->aux,
775 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
776 0);
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +0530777 if (dev_priv->psr.psr2_support) {
778 val = I915_READ(EDP_PSR2_CTL);
779 WARN_ON(!(val & EDP_PSR2_ENABLE));
780 I915_WRITE(EDP_PSR2_CTL, val & ~EDP_PSR2_ENABLE);
781 } else {
782 val = I915_READ(EDP_PSR_CTL);
783 WARN_ON(!(val & EDP_PSR_ENABLE));
784 I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
785 }
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800786 } else {
787 val = I915_READ(VLV_PSRCTL(pipe));
788
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700789 /*
790 * Here we do the transition drirectly from
791 * PSR_state 3 (active - no Remote Frame Buffer (RFB) update) to
792 * PSR_state 5 (exit).
793 * PSR State 4 (active with single frame update) can be skipped.
794 * On PSR_state 5 (exit) Hardware is responsible to transition
795 * back to PSR_state 1 (inactive).
796 * Now we are at Same state after vlv_psr_enable_source.
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800797 */
798 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
799 I915_WRITE(VLV_PSRCTL(pipe), val);
800
Rodrigo Vivi0d0c2792017-09-12 11:30:59 -0700801 /*
802 * Send AUX wake up - Spec says after transitioning to PSR
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800803 * active we have to send AUX wake up by writing 01h in DPCD
804 * 600h of sink device.
805 * XXX: This might slow down the transition, but without this
806 * HW doesn't complete the transition to PSR_state 1 and we
807 * never get the screen updated.
808 */
809 drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
810 DP_SET_POWER_D0);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800811 }
812
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800813 dev_priv->psr.active = false;
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800814}
815
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800816/**
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700817 * intel_psr_single_frame_update - Single Frame Update
Chris Wilson5748b6a2016-08-04 16:32:38 +0100818 * @dev_priv: i915 device
Daniel Vetter20c88382015-06-18 10:30:27 +0200819 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700820 *
821 * Some platforms support a single frame update feature that is used to
822 * send and update only one frame on Remote Frame Buffer.
823 * So far it is only implemented for Valleyview and Cherryview because
824 * hardware requires this to be done before a page flip.
825 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100826void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200827 unsigned frontbuffer_bits)
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700828{
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700829 struct drm_crtc *crtc;
830 enum pipe pipe;
831 u32 val;
832
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -0800833 if (!CAN_PSR(dev_priv))
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700834 return;
835
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700836 /*
837 * Single frame update is already supported on BDW+ but it requires
838 * many W/A and it isn't really needed.
839 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100840 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700841 return;
842
843 mutex_lock(&dev_priv->psr.lock);
844 if (!dev_priv->psr.enabled) {
845 mutex_unlock(&dev_priv->psr.lock);
846 return;
847 }
848
849 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
850 pipe = to_intel_crtc(crtc)->pipe;
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700851
Daniel Vetter20c88382015-06-18 10:30:27 +0200852 if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
853 val = I915_READ(VLV_PSRCTL(pipe));
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700854
Daniel Vetter20c88382015-06-18 10:30:27 +0200855 /*
856 * We need to set this bit before writing registers for a flip.
857 * This bit will be self-clear when it gets to the PSR active state.
858 */
859 I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
860 }
Rodrigo Vivic7240c32015-04-10 11:15:10 -0700861 mutex_unlock(&dev_priv->psr.lock);
862}
863
864/**
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800865 * intel_psr_invalidate - Invalidade PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100866 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800867 * @frontbuffer_bits: frontbuffer plane tracking bits
868 *
869 * Since the hardware frontbuffer tracking has gaps we need to integrate
870 * with the software frontbuffer tracking. This function gets called every
871 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
872 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
873 *
874 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
875 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100876void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +0200877 unsigned frontbuffer_bits)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800878{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800879 struct drm_crtc *crtc;
880 enum pipe pipe;
881
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -0800882 if (!CAN_PSR(dev_priv))
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700883 return;
884
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800885 mutex_lock(&dev_priv->psr.lock);
886 if (!dev_priv->psr.enabled) {
887 mutex_unlock(&dev_priv->psr.lock);
888 return;
889 }
890
891 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
892 pipe = to_intel_crtc(crtc)->pipe;
893
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800894 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800895 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
Daniel Vetterec76d622015-06-18 10:30:26 +0200896
897 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100898 intel_psr_exit(dev_priv);
Daniel Vetterec76d622015-06-18 10:30:26 +0200899
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800900 mutex_unlock(&dev_priv->psr.lock);
901}
902
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800903/**
904 * intel_psr_flush - Flush PSR
Chris Wilson5748b6a2016-08-04 16:32:38 +0100905 * @dev_priv: i915 device
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800906 * @frontbuffer_bits: frontbuffer plane tracking bits
Rodrigo Vivi169de132015-07-08 16:21:31 -0700907 * @origin: which operation caused the flush
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800908 *
909 * Since the hardware frontbuffer tracking has gaps we need to integrate
910 * with the software frontbuffer tracking. This function gets called every
911 * time frontbuffer rendering has completed and flushed out to memory. PSR
912 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
913 *
914 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
915 */
Chris Wilson5748b6a2016-08-04 16:32:38 +0100916void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -0700917 unsigned frontbuffer_bits, enum fb_op_origin origin)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800918{
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800919 struct drm_crtc *crtc;
920 enum pipe pipe;
921
Dhinakaran Pandiyan4371d892018-01-03 13:38:23 -0800922 if (!CAN_PSR(dev_priv))
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700923 return;
924
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800925 mutex_lock(&dev_priv->psr.lock);
926 if (!dev_priv->psr.enabled) {
927 mutex_unlock(&dev_priv->psr.lock);
928 return;
929 }
930
931 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
932 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterec76d622015-06-18 10:30:26 +0200933
934 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800935 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
936
Rodrigo Vivi921ec282015-11-18 11:21:12 -0800937 /* By definition flush = invalidate + flush */
938 if (frontbuffer_bits)
Chris Wilson5748b6a2016-08-04 16:32:38 +0100939 intel_psr_exit(dev_priv);
Rodrigo Vivi995d3042014-11-19 07:37:47 -0800940
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800941 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
Rodrigo Vivid0ac8962015-11-11 11:37:07 -0800942 if (!work_busy(&dev_priv->psr.work.work))
943 schedule_delayed_work(&dev_priv->psr.work,
Rodrigo Vivi20bb97f2015-11-11 11:37:08 -0800944 msecs_to_jiffies(100));
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800945 mutex_unlock(&dev_priv->psr.lock);
946}
947
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800948/**
949 * intel_psr_init - Init basic PSR work and mutex.
Ander Conselvan de Oliveira93de0562016-11-29 13:48:47 +0200950 * @dev_priv: i915 device private
Rodrigo Vivib2b89f52014-11-14 08:52:29 -0800951 *
952 * This function is called only once at driver load to initialize basic
953 * PSR stuff.
954 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200955void intel_psr_init(struct drm_i915_private *dev_priv)
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800956{
Rodrigo Vivi0f328da2017-09-07 16:00:31 -0700957 if (!HAS_PSR(dev_priv))
958 return;
959
Ville Syrjälä443a3892015-11-11 20:34:15 +0200960 dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
961 HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
962
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -0800963 if (!dev_priv->psr.sink_support)
964 return;
965
Paulo Zanoni2ee7dc42016-12-13 18:57:44 -0200966 /* Per platform default: all disabled. */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000967 if (i915_modparams.enable_psr == -1)
968 i915_modparams.enable_psr = 0;
Rodrigo Vivid94d6e82016-02-12 04:08:11 -0800969
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800970 /* Set link_standby x link_off defaults */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100971 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800972 /* HSW and BDW require workarounds that we don't implement. */
973 dev_priv->psr.link_standby = false;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100974 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800975 /* On VLV and CHV only standby mode is supported. */
976 dev_priv->psr.link_standby = true;
977 else
978 /* For new platforms let's respect VBT back again */
979 dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
980
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800981 /* Override link_standby x link_off defaults */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000982 if (i915_modparams.enable_psr == 2 && !dev_priv->psr.link_standby) {
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800983 DRM_DEBUG_KMS("PSR: Forcing link standby\n");
984 dev_priv->psr.link_standby = true;
985 }
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000986 if (i915_modparams.enable_psr == 3 && dev_priv->psr.link_standby) {
Rodrigo Vivi65f61b42016-02-01 12:02:08 -0800987 DRM_DEBUG_KMS("PSR: Forcing main link off\n");
988 dev_priv->psr.link_standby = false;
989 }
990
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -0800991 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
992 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700993
994 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700995 dev_priv->psr.enable_source = vlv_psr_enable_source;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700996 dev_priv->psr.disable_source = vlv_psr_disable;
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700997 dev_priv->psr.enable_sink = vlv_psr_enable_sink;
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700998 dev_priv->psr.activate = vlv_psr_activate;
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700999 dev_priv->psr.setup_vsc = vlv_psr_setup_vsc;
Rodrigo Vivi424644c2017-09-07 16:00:32 -07001000 } else {
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -07001001 dev_priv->psr.enable_source = hsw_psr_enable_source;
Rodrigo Vivi424644c2017-09-07 16:00:32 -07001002 dev_priv->psr.disable_source = hsw_psr_disable;
Rodrigo Vivi49ad3162017-09-07 16:00:40 -07001003 dev_priv->psr.enable_sink = hsw_psr_enable_sink;
Rodrigo Vivie3702ac2017-09-07 16:00:34 -07001004 dev_priv->psr.activate = hsw_psr_activate;
Rodrigo Vivi2a5db872017-09-07 16:00:39 -07001005 dev_priv->psr.setup_vsc = hsw_psr_setup_vsc;
Rodrigo Vivi424644c2017-09-07 16:00:32 -07001006 }
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001007}