Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * probe.c - PCI detection and setup code |
| 3 | */ |
| 4 | |
| 5 | #include <linux/kernel.h> |
| 6 | #include <linux/delay.h> |
| 7 | #include <linux/init.h> |
| 8 | #include <linux/pci.h> |
| 9 | #include <linux/slab.h> |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/cpumask.h> |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 12 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | |
| 14 | #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */ |
| 15 | #define CARDBUS_RESERVE_BUSNR 3 |
| 16 | #define PCI_CFG_SPACE_SIZE 256 |
| 17 | #define PCI_CFG_SPACE_EXP_SIZE 4096 |
| 18 | |
| 19 | /* Ugh. Need to stop exporting this to modules. */ |
| 20 | LIST_HEAD(pci_root_buses); |
| 21 | EXPORT_SYMBOL(pci_root_buses); |
| 22 | |
| 23 | LIST_HEAD(pci_devices); |
| 24 | |
| 25 | #ifdef HAVE_PCI_LEGACY |
| 26 | /** |
| 27 | * pci_create_legacy_files - create legacy I/O port and memory files |
| 28 | * @b: bus to create files under |
| 29 | * |
| 30 | * Some platforms allow access to legacy I/O port and ISA memory space on |
| 31 | * a per-bus basis. This routine creates the files and ties them into |
| 32 | * their associated read, write and mmap files from pci-sysfs.c |
| 33 | */ |
| 34 | static void pci_create_legacy_files(struct pci_bus *b) |
| 35 | { |
Eric Sesterhenn | f5afe80 | 2006-02-28 15:34:49 +0100 | [diff] [blame] | 36 | b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | GFP_ATOMIC); |
| 38 | if (b->legacy_io) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | b->legacy_io->attr.name = "legacy_io"; |
| 40 | b->legacy_io->size = 0xffff; |
| 41 | b->legacy_io->attr.mode = S_IRUSR | S_IWUSR; |
| 42 | b->legacy_io->attr.owner = THIS_MODULE; |
| 43 | b->legacy_io->read = pci_read_legacy_io; |
| 44 | b->legacy_io->write = pci_write_legacy_io; |
| 45 | class_device_create_bin_file(&b->class_dev, b->legacy_io); |
| 46 | |
| 47 | /* Allocated above after the legacy_io struct */ |
| 48 | b->legacy_mem = b->legacy_io + 1; |
| 49 | b->legacy_mem->attr.name = "legacy_mem"; |
| 50 | b->legacy_mem->size = 1024*1024; |
| 51 | b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR; |
| 52 | b->legacy_mem->attr.owner = THIS_MODULE; |
| 53 | b->legacy_mem->mmap = pci_mmap_legacy_mem; |
| 54 | class_device_create_bin_file(&b->class_dev, b->legacy_mem); |
| 55 | } |
| 56 | } |
| 57 | |
| 58 | void pci_remove_legacy_files(struct pci_bus *b) |
| 59 | { |
| 60 | if (b->legacy_io) { |
| 61 | class_device_remove_bin_file(&b->class_dev, b->legacy_io); |
| 62 | class_device_remove_bin_file(&b->class_dev, b->legacy_mem); |
| 63 | kfree(b->legacy_io); /* both are allocated here */ |
| 64 | } |
| 65 | } |
| 66 | #else /* !HAVE_PCI_LEGACY */ |
| 67 | static inline void pci_create_legacy_files(struct pci_bus *bus) { return; } |
| 68 | void pci_remove_legacy_files(struct pci_bus *bus) { return; } |
| 69 | #endif /* HAVE_PCI_LEGACY */ |
| 70 | |
| 71 | /* |
| 72 | * PCI Bus Class Devices |
| 73 | */ |
Alan Cox | 4327edf | 2005-09-10 00:25:49 -0700 | [diff] [blame] | 74 | static ssize_t pci_bus_show_cpuaffinity(struct class_device *class_dev, |
| 75 | char *buf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | int ret; |
Alan Cox | 4327edf | 2005-09-10 00:25:49 -0700 | [diff] [blame] | 78 | cpumask_t cpumask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
Alan Cox | 4327edf | 2005-09-10 00:25:49 -0700 | [diff] [blame] | 80 | cpumask = pcibus_to_cpumask(to_pci_bus(class_dev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask); |
| 82 | if (ret < PAGE_SIZE) |
| 83 | buf[ret++] = '\n'; |
| 84 | return ret; |
| 85 | } |
| 86 | CLASS_DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL); |
| 87 | |
| 88 | /* |
| 89 | * PCI Bus Class |
| 90 | */ |
| 91 | static void release_pcibus_dev(struct class_device *class_dev) |
| 92 | { |
| 93 | struct pci_bus *pci_bus = to_pci_bus(class_dev); |
| 94 | |
| 95 | if (pci_bus->bridge) |
| 96 | put_device(pci_bus->bridge); |
| 97 | kfree(pci_bus); |
| 98 | } |
| 99 | |
| 100 | static struct class pcibus_class = { |
| 101 | .name = "pci_bus", |
| 102 | .release = &release_pcibus_dev, |
| 103 | }; |
| 104 | |
| 105 | static int __init pcibus_class_init(void) |
| 106 | { |
| 107 | return class_register(&pcibus_class); |
| 108 | } |
| 109 | postcore_initcall(pcibus_class_init); |
| 110 | |
| 111 | /* |
| 112 | * Translate the low bits of the PCI base |
| 113 | * to the resource type |
| 114 | */ |
| 115 | static inline unsigned int pci_calc_resource_flags(unsigned int flags) |
| 116 | { |
| 117 | if (flags & PCI_BASE_ADDRESS_SPACE_IO) |
| 118 | return IORESOURCE_IO; |
| 119 | |
| 120 | if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) |
| 121 | return IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 122 | |
| 123 | return IORESOURCE_MEM; |
| 124 | } |
| 125 | |
| 126 | /* |
| 127 | * Find the extent of a PCI decode.. |
| 128 | */ |
Olof Johansson | f797f9c | 2005-06-13 15:52:27 -0700 | [diff] [blame] | 129 | static u32 pci_size(u32 base, u32 maxbase, u32 mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | { |
| 131 | u32 size = mask & maxbase; /* Find the significant bits */ |
| 132 | if (!size) |
| 133 | return 0; |
| 134 | |
| 135 | /* Get the lowest of them to find the decode size, and |
| 136 | from that the extent. */ |
| 137 | size = (size & ~(size-1)) - 1; |
| 138 | |
| 139 | /* base == maxbase can be valid only if the BAR has |
| 140 | already been programmed with all 1s. */ |
| 141 | if (base == maxbase && ((base | size) & mask) != mask) |
| 142 | return 0; |
| 143 | |
| 144 | return size; |
| 145 | } |
| 146 | |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 147 | static u64 pci_size64(u64 base, u64 maxbase, u64 mask) |
| 148 | { |
| 149 | u64 size = mask & maxbase; /* Find the significant bits */ |
| 150 | if (!size) |
| 151 | return 0; |
| 152 | |
| 153 | /* Get the lowest of them to find the decode size, and |
| 154 | from that the extent. */ |
| 155 | size = (size & ~(size-1)) - 1; |
| 156 | |
| 157 | /* base == maxbase can be valid only if the BAR has |
| 158 | already been programmed with all 1s. */ |
| 159 | if (base == maxbase && ((base | size) & mask) != mask) |
| 160 | return 0; |
| 161 | |
| 162 | return size; |
| 163 | } |
| 164 | |
| 165 | static inline int is_64bit_memory(u32 mask) |
| 166 | { |
| 167 | if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) == |
| 168 | (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64)) |
| 169 | return 1; |
| 170 | return 0; |
| 171 | } |
| 172 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) |
| 174 | { |
| 175 | unsigned int pos, reg, next; |
| 176 | u32 l, sz; |
| 177 | struct resource *res; |
| 178 | |
| 179 | for(pos=0; pos<howmany; pos = next) { |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 180 | u64 l64; |
| 181 | u64 sz64; |
| 182 | u32 raw_sz; |
| 183 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | next = pos+1; |
| 185 | res = &dev->resource[pos]; |
| 186 | res->name = pci_name(dev); |
| 187 | reg = PCI_BASE_ADDRESS_0 + (pos << 2); |
| 188 | pci_read_config_dword(dev, reg, &l); |
| 189 | pci_write_config_dword(dev, reg, ~0); |
| 190 | pci_read_config_dword(dev, reg, &sz); |
| 191 | pci_write_config_dword(dev, reg, l); |
| 192 | if (!sz || sz == 0xffffffff) |
| 193 | continue; |
| 194 | if (l == 0xffffffff) |
| 195 | l = 0; |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 196 | raw_sz = sz; |
| 197 | if ((l & PCI_BASE_ADDRESS_SPACE) == |
| 198 | PCI_BASE_ADDRESS_SPACE_MEMORY) { |
Amos Waterland | 3c6de92 | 2005-09-22 00:48:19 -0700 | [diff] [blame] | 199 | sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK); |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 200 | /* |
| 201 | * For 64bit prefetchable memory sz could be 0, if the |
| 202 | * real size is bigger than 4G, so we need to check |
| 203 | * szhi for that. |
| 204 | */ |
| 205 | if (!is_64bit_memory(l) && !sz) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | continue; |
| 207 | res->start = l & PCI_BASE_ADDRESS_MEM_MASK; |
| 208 | res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK; |
| 209 | } else { |
| 210 | sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff); |
| 211 | if (!sz) |
| 212 | continue; |
| 213 | res->start = l & PCI_BASE_ADDRESS_IO_MASK; |
| 214 | res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK; |
| 215 | } |
| 216 | res->end = res->start + (unsigned long) sz; |
| 217 | res->flags |= pci_calc_resource_flags(l); |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 218 | if (is_64bit_memory(l)) { |
H. Peter Anvin | 17d6dc8 | 2006-04-18 17:19:52 -0700 | [diff] [blame] | 219 | u32 szhi, lhi; |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 220 | |
H. Peter Anvin | 17d6dc8 | 2006-04-18 17:19:52 -0700 | [diff] [blame] | 221 | pci_read_config_dword(dev, reg+4, &lhi); |
| 222 | pci_write_config_dword(dev, reg+4, ~0); |
| 223 | pci_read_config_dword(dev, reg+4, &szhi); |
| 224 | pci_write_config_dword(dev, reg+4, lhi); |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 225 | sz64 = ((u64)szhi << 32) | raw_sz; |
| 226 | l64 = ((u64)lhi << 32) | l; |
| 227 | sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | next++; |
| 229 | #if BITS_PER_LONG == 64 |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 230 | if (!sz64) { |
| 231 | res->start = 0; |
| 232 | res->end = 0; |
| 233 | res->flags = 0; |
| 234 | continue; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | } |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 236 | res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK; |
| 237 | res->end = res->start + sz64; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | #else |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 239 | if (sz64 > 0x100000000ULL) { |
| 240 | printk(KERN_ERR "PCI: Unable to handle 64-bit " |
| 241 | "BAR for device %s\n", pci_name(dev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | res->start = 0; |
| 243 | res->flags = 0; |
Bjorn Helgaas | ea28502 | 2006-06-09 11:28:29 -0700 | [diff] [blame] | 244 | } else if (lhi) { |
H. Peter Anvin | 17d6dc8 | 2006-04-18 17:19:52 -0700 | [diff] [blame] | 245 | /* 64-bit wide address, treat as disabled */ |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 246 | pci_write_config_dword(dev, reg, |
| 247 | l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK); |
H. Peter Anvin | 17d6dc8 | 2006-04-18 17:19:52 -0700 | [diff] [blame] | 248 | pci_write_config_dword(dev, reg+4, 0); |
| 249 | res->start = 0; |
| 250 | res->end = sz; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | } |
| 252 | #endif |
| 253 | } |
| 254 | } |
| 255 | if (rom) { |
| 256 | dev->rom_base_reg = rom; |
| 257 | res = &dev->resource[PCI_ROM_RESOURCE]; |
| 258 | res->name = pci_name(dev); |
| 259 | pci_read_config_dword(dev, rom, &l); |
| 260 | pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE); |
| 261 | pci_read_config_dword(dev, rom, &sz); |
| 262 | pci_write_config_dword(dev, rom, l); |
| 263 | if (l == 0xffffffff) |
| 264 | l = 0; |
| 265 | if (sz && sz != 0xffffffff) { |
Amos Waterland | 3c6de92 | 2005-09-22 00:48:19 -0700 | [diff] [blame] | 266 | sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | if (sz) { |
| 268 | res->flags = (l & IORESOURCE_ROM_ENABLE) | |
| 269 | IORESOURCE_MEM | IORESOURCE_PREFETCH | |
| 270 | IORESOURCE_READONLY | IORESOURCE_CACHEABLE; |
| 271 | res->start = l & PCI_ROM_ADDRESS_MASK; |
| 272 | res->end = res->start + (unsigned long) sz; |
| 273 | } |
| 274 | } |
| 275 | } |
| 276 | } |
| 277 | |
| 278 | void __devinit pci_read_bridge_bases(struct pci_bus *child) |
| 279 | { |
| 280 | struct pci_dev *dev = child->self; |
| 281 | u8 io_base_lo, io_limit_lo; |
| 282 | u16 mem_base_lo, mem_limit_lo; |
| 283 | unsigned long base, limit; |
| 284 | struct resource *res; |
| 285 | int i; |
| 286 | |
| 287 | if (!dev) /* It's a host bus, nothing to read */ |
| 288 | return; |
| 289 | |
| 290 | if (dev->transparent) { |
| 291 | printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev)); |
Ivan Kokshaysky | 90b5492 | 2005-06-07 04:07:02 +0400 | [diff] [blame] | 292 | for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++) |
| 293 | child->resource[i] = child->parent->resource[i - 3]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | for(i=0; i<3; i++) |
| 297 | child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i]; |
| 298 | |
| 299 | res = child->resource[0]; |
| 300 | pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); |
| 301 | pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); |
| 302 | base = (io_base_lo & PCI_IO_RANGE_MASK) << 8; |
| 303 | limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8; |
| 304 | |
| 305 | if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) { |
| 306 | u16 io_base_hi, io_limit_hi; |
| 307 | pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi); |
| 308 | pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); |
| 309 | base |= (io_base_hi << 16); |
| 310 | limit |= (io_limit_hi << 16); |
| 311 | } |
| 312 | |
| 313 | if (base <= limit) { |
| 314 | res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 315 | if (!res->start) |
| 316 | res->start = base; |
| 317 | if (!res->end) |
| 318 | res->end = limit + 0xfff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | res = child->resource[1]; |
| 322 | pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo); |
| 323 | pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); |
| 324 | base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; |
| 325 | limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; |
| 326 | if (base <= limit) { |
| 327 | res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; |
| 328 | res->start = base; |
| 329 | res->end = limit + 0xfffff; |
| 330 | } |
| 331 | |
| 332 | res = child->resource[2]; |
| 333 | pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo); |
| 334 | pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); |
| 335 | base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; |
| 336 | limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; |
| 337 | |
| 338 | if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { |
| 339 | u32 mem_base_hi, mem_limit_hi; |
| 340 | pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi); |
| 341 | pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); |
| 342 | |
| 343 | /* |
| 344 | * Some bridges set the base > limit by default, and some |
| 345 | * (broken) BIOSes do not initialize them. If we find |
| 346 | * this, just assume they are not being used. |
| 347 | */ |
| 348 | if (mem_base_hi <= mem_limit_hi) { |
| 349 | #if BITS_PER_LONG == 64 |
| 350 | base |= ((long) mem_base_hi) << 32; |
| 351 | limit |= ((long) mem_limit_hi) << 32; |
| 352 | #else |
| 353 | if (mem_base_hi || mem_limit_hi) { |
| 354 | printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev)); |
| 355 | return; |
| 356 | } |
| 357 | #endif |
| 358 | } |
| 359 | } |
| 360 | if (base <= limit) { |
| 361 | res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 362 | res->start = base; |
| 363 | res->end = limit + 0xfffff; |
| 364 | } |
| 365 | } |
| 366 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 367 | static struct pci_bus * pci_alloc_bus(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | { |
| 369 | struct pci_bus *b; |
| 370 | |
Eric Sesterhenn | f5afe80 | 2006-02-28 15:34:49 +0100 | [diff] [blame] | 371 | b = kzalloc(sizeof(*b), GFP_KERNEL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | if (b) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | INIT_LIST_HEAD(&b->node); |
| 374 | INIT_LIST_HEAD(&b->children); |
| 375 | INIT_LIST_HEAD(&b->devices); |
| 376 | } |
| 377 | return b; |
| 378 | } |
| 379 | |
| 380 | static struct pci_bus * __devinit |
| 381 | pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr) |
| 382 | { |
| 383 | struct pci_bus *child; |
| 384 | int i; |
Greg Kroah-Hartman | b19441a | 2006-08-28 11:43:25 -0700 | [diff] [blame] | 385 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | |
| 387 | /* |
| 388 | * Allocate a new bus, and inherit stuff from the parent.. |
| 389 | */ |
| 390 | child = pci_alloc_bus(); |
| 391 | if (!child) |
| 392 | return NULL; |
| 393 | |
| 394 | child->self = bridge; |
| 395 | child->parent = parent; |
| 396 | child->ops = parent->ops; |
| 397 | child->sysdata = parent->sysdata; |
Michael S. Tsirkin | 6e325a6 | 2006-02-14 18:52:22 +0200 | [diff] [blame] | 398 | child->bus_flags = parent->bus_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | child->bridge = get_device(&bridge->dev); |
| 400 | |
| 401 | child->class_dev.class = &pcibus_class; |
| 402 | sprintf(child->class_dev.class_id, "%04x:%02x", pci_domain_nr(child), busnr); |
Greg Kroah-Hartman | b19441a | 2006-08-28 11:43:25 -0700 | [diff] [blame] | 403 | retval = class_device_register(&child->class_dev); |
| 404 | if (retval) |
| 405 | goto error_register; |
| 406 | retval = class_device_create_file(&child->class_dev, |
| 407 | &class_device_attr_cpuaffinity); |
| 408 | if (retval) |
| 409 | goto error_file_create; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | |
| 411 | /* |
| 412 | * Set up the primary, secondary and subordinate |
| 413 | * bus numbers. |
| 414 | */ |
| 415 | child->number = child->secondary = busnr; |
| 416 | child->primary = parent->secondary; |
| 417 | child->subordinate = 0xff; |
| 418 | |
| 419 | /* Set up default resource pointers and names.. */ |
| 420 | for (i = 0; i < 4; i++) { |
| 421 | child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i]; |
| 422 | child->resource[i]->name = child->name; |
| 423 | } |
| 424 | bridge->subordinate = child; |
| 425 | |
| 426 | return child; |
Greg Kroah-Hartman | b19441a | 2006-08-28 11:43:25 -0700 | [diff] [blame] | 427 | |
| 428 | error_file_create: |
| 429 | class_device_unregister(&child->class_dev); |
| 430 | error_register: |
| 431 | kfree(child); |
| 432 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | } |
| 434 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 435 | struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | { |
| 437 | struct pci_bus *child; |
| 438 | |
| 439 | child = pci_alloc_child_bus(parent, dev, busnr); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 440 | if (child) { |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 441 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | list_add_tail(&child->node, &parent->children); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 443 | up_write(&pci_bus_sem); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 444 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | return child; |
| 446 | } |
| 447 | |
| 448 | static void pci_enable_crs(struct pci_dev *dev) |
| 449 | { |
| 450 | u16 cap, rpctl; |
| 451 | int rpcap = pci_find_capability(dev, PCI_CAP_ID_EXP); |
| 452 | if (!rpcap) |
| 453 | return; |
| 454 | |
| 455 | pci_read_config_word(dev, rpcap + PCI_CAP_FLAGS, &cap); |
| 456 | if (((cap & PCI_EXP_FLAGS_TYPE) >> 4) != PCI_EXP_TYPE_ROOT_PORT) |
| 457 | return; |
| 458 | |
| 459 | pci_read_config_word(dev, rpcap + PCI_EXP_RTCTL, &rpctl); |
| 460 | rpctl |= PCI_EXP_RTCTL_CRSSVE; |
| 461 | pci_write_config_word(dev, rpcap + PCI_EXP_RTCTL, rpctl); |
| 462 | } |
| 463 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 464 | static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max) |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 465 | { |
| 466 | struct pci_bus *parent = child->parent; |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 467 | |
| 468 | /* Attempts to fix that up are really dangerous unless |
| 469 | we're going to re-assign all bus numbers. */ |
| 470 | if (!pcibios_assign_all_busses()) |
| 471 | return; |
| 472 | |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 473 | while (parent->parent && parent->subordinate < max) { |
| 474 | parent->subordinate = max; |
| 475 | pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max); |
| 476 | parent = parent->parent; |
| 477 | } |
| 478 | } |
| 479 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 480 | unsigned int pci_scan_child_bus(struct pci_bus *bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | |
| 482 | /* |
| 483 | * If it's a bridge, configure it and scan the bus behind it. |
| 484 | * For CardBus bridges, we don't scan behind as the devices will |
| 485 | * be handled by the bridge driver itself. |
| 486 | * |
| 487 | * We need to process bridges in two passes -- first we scan those |
| 488 | * already configured by the BIOS and after we are done with all of |
| 489 | * them, we proceed to assigning numbers to the remaining buses in |
| 490 | * order to avoid overlaps between old and new bus numbers. |
| 491 | */ |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 492 | int pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | { |
| 494 | struct pci_bus *child; |
| 495 | int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 496 | u32 buses, i, j = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | u16 bctl; |
| 498 | |
| 499 | pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses); |
| 500 | |
| 501 | pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n", |
| 502 | pci_name(dev), buses & 0xffffff, pass); |
| 503 | |
| 504 | /* Disable MasterAbortMode during probing to avoid reporting |
| 505 | of bus errors (in some architectures) */ |
| 506 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl); |
| 507 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, |
| 508 | bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); |
| 509 | |
| 510 | pci_enable_crs(dev); |
| 511 | |
| 512 | if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) { |
| 513 | unsigned int cmax, busnr; |
| 514 | /* |
| 515 | * Bus already configured by firmware, process it in the first |
| 516 | * pass and just note the configuration. |
| 517 | */ |
| 518 | if (pass) |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 519 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | busnr = (buses >> 8) & 0xFF; |
| 521 | |
| 522 | /* |
| 523 | * If we already got to this bus through a different bridge, |
| 524 | * ignore it. This can happen with the i450NX chipset. |
| 525 | */ |
| 526 | if (pci_find_bus(pci_domain_nr(bus), busnr)) { |
| 527 | printk(KERN_INFO "PCI: Bus %04x:%02x already known\n", |
| 528 | pci_domain_nr(bus), busnr); |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 529 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | } |
| 531 | |
Rajesh Shah | 6ef6f0e | 2005-04-28 00:25:49 -0700 | [diff] [blame] | 532 | child = pci_add_new_bus(bus, dev, busnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | if (!child) |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 534 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | child->primary = buses & 0xFF; |
| 536 | child->subordinate = (buses >> 16) & 0xFF; |
| 537 | child->bridge_ctl = bctl; |
| 538 | |
| 539 | cmax = pci_scan_child_bus(child); |
| 540 | if (cmax > max) |
| 541 | max = cmax; |
| 542 | if (child->subordinate > max) |
| 543 | max = child->subordinate; |
| 544 | } else { |
| 545 | /* |
| 546 | * We need to assign a number to this bus which we always |
| 547 | * do in the second pass. |
| 548 | */ |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 549 | if (!pass) { |
| 550 | if (pcibios_assign_all_busses()) |
| 551 | /* Temporarily disable forwarding of the |
| 552 | configuration cycles on all bridges in |
| 553 | this bus segment to avoid possible |
| 554 | conflicts in the second pass between two |
| 555 | bridges programmed with overlapping |
| 556 | bus ranges. */ |
| 557 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, |
| 558 | buses & ~0xffffff); |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 559 | goto out; |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 560 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | |
| 562 | /* Clear errors */ |
| 563 | pci_write_config_word(dev, PCI_STATUS, 0xffff); |
| 564 | |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 565 | /* Prevent assigning a bus number that already exists. |
| 566 | * This can happen when a bridge is hot-plugged */ |
| 567 | if (pci_find_bus(pci_domain_nr(bus), max+1)) |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 568 | goto out; |
Rajesh Shah | 6ef6f0e | 2005-04-28 00:25:49 -0700 | [diff] [blame] | 569 | child = pci_add_new_bus(bus, dev, ++max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | buses = (buses & 0xff000000) |
| 571 | | ((unsigned int)(child->primary) << 0) |
| 572 | | ((unsigned int)(child->secondary) << 8) |
| 573 | | ((unsigned int)(child->subordinate) << 16); |
| 574 | |
| 575 | /* |
| 576 | * yenta.c forces a secondary latency timer of 176. |
| 577 | * Copy that behaviour here. |
| 578 | */ |
| 579 | if (is_cardbus) { |
| 580 | buses &= ~0xff000000; |
| 581 | buses |= CARDBUS_LATENCY_TIMER << 24; |
| 582 | } |
| 583 | |
| 584 | /* |
| 585 | * We need to blast all three values with a single write. |
| 586 | */ |
| 587 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses); |
| 588 | |
| 589 | if (!is_cardbus) { |
Ivan Kokshaysky | 10f4338 | 2005-07-29 12:16:22 -0700 | [diff] [blame] | 590 | child->bridge_ctl = bctl | PCI_BRIDGE_CTL_NO_ISA; |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 591 | /* |
| 592 | * Adjust subordinate busnr in parent buses. |
| 593 | * We do this before scanning for children because |
| 594 | * some devices may not be detected if the bios |
| 595 | * was lazy. |
| 596 | */ |
| 597 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | /* Now we can scan all subordinate buses... */ |
| 599 | max = pci_scan_child_bus(child); |
Kristen Accardi | e3ac86d | 2006-01-17 16:57:01 -0800 | [diff] [blame] | 600 | /* |
| 601 | * now fix it up again since we have found |
| 602 | * the real value of max. |
| 603 | */ |
| 604 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | } else { |
| 606 | /* |
| 607 | * For CardBus bridges, we leave 4 bus numbers |
| 608 | * as cards with a PCI-to-PCI bridge can be |
| 609 | * inserted later. |
| 610 | */ |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 611 | for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) { |
| 612 | struct pci_bus *parent = bus; |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 613 | if (pci_find_bus(pci_domain_nr(bus), |
| 614 | max+i+1)) |
| 615 | break; |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 616 | while (parent->parent) { |
| 617 | if ((!pcibios_assign_all_busses()) && |
| 618 | (parent->subordinate > max) && |
| 619 | (parent->subordinate <= max+i)) { |
| 620 | j = 1; |
| 621 | } |
| 622 | parent = parent->parent; |
| 623 | } |
| 624 | if (j) { |
| 625 | /* |
| 626 | * Often, there are two cardbus bridges |
| 627 | * -- try to leave one valid bus number |
| 628 | * for each one. |
| 629 | */ |
| 630 | i /= 2; |
| 631 | break; |
| 632 | } |
| 633 | } |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 634 | max += i; |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 635 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | } |
| 637 | /* |
| 638 | * Set the subordinate bus number to its real value. |
| 639 | */ |
| 640 | child->subordinate = max; |
| 641 | pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max); |
| 642 | } |
| 643 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number); |
| 645 | |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 646 | while (bus->parent) { |
| 647 | if ((child->subordinate > bus->subordinate) || |
| 648 | (child->number > bus->subordinate) || |
| 649 | (child->number < bus->number) || |
| 650 | (child->subordinate < bus->number)) { |
Bernhard Kaindl | 8c4b2cf | 2006-02-18 01:36:55 -0800 | [diff] [blame] | 651 | printk(KERN_WARNING "PCI: Bus #%02x (-#%02x) is " |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 652 | "hidden behind%s bridge #%02x (-#%02x)%s\n", |
| 653 | child->number, child->subordinate, |
| 654 | bus->self->transparent ? " transparent" : " ", |
| 655 | bus->number, bus->subordinate, |
| 656 | pcibios_assign_all_busses() ? " " : |
| 657 | " (try 'pci=assign-busses')"); |
Bernhard Kaindl | 8c4b2cf | 2006-02-18 01:36:55 -0800 | [diff] [blame] | 658 | printk(KERN_WARNING "Please report the result to " |
Greg Kroah-Hartman | a23adb5 | 2007-06-07 13:27:09 -0700 | [diff] [blame] | 659 | "<bk@suse.de> to fix this permanently\n"); |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 660 | } |
| 661 | bus = bus->parent; |
| 662 | } |
| 663 | |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 664 | out: |
| 665 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl); |
| 666 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | return max; |
| 668 | } |
| 669 | |
| 670 | /* |
| 671 | * Read interrupt line and base address registers. |
| 672 | * The architecture-dependent code can tweak these, of course. |
| 673 | */ |
| 674 | static void pci_read_irq(struct pci_dev *dev) |
| 675 | { |
| 676 | unsigned char irq; |
| 677 | |
| 678 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq); |
Kristen Accardi | ffeff78 | 2005-11-02 16:24:32 -0800 | [diff] [blame] | 679 | dev->pin = irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 | if (irq) |
| 681 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); |
| 682 | dev->irq = irq; |
| 683 | } |
| 684 | |
Bartlomiej Zolnierkiewicz | 01abc2a | 2007-04-23 23:19:36 +0200 | [diff] [blame] | 685 | #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED) |
Randy Dunlap | 76e6a1d | 2006-12-29 16:47:29 -0800 | [diff] [blame] | 686 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 687 | /** |
| 688 | * pci_setup_device - fill in class and map information of a device |
| 689 | * @dev: the device structure to fill |
| 690 | * |
| 691 | * Initialize the device structure with information about the device's |
| 692 | * vendor,class,memory and IO-space addresses,IRQ lines etc. |
| 693 | * Called at initialisation of the PCI subsystem and by CardBus services. |
| 694 | * Returns 0 on success and -1 if unknown type of device (not normal, bridge |
| 695 | * or CardBus). |
| 696 | */ |
| 697 | static int pci_setup_device(struct pci_dev * dev) |
| 698 | { |
| 699 | u32 class; |
| 700 | |
| 701 | sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus), |
| 702 | dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn)); |
| 703 | |
| 704 | pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); |
Auke Kok | b8a3a52 | 2007-06-08 15:46:30 -0700 | [diff] [blame^] | 705 | dev->revision = class & 0xff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 706 | class >>= 8; /* upper 3 bytes */ |
| 707 | dev->class = class; |
| 708 | class >>= 8; |
| 709 | |
| 710 | pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev), |
| 711 | dev->vendor, dev->device, class, dev->hdr_type); |
| 712 | |
| 713 | /* "Unknown power state" */ |
Daniel Ritz | 3fe9d19 | 2005-08-17 15:32:19 -0700 | [diff] [blame] | 714 | dev->current_state = PCI_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 | |
| 716 | /* Early fixups, before probing the BARs */ |
| 717 | pci_fixup_device(pci_fixup_early, dev); |
| 718 | class = dev->class >> 8; |
| 719 | |
| 720 | switch (dev->hdr_type) { /* header type */ |
| 721 | case PCI_HEADER_TYPE_NORMAL: /* standard header */ |
| 722 | if (class == PCI_CLASS_BRIDGE_PCI) |
| 723 | goto bad; |
| 724 | pci_read_irq(dev); |
| 725 | pci_read_bases(dev, 6, PCI_ROM_ADDRESS); |
| 726 | pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); |
| 727 | pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 728 | |
| 729 | /* |
| 730 | * Do the ugly legacy mode stuff here rather than broken chip |
| 731 | * quirk code. Legacy mode ATA controllers have fixed |
| 732 | * addresses. These are not always echoed in BAR0-3, and |
| 733 | * BAR0-3 in a few cases contain junk! |
| 734 | */ |
| 735 | if (class == PCI_CLASS_STORAGE_IDE) { |
| 736 | u8 progif; |
| 737 | pci_read_config_byte(dev, PCI_CLASS_PROG, &progif); |
| 738 | if ((progif & 1) == 0) { |
Bartlomiej Zolnierkiewicz | 01abc2a | 2007-04-23 23:19:36 +0200 | [diff] [blame] | 739 | dev->resource[0].start = 0x1F0; |
| 740 | dev->resource[0].end = 0x1F7; |
| 741 | dev->resource[0].flags = LEGACY_IO_RESOURCE; |
| 742 | dev->resource[1].start = 0x3F6; |
| 743 | dev->resource[1].end = 0x3F6; |
| 744 | dev->resource[1].flags = LEGACY_IO_RESOURCE; |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 745 | } |
| 746 | if ((progif & 4) == 0) { |
Bartlomiej Zolnierkiewicz | 01abc2a | 2007-04-23 23:19:36 +0200 | [diff] [blame] | 747 | dev->resource[2].start = 0x170; |
| 748 | dev->resource[2].end = 0x177; |
| 749 | dev->resource[2].flags = LEGACY_IO_RESOURCE; |
| 750 | dev->resource[3].start = 0x376; |
| 751 | dev->resource[3].end = 0x376; |
| 752 | dev->resource[3].flags = LEGACY_IO_RESOURCE; |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 753 | } |
| 754 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 755 | break; |
| 756 | |
| 757 | case PCI_HEADER_TYPE_BRIDGE: /* bridge header */ |
| 758 | if (class != PCI_CLASS_BRIDGE_PCI) |
| 759 | goto bad; |
| 760 | /* The PCI-to-PCI bridge spec requires that subtractive |
| 761 | decoding (i.e. transparent) bridge must have programming |
| 762 | interface code of 0x01. */ |
Kristen Accardi | 3efd273 | 2005-11-02 16:55:49 -0800 | [diff] [blame] | 763 | pci_read_irq(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | dev->transparent = ((dev->class & 0xff) == 1); |
| 765 | pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); |
| 766 | break; |
| 767 | |
| 768 | case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */ |
| 769 | if (class != PCI_CLASS_BRIDGE_CARDBUS) |
| 770 | goto bad; |
| 771 | pci_read_irq(dev); |
| 772 | pci_read_bases(dev, 1, 0); |
| 773 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); |
| 774 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device); |
| 775 | break; |
| 776 | |
| 777 | default: /* unknown header */ |
| 778 | printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n", |
| 779 | pci_name(dev), dev->hdr_type); |
| 780 | return -1; |
| 781 | |
| 782 | bad: |
| 783 | printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n", |
| 784 | pci_name(dev), class, dev->hdr_type); |
| 785 | dev->class = PCI_CLASS_NOT_DEFINED; |
| 786 | } |
| 787 | |
| 788 | /* We found a fine healthy device, go go go... */ |
| 789 | return 0; |
| 790 | } |
| 791 | |
| 792 | /** |
| 793 | * pci_release_dev - free a pci device structure when all users of it are finished. |
| 794 | * @dev: device that's been disconnected |
| 795 | * |
| 796 | * Will be called only by the device core when all users of this pci device are |
| 797 | * done. |
| 798 | */ |
| 799 | static void pci_release_dev(struct device *dev) |
| 800 | { |
| 801 | struct pci_dev *pci_dev; |
| 802 | |
| 803 | pci_dev = to_pci_dev(dev); |
| 804 | kfree(pci_dev); |
| 805 | } |
| 806 | |
| 807 | /** |
| 808 | * pci_cfg_space_size - get the configuration space size of the PCI device. |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 809 | * @dev: PCI device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | * |
| 811 | * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices |
| 812 | * have 4096 bytes. Even if the device is capable, that doesn't mean we can |
| 813 | * access it. Maybe we don't have a way to generate extended config space |
| 814 | * accesses, or the device is behind a reverse Express bridge. So we try |
| 815 | * reading the dword at 0x100 which must either be 0 or a valid extended |
| 816 | * capability header. |
| 817 | */ |
Benjamin Herrenschmidt | ac7dc65 | 2005-12-13 18:09:16 +1100 | [diff] [blame] | 818 | int pci_cfg_space_size(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | { |
| 820 | int pos; |
| 821 | u32 status; |
| 822 | |
| 823 | pos = pci_find_capability(dev, PCI_CAP_ID_EXP); |
| 824 | if (!pos) { |
| 825 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 826 | if (!pos) |
| 827 | goto fail; |
| 828 | |
| 829 | pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); |
| 830 | if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))) |
| 831 | goto fail; |
| 832 | } |
| 833 | |
| 834 | if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL) |
| 835 | goto fail; |
| 836 | if (status == 0xffffffff) |
| 837 | goto fail; |
| 838 | |
| 839 | return PCI_CFG_SPACE_EXP_SIZE; |
| 840 | |
| 841 | fail: |
| 842 | return PCI_CFG_SPACE_SIZE; |
| 843 | } |
| 844 | |
| 845 | static void pci_release_bus_bridge_dev(struct device *dev) |
| 846 | { |
| 847 | kfree(dev); |
| 848 | } |
| 849 | |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 850 | struct pci_dev *alloc_pci_dev(void) |
| 851 | { |
| 852 | struct pci_dev *dev; |
| 853 | |
| 854 | dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL); |
| 855 | if (!dev) |
| 856 | return NULL; |
| 857 | |
| 858 | INIT_LIST_HEAD(&dev->global_list); |
| 859 | INIT_LIST_HEAD(&dev->bus_list); |
| 860 | |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 861 | pci_msi_init_pci_dev(dev); |
| 862 | |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 863 | return dev; |
| 864 | } |
| 865 | EXPORT_SYMBOL(alloc_pci_dev); |
| 866 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | /* |
| 868 | * Read the config data for a PCI device, sanity-check it |
| 869 | * and fill in the dev structure... |
| 870 | */ |
| 871 | static struct pci_dev * __devinit |
| 872 | pci_scan_device(struct pci_bus *bus, int devfn) |
| 873 | { |
| 874 | struct pci_dev *dev; |
| 875 | u32 l; |
| 876 | u8 hdr_type; |
| 877 | int delay = 1; |
| 878 | |
| 879 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) |
| 880 | return NULL; |
| 881 | |
| 882 | /* some broken boards return 0 or ~0 if a slot is empty: */ |
| 883 | if (l == 0xffffffff || l == 0x00000000 || |
| 884 | l == 0x0000ffff || l == 0xffff0000) |
| 885 | return NULL; |
| 886 | |
| 887 | /* Configuration request Retry Status */ |
| 888 | while (l == 0xffff0001) { |
| 889 | msleep(delay); |
| 890 | delay *= 2; |
| 891 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) |
| 892 | return NULL; |
| 893 | /* Card hasn't responded in 60 seconds? Must be stuck. */ |
| 894 | if (delay > 60 * 1000) { |
| 895 | printk(KERN_WARNING "Device %04x:%02x:%02x.%d not " |
| 896 | "responding\n", pci_domain_nr(bus), |
| 897 | bus->number, PCI_SLOT(devfn), |
| 898 | PCI_FUNC(devfn)); |
| 899 | return NULL; |
| 900 | } |
| 901 | } |
| 902 | |
| 903 | if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type)) |
| 904 | return NULL; |
| 905 | |
Michael Ellerman | bab41e9 | 2007-04-05 17:19:09 +1000 | [diff] [blame] | 906 | dev = alloc_pci_dev(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | if (!dev) |
| 908 | return NULL; |
| 909 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 910 | dev->bus = bus; |
| 911 | dev->sysdata = bus->sysdata; |
| 912 | dev->dev.parent = bus->bridge; |
| 913 | dev->dev.bus = &pci_bus_type; |
| 914 | dev->devfn = devfn; |
| 915 | dev->hdr_type = hdr_type & 0x7f; |
| 916 | dev->multifunction = !!(hdr_type & 0x80); |
| 917 | dev->vendor = l & 0xffff; |
| 918 | dev->device = (l >> 16) & 0xffff; |
| 919 | dev->cfg_size = pci_cfg_space_size(dev); |
Linas Vepstas | 8208179 | 2006-07-10 04:44:46 -0700 | [diff] [blame] | 920 | dev->error_state = pci_channel_io_normal; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | |
| 922 | /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer) |
| 923 | set this higher, assuming the system even supports it. */ |
| 924 | dev->dma_mask = 0xffffffff; |
| 925 | if (pci_setup_device(dev) < 0) { |
| 926 | kfree(dev); |
| 927 | return NULL; |
| 928 | } |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 929 | |
| 930 | return dev; |
| 931 | } |
| 932 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 933 | void pci_device_add(struct pci_dev *dev, struct pci_bus *bus) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 934 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | device_initialize(&dev->dev); |
| 936 | dev->dev.release = pci_release_dev; |
| 937 | pci_dev_get(dev); |
| 938 | |
Christoph Hellwig | 8734813 | 2006-12-06 20:32:33 -0800 | [diff] [blame] | 939 | set_dev_node(&dev->dev, pcibus_to_node(bus)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 940 | dev->dev.dma_mask = &dev->dma_mask; |
| 941 | dev->dev.coherent_dma_mask = 0xffffffffull; |
| 942 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 943 | /* Fix up broken headers */ |
| 944 | pci_fixup_device(pci_fixup_header, dev); |
| 945 | |
| 946 | /* |
| 947 | * Add the device to our list of discovered devices |
| 948 | * and the bus list for fixup functions, etc. |
| 949 | */ |
| 950 | INIT_LIST_HEAD(&dev->global_list); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 951 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 | list_add_tail(&dev->bus_list, &bus->devices); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 953 | up_write(&pci_bus_sem); |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 954 | } |
| 955 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 956 | struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 957 | { |
| 958 | struct pci_dev *dev; |
| 959 | |
| 960 | dev = pci_scan_device(bus, devfn); |
| 961 | if (!dev) |
| 962 | return NULL; |
| 963 | |
| 964 | pci_device_add(dev, bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | |
| 966 | return dev; |
| 967 | } |
| 968 | |
| 969 | /** |
| 970 | * pci_scan_slot - scan a PCI slot on a bus for devices. |
| 971 | * @bus: PCI bus to scan |
| 972 | * @devfn: slot number to scan (must have zero function.) |
| 973 | * |
| 974 | * Scan a PCI slot on the specified PCI bus for devices, adding |
| 975 | * discovered devices to the @bus->devices list. New devices |
| 976 | * will have an empty dev->global_list head. |
| 977 | */ |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 978 | int pci_scan_slot(struct pci_bus *bus, int devfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | { |
| 980 | int func, nr = 0; |
| 981 | int scan_all_fns; |
| 982 | |
| 983 | scan_all_fns = pcibios_scan_all_fns(bus, devfn); |
| 984 | |
| 985 | for (func = 0; func < 8; func++, devfn++) { |
| 986 | struct pci_dev *dev; |
| 987 | |
| 988 | dev = pci_scan_single_device(bus, devfn); |
| 989 | if (dev) { |
| 990 | nr++; |
| 991 | |
| 992 | /* |
| 993 | * If this is a single function device, |
| 994 | * don't scan past the first function. |
| 995 | */ |
| 996 | if (!dev->multifunction) { |
| 997 | if (func > 0) { |
| 998 | dev->multifunction = 1; |
| 999 | } else { |
| 1000 | break; |
| 1001 | } |
| 1002 | } |
| 1003 | } else { |
| 1004 | if (func == 0 && !scan_all_fns) |
| 1005 | break; |
| 1006 | } |
| 1007 | } |
| 1008 | return nr; |
| 1009 | } |
| 1010 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1011 | unsigned int pci_scan_child_bus(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1012 | { |
| 1013 | unsigned int devfn, pass, max = bus->secondary; |
| 1014 | struct pci_dev *dev; |
| 1015 | |
| 1016 | pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number); |
| 1017 | |
| 1018 | /* Go find them, Rover! */ |
| 1019 | for (devfn = 0; devfn < 0x100; devfn += 8) |
| 1020 | pci_scan_slot(bus, devfn); |
| 1021 | |
| 1022 | /* |
| 1023 | * After performing arch-dependent fixup of the bus, look behind |
| 1024 | * all PCI-to-PCI bridges on this bus. |
| 1025 | */ |
| 1026 | pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number); |
| 1027 | pcibios_fixup_bus(bus); |
| 1028 | for (pass=0; pass < 2; pass++) |
| 1029 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1030 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || |
| 1031 | dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) |
| 1032 | max = pci_scan_bridge(bus, dev, max, pass); |
| 1033 | } |
| 1034 | |
| 1035 | /* |
| 1036 | * We've scanned the bus and so we know all about what's on |
| 1037 | * the other side of any bridges that may be on this bus plus |
| 1038 | * any devices. |
| 1039 | * |
| 1040 | * Return how far we've got finding sub-buses. |
| 1041 | */ |
| 1042 | pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n", |
| 1043 | pci_domain_nr(bus), bus->number, max); |
| 1044 | return max; |
| 1045 | } |
| 1046 | |
| 1047 | unsigned int __devinit pci_do_scan_bus(struct pci_bus *bus) |
| 1048 | { |
| 1049 | unsigned int max; |
| 1050 | |
| 1051 | max = pci_scan_child_bus(bus); |
| 1052 | |
| 1053 | /* |
| 1054 | * Make the discovered devices available. |
| 1055 | */ |
| 1056 | pci_bus_add_devices(bus); |
| 1057 | |
| 1058 | return max; |
| 1059 | } |
| 1060 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1061 | struct pci_bus * pci_create_bus(struct device *parent, |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1062 | int bus, struct pci_ops *ops, void *sysdata) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1063 | { |
| 1064 | int error; |
| 1065 | struct pci_bus *b; |
| 1066 | struct device *dev; |
| 1067 | |
| 1068 | b = pci_alloc_bus(); |
| 1069 | if (!b) |
| 1070 | return NULL; |
| 1071 | |
| 1072 | dev = kmalloc(sizeof(*dev), GFP_KERNEL); |
| 1073 | if (!dev){ |
| 1074 | kfree(b); |
| 1075 | return NULL; |
| 1076 | } |
| 1077 | |
| 1078 | b->sysdata = sysdata; |
| 1079 | b->ops = ops; |
| 1080 | |
| 1081 | if (pci_find_bus(pci_domain_nr(b), bus)) { |
| 1082 | /* If we already got to this bus through a different bridge, ignore it */ |
| 1083 | pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus); |
| 1084 | goto err_out; |
| 1085 | } |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1086 | |
| 1087 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1088 | list_add_tail(&b->node, &pci_root_buses); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1089 | up_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1090 | |
| 1091 | memset(dev, 0, sizeof(*dev)); |
| 1092 | dev->parent = parent; |
| 1093 | dev->release = pci_release_bus_bridge_dev; |
| 1094 | sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus); |
| 1095 | error = device_register(dev); |
| 1096 | if (error) |
| 1097 | goto dev_reg_err; |
| 1098 | b->bridge = get_device(dev); |
| 1099 | |
| 1100 | b->class_dev.class = &pcibus_class; |
| 1101 | sprintf(b->class_dev.class_id, "%04x:%02x", pci_domain_nr(b), bus); |
| 1102 | error = class_device_register(&b->class_dev); |
| 1103 | if (error) |
| 1104 | goto class_dev_reg_err; |
| 1105 | error = class_device_create_file(&b->class_dev, &class_device_attr_cpuaffinity); |
| 1106 | if (error) |
| 1107 | goto class_dev_create_file_err; |
| 1108 | |
| 1109 | /* Create legacy_io and legacy_mem files for this bus */ |
| 1110 | pci_create_legacy_files(b); |
| 1111 | |
| 1112 | error = sysfs_create_link(&b->class_dev.kobj, &b->bridge->kobj, "bridge"); |
| 1113 | if (error) |
| 1114 | goto sys_create_link_err; |
| 1115 | |
| 1116 | b->number = b->secondary = bus; |
| 1117 | b->resource[0] = &ioport_resource; |
| 1118 | b->resource[1] = &iomem_resource; |
| 1119 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1120 | return b; |
| 1121 | |
| 1122 | sys_create_link_err: |
| 1123 | class_device_remove_file(&b->class_dev, &class_device_attr_cpuaffinity); |
| 1124 | class_dev_create_file_err: |
| 1125 | class_device_unregister(&b->class_dev); |
| 1126 | class_dev_reg_err: |
| 1127 | device_unregister(dev); |
| 1128 | dev_reg_err: |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1129 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 | list_del(&b->node); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1131 | up_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1132 | err_out: |
| 1133 | kfree(dev); |
| 1134 | kfree(b); |
| 1135 | return NULL; |
| 1136 | } |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1137 | EXPORT_SYMBOL_GPL(pci_create_bus); |
| 1138 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1139 | struct pci_bus *pci_scan_bus_parented(struct device *parent, |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1140 | int bus, struct pci_ops *ops, void *sysdata) |
| 1141 | { |
| 1142 | struct pci_bus *b; |
| 1143 | |
| 1144 | b = pci_create_bus(parent, bus, ops, sysdata); |
| 1145 | if (b) |
| 1146 | b->subordinate = pci_scan_child_bus(b); |
| 1147 | return b; |
| 1148 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | EXPORT_SYMBOL(pci_scan_bus_parented); |
| 1150 | |
| 1151 | #ifdef CONFIG_HOTPLUG |
| 1152 | EXPORT_SYMBOL(pci_add_new_bus); |
| 1153 | EXPORT_SYMBOL(pci_do_scan_bus); |
| 1154 | EXPORT_SYMBOL(pci_scan_slot); |
| 1155 | EXPORT_SYMBOL(pci_scan_bridge); |
| 1156 | EXPORT_SYMBOL(pci_scan_single_device); |
| 1157 | EXPORT_SYMBOL_GPL(pci_scan_child_bus); |
| 1158 | #endif |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1159 | |
| 1160 | static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b) |
| 1161 | { |
| 1162 | if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1; |
| 1163 | else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1; |
| 1164 | |
| 1165 | if (a->bus->number < b->bus->number) return -1; |
| 1166 | else if (a->bus->number > b->bus->number) return 1; |
| 1167 | |
| 1168 | if (a->devfn < b->devfn) return -1; |
| 1169 | else if (a->devfn > b->devfn) return 1; |
| 1170 | |
| 1171 | return 0; |
| 1172 | } |
| 1173 | |
| 1174 | /* |
| 1175 | * Yes, this forcably breaks the klist abstraction temporarily. It |
| 1176 | * just wants to sort the klist, not change reference counts and |
| 1177 | * take/drop locks rapidly in the process. It does all this while |
| 1178 | * holding the lock for the list, so objects can't otherwise be |
| 1179 | * added/removed while we're swizzling. |
| 1180 | */ |
| 1181 | static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list) |
| 1182 | { |
| 1183 | struct list_head *pos; |
| 1184 | struct klist_node *n; |
| 1185 | struct device *dev; |
| 1186 | struct pci_dev *b; |
| 1187 | |
| 1188 | list_for_each(pos, list) { |
| 1189 | n = container_of(pos, struct klist_node, n_node); |
| 1190 | dev = container_of(n, struct device, knode_bus); |
| 1191 | b = to_pci_dev(dev); |
| 1192 | if (pci_sort_bf_cmp(a, b) <= 0) { |
| 1193 | list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node); |
| 1194 | return; |
| 1195 | } |
| 1196 | } |
| 1197 | list_move_tail(&a->dev.knode_bus.n_node, list); |
| 1198 | } |
| 1199 | |
| 1200 | static void __init pci_sort_breadthfirst_klist(void) |
| 1201 | { |
| 1202 | LIST_HEAD(sorted_devices); |
| 1203 | struct list_head *pos, *tmp; |
| 1204 | struct klist_node *n; |
| 1205 | struct device *dev; |
| 1206 | struct pci_dev *pdev; |
| 1207 | |
| 1208 | spin_lock(&pci_bus_type.klist_devices.k_lock); |
| 1209 | list_for_each_safe(pos, tmp, &pci_bus_type.klist_devices.k_list) { |
| 1210 | n = container_of(pos, struct klist_node, n_node); |
| 1211 | dev = container_of(n, struct device, knode_bus); |
| 1212 | pdev = to_pci_dev(dev); |
| 1213 | pci_insertion_sort_klist(pdev, &sorted_devices); |
| 1214 | } |
| 1215 | list_splice(&sorted_devices, &pci_bus_type.klist_devices.k_list); |
| 1216 | spin_unlock(&pci_bus_type.klist_devices.k_lock); |
| 1217 | } |
| 1218 | |
| 1219 | static void __init pci_insertion_sort_devices(struct pci_dev *a, struct list_head *list) |
| 1220 | { |
| 1221 | struct pci_dev *b; |
| 1222 | |
| 1223 | list_for_each_entry(b, list, global_list) { |
| 1224 | if (pci_sort_bf_cmp(a, b) <= 0) { |
| 1225 | list_move_tail(&a->global_list, &b->global_list); |
| 1226 | return; |
| 1227 | } |
| 1228 | } |
| 1229 | list_move_tail(&a->global_list, list); |
| 1230 | } |
| 1231 | |
| 1232 | static void __init pci_sort_breadthfirst_devices(void) |
| 1233 | { |
| 1234 | LIST_HEAD(sorted_devices); |
| 1235 | struct pci_dev *dev, *tmp; |
| 1236 | |
| 1237 | down_write(&pci_bus_sem); |
| 1238 | list_for_each_entry_safe(dev, tmp, &pci_devices, global_list) { |
| 1239 | pci_insertion_sort_devices(dev, &sorted_devices); |
| 1240 | } |
| 1241 | list_splice(&sorted_devices, &pci_devices); |
| 1242 | up_write(&pci_bus_sem); |
| 1243 | } |
| 1244 | |
| 1245 | void __init pci_sort_breadthfirst(void) |
| 1246 | { |
| 1247 | pci_sort_breadthfirst_devices(); |
| 1248 | pci_sort_breadthfirst_klist(); |
| 1249 | } |
| 1250 | |