blob: 5d867ebe6a4dcfe3ea968bc63f72d16c07dd58e3 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
Jack Morgenstein51a379d2008-07-25 10:32:52 -07002 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07003 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
34#include <linux/init.h>
35#include <linux/interrupt.h>
Andrea Righi27ac7922008-07-23 21:28:13 -070036#include <linux/mm.h>
Al Viro9cbe05c2007-05-15 20:36:30 +010037#include <linux/dma-mapping.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070038
39#include <linux/mlx4/cmd.h>
40
41#include "mlx4.h"
42#include "fw.h"
43
44enum {
45 MLX4_NUM_ASYNC_EQE = 0x100,
46 MLX4_NUM_SPARE_EQE = 0x80,
47 MLX4_EQ_ENTRY_SIZE = 0x20
48};
49
50/*
51 * Must be packed because start is 64 bits but only aligned to 32 bits.
52 */
53struct mlx4_eq_context {
54 __be32 flags;
55 u16 reserved1[3];
56 __be16 page_offset;
57 u8 log_eq_size;
58 u8 reserved2[4];
59 u8 eq_period;
60 u8 reserved3;
61 u8 eq_max_count;
62 u8 reserved4[3];
63 u8 intr;
64 u8 log_page_size;
65 u8 reserved5[2];
66 u8 mtt_base_addr_h;
67 __be32 mtt_base_addr_l;
68 u32 reserved6[2];
69 __be32 consumer_index;
70 __be32 producer_index;
71 u32 reserved7[4];
72};
73
74#define MLX4_EQ_STATUS_OK ( 0 << 28)
75#define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
76#define MLX4_EQ_OWNER_SW ( 0 << 24)
77#define MLX4_EQ_OWNER_HW ( 1 << 24)
78#define MLX4_EQ_FLAG_EC ( 1 << 18)
79#define MLX4_EQ_FLAG_OI ( 1 << 17)
80#define MLX4_EQ_STATE_ARMED ( 9 << 8)
81#define MLX4_EQ_STATE_FIRED (10 << 8)
82#define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
83
84#define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
85 (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
86 (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
87 (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
88 (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
89 (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
90 (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
91 (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
92 (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
Roland Dreier225c7b12007-05-08 18:00:38 -070093 (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
94 (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
95 (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
96 (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
97 (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
98 (1ull << MLX4_EVENT_TYPE_CMD))
Roland Dreier225c7b12007-05-08 18:00:38 -070099
100struct mlx4_eqe {
101 u8 reserved1;
102 u8 type;
103 u8 reserved2;
104 u8 subtype;
105 union {
106 u32 raw[6];
107 struct {
108 __be32 cqn;
109 } __attribute__((packed)) comp;
110 struct {
111 u16 reserved1;
112 __be16 token;
113 u32 reserved2;
114 u8 reserved3[3];
115 u8 status;
116 __be64 out_param;
117 } __attribute__((packed)) cmd;
118 struct {
119 __be32 qpn;
120 } __attribute__((packed)) qp;
121 struct {
122 __be32 srqn;
123 } __attribute__((packed)) srq;
124 struct {
125 __be32 cqn;
126 u32 reserved1;
127 u8 reserved2[3];
128 u8 syndrome;
129 } __attribute__((packed)) cq_err;
130 struct {
131 u32 reserved1[2];
132 __be32 port;
133 } __attribute__((packed)) port_change;
134 } event;
135 u8 reserved3[3];
136 u8 owner;
137} __attribute__((packed));
138
139static void eq_set_ci(struct mlx4_eq *eq, int req_not)
140{
141 __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
142 req_not << 31),
143 eq->doorbell);
144 /* We still want ordering, just not swabbing, so add a barrier */
145 mb();
146}
147
148static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry)
149{
150 unsigned long off = (entry & (eq->nent - 1)) * MLX4_EQ_ENTRY_SIZE;
151 return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
152}
153
154static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq)
155{
156 struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index);
157 return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
158}
159
160static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
161{
162 struct mlx4_eqe *eqe;
163 int cqn;
164 int eqes_found = 0;
165 int set_ci = 0;
166
167 while ((eqe = next_eqe_sw(eq))) {
168 /*
169 * Make sure we read EQ entry contents after we've
170 * checked the ownership bit.
171 */
172 rmb();
173
174 switch (eqe->type) {
175 case MLX4_EVENT_TYPE_COMP:
176 cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
177 mlx4_cq_completion(dev, cqn);
178 break;
179
180 case MLX4_EVENT_TYPE_PATH_MIG:
181 case MLX4_EVENT_TYPE_COMM_EST:
182 case MLX4_EVENT_TYPE_SQ_DRAINED:
183 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
184 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
185 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
186 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
187 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
188 mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
189 eqe->type);
190 break;
191
192 case MLX4_EVENT_TYPE_SRQ_LIMIT:
193 case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
194 mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) & 0xffffff,
195 eqe->type);
196 break;
197
198 case MLX4_EVENT_TYPE_CMD:
199 mlx4_cmd_event(dev,
200 be16_to_cpu(eqe->event.cmd.token),
201 eqe->event.cmd.status,
202 be64_to_cpu(eqe->event.cmd.out_param));
203 break;
204
205 case MLX4_EVENT_TYPE_PORT_CHANGE:
Roland Dreier37608ee2008-04-16 21:01:08 -0700206 mlx4_dispatch_event(dev,
207 eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_ACTIVE ?
208 MLX4_DEV_EVENT_PORT_UP :
209 MLX4_DEV_EVENT_PORT_DOWN,
Roland Dreier225c7b12007-05-08 18:00:38 -0700210 be32_to_cpu(eqe->event.port_change.port) >> 28);
211 break;
212
213 case MLX4_EVENT_TYPE_CQ_ERROR:
214 mlx4_warn(dev, "CQ %s on CQN %06x\n",
215 eqe->event.cq_err.syndrome == 1 ?
216 "overrun" : "access violation",
217 be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
218 mlx4_cq_event(dev, be32_to_cpu(eqe->event.cq_err.cqn),
219 eqe->type);
220 break;
221
222 case MLX4_EVENT_TYPE_EQ_OVERFLOW:
223 mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
224 break;
225
226 case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
227 case MLX4_EVENT_TYPE_ECC_DETECT:
228 default:
229 mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at index %u\n",
230 eqe->type, eqe->subtype, eq->eqn, eq->cons_index);
231 break;
232 };
233
234 ++eq->cons_index;
235 eqes_found = 1;
236 ++set_ci;
237
238 /*
239 * The HCA will think the queue has overflowed if we
240 * don't tell it we've been processing events. We
241 * create our EQs with MLX4_NUM_SPARE_EQE extra
242 * entries, so we must update our consumer index at
243 * least that often.
244 */
245 if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
246 /*
247 * Conditional on hca_type is OK here because
248 * this is a rare case, not the fast path.
249 */
250 eq_set_ci(eq, 0);
251 set_ci = 0;
252 }
253 }
254
255 eq_set_ci(eq, 1);
256
257 return eqes_found;
258}
259
260static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
261{
262 struct mlx4_dev *dev = dev_ptr;
263 struct mlx4_priv *priv = mlx4_priv(dev);
264 int work = 0;
265 int i;
266
267 writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
268
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800269 for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700270 work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
271
272 return IRQ_RETVAL(work);
273}
274
275static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
276{
277 struct mlx4_eq *eq = eq_ptr;
278 struct mlx4_dev *dev = eq->dev;
279
280 mlx4_eq_int(dev, eq);
281
282 /* MSI-X vectors always belong to us */
283 return IRQ_HANDLED;
284}
285
Roland Dreier225c7b12007-05-08 18:00:38 -0700286static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
287 int eq_num)
288{
289 return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
290 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B);
291}
292
293static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
294 int eq_num)
295{
296 return mlx4_cmd(dev, mailbox->dma, eq_num, 0, MLX4_CMD_SW2HW_EQ,
297 MLX4_CMD_TIME_CLASS_A);
298}
299
300static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
301 int eq_num)
302{
303 return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num, 0, MLX4_CMD_HW2SW_EQ,
304 MLX4_CMD_TIME_CLASS_A);
305}
306
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800307static int mlx4_num_eq_uar(struct mlx4_dev *dev)
308{
309 /*
310 * Each UAR holds 4 EQ doorbells. To figure out how many UARs
311 * we need to map, take the difference of highest index and
312 * the lowest index we'll use and add 1.
313 */
314 return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs) / 4 -
315 dev->caps.reserved_eqs / 4 + 1;
316}
317
Roland Dreier3d73c282007-10-10 15:43:54 -0700318static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
Roland Dreier225c7b12007-05-08 18:00:38 -0700319{
320 struct mlx4_priv *priv = mlx4_priv(dev);
321 int index;
322
323 index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
324
325 if (!priv->eq_table.uar_map[index]) {
326 priv->eq_table.uar_map[index] =
327 ioremap(pci_resource_start(dev->pdev, 2) +
328 ((eq->eqn / 4) << PAGE_SHIFT),
329 PAGE_SIZE);
330 if (!priv->eq_table.uar_map[index]) {
331 mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
332 eq->eqn);
333 return NULL;
334 }
335 }
336
337 return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
338}
339
Roland Dreier3d73c282007-10-10 15:43:54 -0700340static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
341 u8 intr, struct mlx4_eq *eq)
Roland Dreier225c7b12007-05-08 18:00:38 -0700342{
343 struct mlx4_priv *priv = mlx4_priv(dev);
344 struct mlx4_cmd_mailbox *mailbox;
345 struct mlx4_eq_context *eq_context;
346 int npages;
347 u64 *dma_list = NULL;
348 dma_addr_t t;
349 u64 mtt_addr;
350 int err = -ENOMEM;
351 int i;
352
353 eq->dev = dev;
354 eq->nent = roundup_pow_of_two(max(nent, 2));
355 npages = PAGE_ALIGN(eq->nent * MLX4_EQ_ENTRY_SIZE) / PAGE_SIZE;
356
357 eq->page_list = kmalloc(npages * sizeof *eq->page_list,
358 GFP_KERNEL);
359 if (!eq->page_list)
360 goto err_out;
361
362 for (i = 0; i < npages; ++i)
363 eq->page_list[i].buf = NULL;
364
365 dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
366 if (!dma_list)
367 goto err_out_free;
368
369 mailbox = mlx4_alloc_cmd_mailbox(dev);
370 if (IS_ERR(mailbox))
371 goto err_out_free;
372 eq_context = mailbox->buf;
373
374 for (i = 0; i < npages; ++i) {
375 eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
376 PAGE_SIZE, &t, GFP_KERNEL);
377 if (!eq->page_list[i].buf)
378 goto err_out_free_pages;
379
380 dma_list[i] = t;
381 eq->page_list[i].map = t;
382
383 memset(eq->page_list[i].buf, 0, PAGE_SIZE);
384 }
385
386 eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
387 if (eq->eqn == -1)
388 goto err_out_free_pages;
389
390 eq->doorbell = mlx4_get_eq_uar(dev, eq);
391 if (!eq->doorbell) {
392 err = -ENOMEM;
393 goto err_out_free_eq;
394 }
395
396 err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
397 if (err)
398 goto err_out_free_eq;
399
400 err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
401 if (err)
402 goto err_out_free_mtt;
403
404 memset(eq_context, 0, sizeof *eq_context);
405 eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
406 MLX4_EQ_STATE_ARMED);
407 eq_context->log_eq_size = ilog2(eq->nent);
408 eq_context->intr = intr;
409 eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
410
411 mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
412 eq_context->mtt_base_addr_h = mtt_addr >> 32;
413 eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
414
415 err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
416 if (err) {
417 mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
418 goto err_out_free_mtt;
419 }
420
421 kfree(dma_list);
422 mlx4_free_cmd_mailbox(dev, mailbox);
423
424 eq->cons_index = 0;
425
426 return err;
427
428err_out_free_mtt:
429 mlx4_mtt_cleanup(dev, &eq->mtt);
430
431err_out_free_eq:
432 mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
433
434err_out_free_pages:
435 for (i = 0; i < npages; ++i)
436 if (eq->page_list[i].buf)
437 dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
438 eq->page_list[i].buf,
439 eq->page_list[i].map);
440
441 mlx4_free_cmd_mailbox(dev, mailbox);
442
443err_out_free:
444 kfree(eq->page_list);
445 kfree(dma_list);
446
447err_out:
448 return err;
449}
450
451static void mlx4_free_eq(struct mlx4_dev *dev,
452 struct mlx4_eq *eq)
453{
454 struct mlx4_priv *priv = mlx4_priv(dev);
455 struct mlx4_cmd_mailbox *mailbox;
456 int err;
457 int npages = PAGE_ALIGN(MLX4_EQ_ENTRY_SIZE * eq->nent) / PAGE_SIZE;
458 int i;
459
460 mailbox = mlx4_alloc_cmd_mailbox(dev);
461 if (IS_ERR(mailbox))
462 return;
463
464 err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
465 if (err)
466 mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
467
468 if (0) {
469 mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
470 for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
471 if (i % 4 == 0)
472 printk("[%02x] ", i * 4);
473 printk(" %08x", be32_to_cpup(mailbox->buf + i * 4));
474 if ((i + 1) % 4 == 0)
475 printk("\n");
476 }
477 }
478
479 mlx4_mtt_cleanup(dev, &eq->mtt);
480 for (i = 0; i < npages; ++i)
481 pci_free_consistent(dev->pdev, PAGE_SIZE,
482 eq->page_list[i].buf,
483 eq->page_list[i].map);
484
485 kfree(eq->page_list);
486 mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
487 mlx4_free_cmd_mailbox(dev, mailbox);
488}
489
490static void mlx4_free_irqs(struct mlx4_dev *dev)
491{
492 struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
493 int i;
494
495 if (eq_table->have_irq)
496 free_irq(dev->pdev->irq, dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800497 for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700498 if (eq_table->eq[i].have_irq)
499 free_irq(eq_table->eq[i].irq, eq_table->eq + i);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800500
501 kfree(eq_table->irq_names);
Roland Dreier225c7b12007-05-08 18:00:38 -0700502}
503
Roland Dreier3d73c282007-10-10 15:43:54 -0700504static int mlx4_map_clr_int(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700505{
506 struct mlx4_priv *priv = mlx4_priv(dev);
507
508 priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
509 priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
510 if (!priv->clr_base) {
511 mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
512 return -ENOMEM;
513 }
514
515 return 0;
516}
517
518static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
519{
520 struct mlx4_priv *priv = mlx4_priv(dev);
521
522 iounmap(priv->clr_base);
523}
524
Roland Dreier3d73c282007-10-10 15:43:54 -0700525int mlx4_map_eq_icm(struct mlx4_dev *dev, u64 icm_virt)
Roland Dreier225c7b12007-05-08 18:00:38 -0700526{
527 struct mlx4_priv *priv = mlx4_priv(dev);
528 int ret;
529
530 /*
531 * We assume that mapping one page is enough for the whole EQ
532 * context table. This is fine with all current HCAs, because
533 * we only use 32 EQs and each EQ uses 64 bytes of context
534 * memory, or 1 KB total.
535 */
536 priv->eq_table.icm_virt = icm_virt;
537 priv->eq_table.icm_page = alloc_page(GFP_HIGHUSER);
538 if (!priv->eq_table.icm_page)
539 return -ENOMEM;
540 priv->eq_table.icm_dma = pci_map_page(dev->pdev, priv->eq_table.icm_page, 0,
541 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700542 if (pci_dma_mapping_error(dev->pdev, priv->eq_table.icm_dma)) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700543 __free_page(priv->eq_table.icm_page);
544 return -ENOMEM;
545 }
546
547 ret = mlx4_MAP_ICM_page(dev, priv->eq_table.icm_dma, icm_virt);
548 if (ret) {
549 pci_unmap_page(dev->pdev, priv->eq_table.icm_dma, PAGE_SIZE,
550 PCI_DMA_BIDIRECTIONAL);
551 __free_page(priv->eq_table.icm_page);
552 }
553
554 return ret;
555}
556
557void mlx4_unmap_eq_icm(struct mlx4_dev *dev)
558{
559 struct mlx4_priv *priv = mlx4_priv(dev);
560
561 mlx4_UNMAP_ICM(dev, priv->eq_table.icm_virt, 1);
562 pci_unmap_page(dev->pdev, priv->eq_table.icm_dma, PAGE_SIZE,
563 PCI_DMA_BIDIRECTIONAL);
564 __free_page(priv->eq_table.icm_page);
565}
566
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800567int mlx4_alloc_eq_table(struct mlx4_dev *dev)
568{
569 struct mlx4_priv *priv = mlx4_priv(dev);
570
571 priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
572 sizeof *priv->eq_table.eq, GFP_KERNEL);
573 if (!priv->eq_table.eq)
574 return -ENOMEM;
575
576 return 0;
577}
578
579void mlx4_free_eq_table(struct mlx4_dev *dev)
580{
581 kfree(mlx4_priv(dev)->eq_table.eq);
582}
583
Roland Dreier3d73c282007-10-10 15:43:54 -0700584int mlx4_init_eq_table(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700585{
586 struct mlx4_priv *priv = mlx4_priv(dev);
587 int err;
588 int i;
589
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800590 priv->eq_table.uar_map = kcalloc(sizeof *priv->eq_table.uar_map,
591 mlx4_num_eq_uar(dev), GFP_KERNEL);
592 if (!priv->eq_table.uar_map) {
593 err = -ENOMEM;
594 goto err_out_free;
595 }
596
Roland Dreier225c7b12007-05-08 18:00:38 -0700597 err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700598 dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700599 if (err)
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800600 goto err_out_free;
Roland Dreier225c7b12007-05-08 18:00:38 -0700601
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800602 for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700603 priv->eq_table.uar_map[i] = NULL;
604
605 err = mlx4_map_clr_int(dev);
606 if (err)
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800607 goto err_out_bitmap;
Roland Dreier225c7b12007-05-08 18:00:38 -0700608
609 priv->eq_table.clr_mask =
610 swab32(1 << (priv->eq_table.inta_pin & 31));
611 priv->eq_table.clr_int = priv->clr_base +
612 (priv->eq_table.inta_pin < 32 ? 4 : 0);
613
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800614 priv->eq_table.irq_names = kmalloc(16 * dev->caps.num_comp_vectors, GFP_KERNEL);
615 if (!priv->eq_table.irq_names) {
616 err = -ENOMEM;
617 goto err_out_bitmap;
618 }
619
620 for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
621 err = mlx4_create_eq(dev, dev->caps.num_cqs + MLX4_NUM_SPARE_EQE,
622 (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
623 &priv->eq_table.eq[i]);
624 if (err)
625 goto err_out_unmap;
626 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700627
628 err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800629 (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
630 &priv->eq_table.eq[dev->caps.num_comp_vectors]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700631 if (err)
632 goto err_out_comp;
633
634 if (dev->flags & MLX4_FLAG_MSI_X) {
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800635 static const char async_eq_name[] = "mlx4-async";
636 const char *eq_name;
Roland Dreier225c7b12007-05-08 18:00:38 -0700637
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800638 for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
639 if (i < dev->caps.num_comp_vectors) {
640 snprintf(priv->eq_table.irq_names + i * 16, 16,
641 "mlx4-comp-%d", i);
642 eq_name = priv->eq_table.irq_names + i * 16;
643 } else
644 eq_name = async_eq_name;
645
Roland Dreier225c7b12007-05-08 18:00:38 -0700646 err = request_irq(priv->eq_table.eq[i].irq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800647 mlx4_msi_x_interrupt, 0, eq_name,
648 priv->eq_table.eq + i);
Roland Dreier225c7b12007-05-08 18:00:38 -0700649 if (err)
Jack Morgensteinee49bd92007-07-12 17:50:45 +0300650 goto err_out_async;
Roland Dreier225c7b12007-05-08 18:00:38 -0700651
652 priv->eq_table.eq[i].have_irq = 1;
653 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700654 } else {
655 err = request_irq(dev->pdev->irq, mlx4_interrupt,
Andrew Morton40937852007-05-10 22:53:01 -0700656 IRQF_SHARED, DRV_NAME, dev);
Roland Dreier225c7b12007-05-08 18:00:38 -0700657 if (err)
658 goto err_out_async;
659
660 priv->eq_table.have_irq = 1;
661 }
662
663 err = mlx4_MAP_EQ(dev, MLX4_ASYNC_EVENT_MASK, 0,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800664 priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700665 if (err)
666 mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800667 priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
Roland Dreier225c7b12007-05-08 18:00:38 -0700668
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800669 for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700670 eq_set_ci(&priv->eq_table.eq[i], 1);
671
Roland Dreier225c7b12007-05-08 18:00:38 -0700672 return 0;
673
Roland Dreier225c7b12007-05-08 18:00:38 -0700674err_out_async:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800675 mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700676
677err_out_comp:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800678 i = dev->caps.num_comp_vectors - 1;
Roland Dreier225c7b12007-05-08 18:00:38 -0700679
680err_out_unmap:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800681 while (i >= 0) {
682 mlx4_free_eq(dev, &priv->eq_table.eq[i]);
683 --i;
684 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700685 mlx4_unmap_clr_int(dev);
686 mlx4_free_irqs(dev);
687
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800688err_out_bitmap:
Roland Dreier225c7b12007-05-08 18:00:38 -0700689 mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800690
691err_out_free:
692 kfree(priv->eq_table.uar_map);
693
Roland Dreier225c7b12007-05-08 18:00:38 -0700694 return err;
695}
696
697void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
698{
699 struct mlx4_priv *priv = mlx4_priv(dev);
700 int i;
701
Roland Dreier225c7b12007-05-08 18:00:38 -0700702 mlx4_MAP_EQ(dev, MLX4_ASYNC_EVENT_MASK, 1,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800703 priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700704
705 mlx4_free_irqs(dev);
706
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800707 for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700708 mlx4_free_eq(dev, &priv->eq_table.eq[i]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700709
710 mlx4_unmap_clr_int(dev);
711
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800712 for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -0700713 if (priv->eq_table.uar_map[i])
714 iounmap(priv->eq_table.uar_map[i]);
715
716 mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800717
718 kfree(priv->eq_table.uar_map);
Roland Dreier225c7b12007-05-08 18:00:38 -0700719}