Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1 | /* |
Peter Ujfalusi | 71e822e | 2012-01-26 12:47:22 +0200 | [diff] [blame] | 2 | * sound/soc/omap/mcbsp.c |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2004 Nokia Corporation |
| 5 | * Author: Samuel Ortiz <samuel.ortiz@nokia.com> |
| 6 | * |
Peter Ujfalusi | 71e822e | 2012-01-26 12:47:22 +0200 | [diff] [blame] | 7 | * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com> |
| 8 | * Peter Ujfalusi <peter.ujfalusi@ti.com> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | * |
| 14 | * Multichannel mode not supported. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/device.h> |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 20 | #include <linux/platform_device.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 21 | #include <linux/interrupt.h> |
| 22 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 23 | #include <linux/clk.h> |
Tony Lindgren | 04fbf6a | 2007-02-12 10:50:53 -0800 | [diff] [blame] | 24 | #include <linux/delay.h> |
Eduardo Valentin | fb78d80 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 25 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 26 | #include <linux/slab.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 27 | |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 28 | #include <plat/mcbsp.h> |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 29 | |
Peter Ujfalusi | 219f431 | 2012-02-03 13:11:47 +0200 | [diff] [blame] | 30 | #include "mcbsp.h" |
| 31 | |
Manjunath Kondaiah G | b0a330d | 2010-10-08 10:00:19 -0700 | [diff] [blame] | 32 | static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val) |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 33 | { |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 34 | void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step; |
| 35 | |
| 36 | if (mcbsp->pdata->reg_size == 2) { |
| 37 | ((u16 *)mcbsp->reg_cache)[reg] = (u16)val; |
| 38 | __raw_writew((u16)val, addr); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 39 | } else { |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 40 | ((u32 *)mcbsp->reg_cache)[reg] = val; |
| 41 | __raw_writel(val, addr); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 42 | } |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 43 | } |
| 44 | |
Manjunath Kondaiah G | b0a330d | 2010-10-08 10:00:19 -0700 | [diff] [blame] | 45 | static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache) |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 46 | { |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 47 | void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step; |
| 48 | |
| 49 | if (mcbsp->pdata->reg_size == 2) { |
| 50 | return !from_cache ? __raw_readw(addr) : |
| 51 | ((u16 *)mcbsp->reg_cache)[reg]; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 52 | } else { |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 53 | return !from_cache ? __raw_readl(addr) : |
| 54 | ((u32 *)mcbsp->reg_cache)[reg]; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 55 | } |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 56 | } |
| 57 | |
Manjunath Kondaiah G | b0a330d | 2010-10-08 10:00:19 -0700 | [diff] [blame] | 58 | static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 59 | { |
| 60 | __raw_writel(val, mcbsp->st_data->io_base_st + reg); |
| 61 | } |
| 62 | |
Manjunath Kondaiah G | b0a330d | 2010-10-08 10:00:19 -0700 | [diff] [blame] | 63 | static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 64 | { |
| 65 | return __raw_readl(mcbsp->st_data->io_base_st + reg); |
| 66 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 67 | |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 68 | #define MCBSP_READ(mcbsp, reg) \ |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 69 | omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0) |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 70 | #define MCBSP_WRITE(mcbsp, reg, val) \ |
| 71 | omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val) |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 72 | #define MCBSP_READ_CACHE(mcbsp, reg) \ |
| 73 | omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1) |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 74 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 75 | #define MCBSP_ST_READ(mcbsp, reg) \ |
| 76 | omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg) |
| 77 | #define MCBSP_ST_WRITE(mcbsp, reg, val) \ |
| 78 | omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val) |
| 79 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 80 | static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 81 | { |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 82 | dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id); |
| 83 | dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 84 | MCBSP_READ(mcbsp, DRR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 85 | dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 86 | MCBSP_READ(mcbsp, DRR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 87 | dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 88 | MCBSP_READ(mcbsp, DXR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 89 | dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 90 | MCBSP_READ(mcbsp, DXR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 91 | dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 92 | MCBSP_READ(mcbsp, SPCR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 93 | dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 94 | MCBSP_READ(mcbsp, SPCR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 95 | dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 96 | MCBSP_READ(mcbsp, RCR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 97 | dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 98 | MCBSP_READ(mcbsp, RCR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 99 | dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 100 | MCBSP_READ(mcbsp, XCR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 101 | dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 102 | MCBSP_READ(mcbsp, XCR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 103 | dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 104 | MCBSP_READ(mcbsp, SRGR2)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 105 | dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 106 | MCBSP_READ(mcbsp, SRGR1)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 107 | dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n", |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 108 | MCBSP_READ(mcbsp, PCR0)); |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 109 | dev_dbg(mcbsp->dev, "***********************\n"); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 110 | } |
| 111 | |
Linus Torvalds | 0cd61b6 | 2006-10-06 10:53:39 -0700 | [diff] [blame] | 112 | static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 113 | { |
Jeff Garzik | e8f2af1 | 2007-10-26 05:40:25 -0400 | [diff] [blame] | 114 | struct omap_mcbsp *mcbsp_tx = dev_id; |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 115 | u16 irqst_spcr2; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 116 | |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 117 | irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2); |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 118 | dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 119 | |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 120 | if (irqst_spcr2 & XSYNC_ERR) { |
| 121 | dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n", |
| 122 | irqst_spcr2); |
| 123 | /* Writing zero to XSYNC_ERR clears the IRQ */ |
Janusz Krzysztofik | 0841cb8 | 2010-02-23 15:50:38 +0000 | [diff] [blame] | 124 | MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2)); |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 125 | } |
Eduardo Valentin | fb78d80 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 126 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 127 | return IRQ_HANDLED; |
| 128 | } |
| 129 | |
Linus Torvalds | 0cd61b6 | 2006-10-06 10:53:39 -0700 | [diff] [blame] | 130 | static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 131 | { |
Jeff Garzik | e8f2af1 | 2007-10-26 05:40:25 -0400 | [diff] [blame] | 132 | struct omap_mcbsp *mcbsp_rx = dev_id; |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 133 | u16 irqst_spcr1; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 134 | |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 135 | irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1); |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 136 | dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 137 | |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 138 | if (irqst_spcr1 & RSYNC_ERR) { |
| 139 | dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n", |
| 140 | irqst_spcr1); |
| 141 | /* Writing zero to RSYNC_ERR clears the IRQ */ |
Janusz Krzysztofik | 0841cb8 | 2010-02-23 15:50:38 +0000 | [diff] [blame] | 142 | MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1)); |
Eero Nurkkala | d6d834b | 2009-05-25 11:08:42 -0700 | [diff] [blame] | 143 | } |
Eduardo Valentin | fb78d80 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 144 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 145 | return IRQ_HANDLED; |
| 146 | } |
| 147 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 148 | /* |
| 149 | * omap_mcbsp_config simply write a config to the |
| 150 | * appropriate McBSP. |
| 151 | * You either call this function or set the McBSP registers |
| 152 | * by yourself before calling omap_mcbsp_start(). |
| 153 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 154 | void omap_mcbsp_config(struct omap_mcbsp *mcbsp, |
| 155 | const struct omap_mcbsp_reg_cfg *config) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 156 | { |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 157 | dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n", |
| 158 | mcbsp->id, mcbsp->phys_base); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 159 | |
| 160 | /* We write the given config */ |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 161 | MCBSP_WRITE(mcbsp, SPCR2, config->spcr2); |
| 162 | MCBSP_WRITE(mcbsp, SPCR1, config->spcr1); |
| 163 | MCBSP_WRITE(mcbsp, RCR2, config->rcr2); |
| 164 | MCBSP_WRITE(mcbsp, RCR1, config->rcr1); |
| 165 | MCBSP_WRITE(mcbsp, XCR2, config->xcr2); |
| 166 | MCBSP_WRITE(mcbsp, XCR1, config->xcr1); |
| 167 | MCBSP_WRITE(mcbsp, SRGR2, config->srgr2); |
| 168 | MCBSP_WRITE(mcbsp, SRGR1, config->srgr1); |
| 169 | MCBSP_WRITE(mcbsp, MCR2, config->mcr2); |
| 170 | MCBSP_WRITE(mcbsp, MCR1, config->mcr1); |
| 171 | MCBSP_WRITE(mcbsp, PCR0, config->pcr0); |
Jarkko Nikula | 8840823 | 2011-09-26 10:45:41 +0300 | [diff] [blame] | 172 | if (mcbsp->pdata->has_ccr) { |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 173 | MCBSP_WRITE(mcbsp, XCCR, config->xccr); |
| 174 | MCBSP_WRITE(mcbsp, RCCR, config->rccr); |
Tony Lindgren | 3127f8f | 2009-01-15 13:09:54 +0200 | [diff] [blame] | 175 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 176 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 177 | |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 178 | /** |
| 179 | * omap_mcbsp_dma_params - returns the dma channel number |
| 180 | * @id - mcbsp id |
| 181 | * @stream - indicates the direction of data flow (rx or tx) |
| 182 | * |
| 183 | * Returns the dma channel number for the rx channel or tx channel |
| 184 | * based on the value of @stream for the requested mcbsp given by @id |
| 185 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 186 | int omap_mcbsp_dma_ch_params(struct omap_mcbsp *mcbsp, unsigned int stream) |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 187 | { |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 188 | if (stream) |
| 189 | return mcbsp->dma_rx_sync; |
| 190 | else |
| 191 | return mcbsp->dma_tx_sync; |
| 192 | } |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 193 | |
| 194 | /** |
| 195 | * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register |
| 196 | * @id - mcbsp id |
| 197 | * @stream - indicates the direction of data flow (rx or tx) |
| 198 | * |
| 199 | * Returns the address of mcbsp data transmit register or data receive register |
| 200 | * to be used by DMA for transferring/receiving data based on the value of |
| 201 | * @stream for the requested mcbsp given by @id |
| 202 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 203 | int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp, unsigned int stream) |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 204 | { |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 205 | int data_reg; |
| 206 | |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 207 | if (mcbsp->pdata->reg_size == 2) { |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 208 | if (stream) |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 209 | data_reg = OMAP_MCBSP_REG_DRR1; |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 210 | else |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 211 | data_reg = OMAP_MCBSP_REG_DXR1; |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 212 | } else { |
| 213 | if (stream) |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 214 | data_reg = OMAP_MCBSP_REG_DRR; |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 215 | else |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 216 | data_reg = OMAP_MCBSP_REG_DXR; |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 217 | } |
| 218 | |
Jarkko Nikula | cdc71514 | 2011-09-26 10:45:39 +0300 | [diff] [blame] | 219 | return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step; |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 220 | } |
Kishon Vijay Abraham I | 9504ba6 | 2011-02-24 15:16:55 +0530 | [diff] [blame] | 221 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 222 | static void omap_st_on(struct omap_mcbsp *mcbsp) |
| 223 | { |
| 224 | unsigned int w; |
| 225 | |
Jarkko Nikula | 1743d14 | 2011-09-26 10:45:44 +0300 | [diff] [blame] | 226 | if (mcbsp->pdata->enable_st_clock) |
| 227 | mcbsp->pdata->enable_st_clock(mcbsp->id, 1); |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 228 | |
| 229 | /* Enable McBSP Sidetone */ |
| 230 | w = MCBSP_READ(mcbsp, SSELCR); |
| 231 | MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN); |
| 232 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 233 | /* Enable Sidetone from Sidetone Core */ |
| 234 | w = MCBSP_ST_READ(mcbsp, SSELCR); |
| 235 | MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN); |
| 236 | } |
| 237 | |
| 238 | static void omap_st_off(struct omap_mcbsp *mcbsp) |
| 239 | { |
| 240 | unsigned int w; |
| 241 | |
| 242 | w = MCBSP_ST_READ(mcbsp, SSELCR); |
| 243 | MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN)); |
| 244 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 245 | w = MCBSP_READ(mcbsp, SSELCR); |
| 246 | MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN)); |
| 247 | |
Jarkko Nikula | 1743d14 | 2011-09-26 10:45:44 +0300 | [diff] [blame] | 248 | if (mcbsp->pdata->enable_st_clock) |
| 249 | mcbsp->pdata->enable_st_clock(mcbsp->id, 0); |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 250 | } |
| 251 | |
| 252 | static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir) |
| 253 | { |
| 254 | u16 val, i; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 255 | |
| 256 | val = MCBSP_ST_READ(mcbsp, SSELCR); |
| 257 | |
| 258 | if (val & ST_COEFFWREN) |
| 259 | MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN)); |
| 260 | |
| 261 | MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN); |
| 262 | |
| 263 | for (i = 0; i < 128; i++) |
| 264 | MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]); |
| 265 | |
| 266 | i = 0; |
| 267 | |
| 268 | val = MCBSP_ST_READ(mcbsp, SSELCR); |
| 269 | while (!(val & ST_COEFFWRDONE) && (++i < 1000)) |
| 270 | val = MCBSP_ST_READ(mcbsp, SSELCR); |
| 271 | |
| 272 | MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN)); |
| 273 | |
| 274 | if (i == 1000) |
| 275 | dev_err(mcbsp->dev, "McBSP FIR load error!\n"); |
| 276 | } |
| 277 | |
| 278 | static void omap_st_chgain(struct omap_mcbsp *mcbsp) |
| 279 | { |
| 280 | u16 w; |
| 281 | struct omap_mcbsp_st_data *st_data = mcbsp->st_data; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 282 | |
| 283 | w = MCBSP_ST_READ(mcbsp, SSELCR); |
| 284 | |
| 285 | MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \ |
| 286 | ST_CH1GAIN(st_data->ch1gain)); |
| 287 | } |
| 288 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 289 | int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 290 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 291 | struct omap_mcbsp_st_data *st_data; |
| 292 | int ret = 0; |
| 293 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 294 | st_data = mcbsp->st_data; |
| 295 | |
| 296 | if (!st_data) |
| 297 | return -ENOENT; |
| 298 | |
| 299 | spin_lock_irq(&mcbsp->lock); |
| 300 | if (channel == 0) |
| 301 | st_data->ch0gain = chgain; |
| 302 | else if (channel == 1) |
| 303 | st_data->ch1gain = chgain; |
| 304 | else |
| 305 | ret = -EINVAL; |
| 306 | |
| 307 | if (st_data->enabled) |
| 308 | omap_st_chgain(mcbsp); |
| 309 | spin_unlock_irq(&mcbsp->lock); |
| 310 | |
| 311 | return ret; |
| 312 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 313 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 314 | int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 315 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 316 | struct omap_mcbsp_st_data *st_data; |
| 317 | int ret = 0; |
| 318 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 319 | st_data = mcbsp->st_data; |
| 320 | |
| 321 | if (!st_data) |
| 322 | return -ENOENT; |
| 323 | |
| 324 | spin_lock_irq(&mcbsp->lock); |
| 325 | if (channel == 0) |
| 326 | *chgain = st_data->ch0gain; |
| 327 | else if (channel == 1) |
| 328 | *chgain = st_data->ch1gain; |
| 329 | else |
| 330 | ret = -EINVAL; |
| 331 | spin_unlock_irq(&mcbsp->lock); |
| 332 | |
| 333 | return ret; |
| 334 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 335 | |
| 336 | static int omap_st_start(struct omap_mcbsp *mcbsp) |
| 337 | { |
| 338 | struct omap_mcbsp_st_data *st_data = mcbsp->st_data; |
| 339 | |
| 340 | if (st_data && st_data->enabled && !st_data->running) { |
| 341 | omap_st_fir_write(mcbsp, st_data->taps); |
| 342 | omap_st_chgain(mcbsp); |
| 343 | |
| 344 | if (!mcbsp->free) { |
| 345 | omap_st_on(mcbsp); |
| 346 | st_data->running = 1; |
| 347 | } |
| 348 | } |
| 349 | |
| 350 | return 0; |
| 351 | } |
| 352 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 353 | int omap_st_enable(struct omap_mcbsp *mcbsp) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 354 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 355 | struct omap_mcbsp_st_data *st_data; |
| 356 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 357 | st_data = mcbsp->st_data; |
| 358 | |
| 359 | if (!st_data) |
| 360 | return -ENODEV; |
| 361 | |
| 362 | spin_lock_irq(&mcbsp->lock); |
| 363 | st_data->enabled = 1; |
| 364 | omap_st_start(mcbsp); |
| 365 | spin_unlock_irq(&mcbsp->lock); |
| 366 | |
| 367 | return 0; |
| 368 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 369 | |
| 370 | static int omap_st_stop(struct omap_mcbsp *mcbsp) |
| 371 | { |
| 372 | struct omap_mcbsp_st_data *st_data = mcbsp->st_data; |
| 373 | |
| 374 | if (st_data && st_data->running) { |
| 375 | if (!mcbsp->free) { |
| 376 | omap_st_off(mcbsp); |
| 377 | st_data->running = 0; |
| 378 | } |
| 379 | } |
| 380 | |
| 381 | return 0; |
| 382 | } |
| 383 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 384 | int omap_st_disable(struct omap_mcbsp *mcbsp) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 385 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 386 | struct omap_mcbsp_st_data *st_data; |
| 387 | int ret = 0; |
| 388 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 389 | st_data = mcbsp->st_data; |
| 390 | |
| 391 | if (!st_data) |
| 392 | return -ENODEV; |
| 393 | |
| 394 | spin_lock_irq(&mcbsp->lock); |
| 395 | omap_st_stop(mcbsp); |
| 396 | st_data->enabled = 0; |
| 397 | spin_unlock_irq(&mcbsp->lock); |
| 398 | |
| 399 | return ret; |
| 400 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 401 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 402 | int omap_st_is_enabled(struct omap_mcbsp *mcbsp) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 403 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 404 | struct omap_mcbsp_st_data *st_data; |
| 405 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 406 | st_data = mcbsp->st_data; |
| 407 | |
| 408 | if (!st_data) |
| 409 | return -ENODEV; |
| 410 | |
| 411 | |
| 412 | return st_data->enabled; |
| 413 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 414 | |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 415 | /* |
Peter Ujfalusi | 451fd82 | 2010-06-03 07:39:33 +0300 | [diff] [blame] | 416 | * omap_mcbsp_set_rx_threshold configures the transmit threshold in words. |
| 417 | * The threshold parameter is 1 based, and it is converted (threshold - 1) |
| 418 | * for the THRSH2 register. |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 419 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 420 | void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold) |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 421 | { |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 422 | if (mcbsp->pdata->buffer_size == 0) |
| 423 | return; |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 424 | |
Peter Ujfalusi | 451fd82 | 2010-06-03 07:39:33 +0300 | [diff] [blame] | 425 | if (threshold && threshold <= mcbsp->max_tx_thres) |
| 426 | MCBSP_WRITE(mcbsp, THRSH2, threshold - 1); |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 427 | } |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 428 | |
| 429 | /* |
Peter Ujfalusi | 451fd82 | 2010-06-03 07:39:33 +0300 | [diff] [blame] | 430 | * omap_mcbsp_set_rx_threshold configures the receive threshold in words. |
| 431 | * The threshold parameter is 1 based, and it is converted (threshold - 1) |
| 432 | * for the THRSH1 register. |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 433 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 434 | void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold) |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 435 | { |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 436 | if (mcbsp->pdata->buffer_size == 0) |
| 437 | return; |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 438 | |
Peter Ujfalusi | 451fd82 | 2010-06-03 07:39:33 +0300 | [diff] [blame] | 439 | if (threshold && threshold <= mcbsp->max_rx_thres) |
| 440 | MCBSP_WRITE(mcbsp, THRSH1, threshold - 1); |
Eduardo Valentin | 7aa9ff5 | 2009-08-20 16:18:10 +0300 | [diff] [blame] | 441 | } |
Eduardo Valentin | a1a56f5f | 2009-08-20 16:18:11 +0300 | [diff] [blame] | 442 | |
| 443 | /* |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 444 | * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO |
| 445 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 446 | u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp) |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 447 | { |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 448 | u16 buffstat; |
| 449 | |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 450 | if (mcbsp->pdata->buffer_size == 0) |
| 451 | return 0; |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 452 | |
| 453 | /* Returns the number of free locations in the buffer */ |
| 454 | buffstat = MCBSP_READ(mcbsp, XBUFFSTAT); |
| 455 | |
| 456 | /* Number of slots are different in McBSP ports */ |
Peter Ujfalusi | f10b8ad | 2010-06-03 07:39:34 +0300 | [diff] [blame] | 457 | return mcbsp->pdata->buffer_size - buffstat; |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 458 | } |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 459 | |
| 460 | /* |
| 461 | * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO |
| 462 | * to reach the threshold value (when the DMA will be triggered to read it) |
| 463 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 464 | u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp) |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 465 | { |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 466 | u16 buffstat, threshold; |
| 467 | |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 468 | if (mcbsp->pdata->buffer_size == 0) |
| 469 | return 0; |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 470 | |
| 471 | /* Returns the number of used locations in the buffer */ |
| 472 | buffstat = MCBSP_READ(mcbsp, RBUFFSTAT); |
| 473 | /* RX threshold */ |
| 474 | threshold = MCBSP_READ(mcbsp, THRSH1); |
| 475 | |
| 476 | /* Return the number of location till we reach the threshold limit */ |
| 477 | if (threshold <= buffstat) |
| 478 | return 0; |
| 479 | else |
| 480 | return threshold - buffstat; |
| 481 | } |
Peter Ujfalusi | 7dc976e | 2010-03-03 15:08:08 +0200 | [diff] [blame] | 482 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 483 | int omap_mcbsp_request(struct omap_mcbsp *mcbsp) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 484 | { |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 485 | void *reg_cache; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 486 | int err; |
| 487 | |
Jarkko Nikula | ac6747ca | 2011-09-26 10:45:43 +0300 | [diff] [blame] | 488 | reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 489 | if (!reg_cache) { |
| 490 | return -ENOMEM; |
| 491 | } |
| 492 | |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 493 | spin_lock(&mcbsp->lock); |
| 494 | if (!mcbsp->free) { |
| 495 | dev_err(mcbsp->dev, "McBSP%d is currently in use\n", |
| 496 | mcbsp->id); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 497 | err = -EBUSY; |
| 498 | goto err_kfree; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 499 | } |
| 500 | |
Shubhrajyoti D | 6722a72 | 2010-12-07 16:25:41 -0800 | [diff] [blame] | 501 | mcbsp->free = false; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 502 | mcbsp->reg_cache = reg_cache; |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 503 | spin_unlock(&mcbsp->lock); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 504 | |
Russell King | b820ce4 | 2009-01-23 10:26:46 +0000 | [diff] [blame] | 505 | if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request) |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 506 | mcbsp->pdata->ops->request(mcbsp->id - 1); |
Russell King | b820ce4 | 2009-01-23 10:26:46 +0000 | [diff] [blame] | 507 | |
Jarkko Nikula | 1a64588 | 2011-09-26 10:45:40 +0300 | [diff] [blame] | 508 | /* Enable wakeup behavior */ |
| 509 | if (mcbsp->pdata->has_wakeup) |
| 510 | MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN); |
Eero Nurkkala | 2122fdc | 2009-08-20 16:18:15 +0300 | [diff] [blame] | 511 | |
Jarkko Nikula | 5a07055 | 2008-10-08 10:01:41 +0300 | [diff] [blame] | 512 | /* |
| 513 | * Make sure that transmitter, receiver and sample-rate generator are |
| 514 | * not running before activating IRQs. |
| 515 | */ |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 516 | MCBSP_WRITE(mcbsp, SPCR1, 0); |
| 517 | MCBSP_WRITE(mcbsp, SPCR2, 0); |
Jarkko Nikula | 5a07055 | 2008-10-08 10:01:41 +0300 | [diff] [blame] | 518 | |
Jarkko Nikula | bafe272 | 2011-06-14 11:23:52 +0000 | [diff] [blame] | 519 | err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, |
| 520 | 0, "McBSP", (void *)mcbsp); |
| 521 | if (err != 0) { |
| 522 | dev_err(mcbsp->dev, "Unable to request TX IRQ %d " |
| 523 | "for McBSP%d\n", mcbsp->tx_irq, |
| 524 | mcbsp->id); |
| 525 | goto err_clk_disable; |
| 526 | } |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 527 | |
Jarkko Nikula | bafe272 | 2011-06-14 11:23:52 +0000 | [diff] [blame] | 528 | if (mcbsp->rx_irq) { |
| 529 | err = request_irq(mcbsp->rx_irq, |
| 530 | omap_mcbsp_rx_irq_handler, |
| 531 | 0, "McBSP", (void *)mcbsp); |
| 532 | if (err != 0) { |
| 533 | dev_err(mcbsp->dev, "Unable to request RX IRQ %d " |
| 534 | "for McBSP%d\n", mcbsp->rx_irq, |
| 535 | mcbsp->id); |
| 536 | goto err_free_irq; |
Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 537 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 538 | } |
| 539 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 540 | return 0; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 541 | err_free_irq: |
Janusz Krzysztofik | 1866b54 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 542 | free_irq(mcbsp->tx_irq, (void *)mcbsp); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 543 | err_clk_disable: |
Janusz Krzysztofik | 1866b54 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 544 | if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free) |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 545 | mcbsp->pdata->ops->free(mcbsp->id - 1); |
Janusz Krzysztofik | 1866b54 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 546 | |
Jarkko Nikula | 1a64588 | 2011-09-26 10:45:40 +0300 | [diff] [blame] | 547 | /* Disable wakeup behavior */ |
| 548 | if (mcbsp->pdata->has_wakeup) |
| 549 | MCBSP_WRITE(mcbsp, WAKEUPEN, 0); |
Janusz Krzysztofik | 1866b54 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 550 | |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 551 | spin_lock(&mcbsp->lock); |
Shubhrajyoti D | 6722a72 | 2010-12-07 16:25:41 -0800 | [diff] [blame] | 552 | mcbsp->free = true; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 553 | mcbsp->reg_cache = NULL; |
| 554 | err_kfree: |
| 555 | spin_unlock(&mcbsp->lock); |
| 556 | kfree(reg_cache); |
Janusz Krzysztofik | 1866b54 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 557 | |
| 558 | return err; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 559 | } |
| 560 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 561 | void omap_mcbsp_free(struct omap_mcbsp *mcbsp) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 562 | { |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 563 | void *reg_cache; |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 564 | |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 565 | if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free) |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 566 | mcbsp->pdata->ops->free(mcbsp->id - 1); |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 567 | |
Jarkko Nikula | 1a64588 | 2011-09-26 10:45:40 +0300 | [diff] [blame] | 568 | /* Disable wakeup behavior */ |
| 569 | if (mcbsp->pdata->has_wakeup) |
| 570 | MCBSP_WRITE(mcbsp, WAKEUPEN, 0); |
Eero Nurkkala | 2122fdc | 2009-08-20 16:18:15 +0300 | [diff] [blame] | 571 | |
Jarkko Nikula | bafe272 | 2011-06-14 11:23:52 +0000 | [diff] [blame] | 572 | if (mcbsp->rx_irq) |
| 573 | free_irq(mcbsp->rx_irq, (void *)mcbsp); |
| 574 | free_irq(mcbsp->tx_irq, (void *)mcbsp); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 575 | |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 576 | reg_cache = mcbsp->reg_cache; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 577 | |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 578 | spin_lock(&mcbsp->lock); |
| 579 | if (mcbsp->free) |
| 580 | dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id); |
| 581 | else |
Shubhrajyoti D | 6722a72 | 2010-12-07 16:25:41 -0800 | [diff] [blame] | 582 | mcbsp->free = true; |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 583 | mcbsp->reg_cache = NULL; |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 584 | spin_unlock(&mcbsp->lock); |
Janusz Krzysztofik | c8c9969 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 585 | |
| 586 | if (reg_cache) |
| 587 | kfree(reg_cache); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 588 | } |
| 589 | |
| 590 | /* |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 591 | * Here we start the McBSP, by enabling transmitter, receiver or both. |
| 592 | * If no transmitter or receiver is active prior calling, then sample-rate |
| 593 | * generator and frame sync are started. |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 594 | */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 595 | void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 596 | { |
Peter Ujfalusi | ce3f054 | 2010-08-31 08:11:44 +0000 | [diff] [blame] | 597 | int enable_srg = 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 598 | u16 w; |
| 599 | |
Jarkko Nikula | f821eec | 2011-09-26 10:45:45 +0300 | [diff] [blame] | 600 | if (mcbsp->st_data) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 601 | omap_st_start(mcbsp); |
| 602 | |
Peter Ujfalusi | ce3f054 | 2010-08-31 08:11:44 +0000 | [diff] [blame] | 603 | /* Only enable SRG, if McBSP is master */ |
| 604 | w = MCBSP_READ_CACHE(mcbsp, PCR0); |
| 605 | if (w & (FSXM | FSRM | CLKXM | CLKRM)) |
| 606 | enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) | |
| 607 | MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1); |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 608 | |
Peter Ujfalusi | ce3f054 | 2010-08-31 08:11:44 +0000 | [diff] [blame] | 609 | if (enable_srg) { |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 610 | /* Start the sample generator */ |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 611 | w = MCBSP_READ_CACHE(mcbsp, SPCR2); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 612 | MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6)); |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 613 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 614 | |
| 615 | /* Enable transmitter and receiver */ |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 616 | tx &= 1; |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 617 | w = MCBSP_READ_CACHE(mcbsp, SPCR2); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 618 | MCBSP_WRITE(mcbsp, SPCR2, w | tx); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 619 | |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 620 | rx &= 1; |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 621 | w = MCBSP_READ_CACHE(mcbsp, SPCR1); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 622 | MCBSP_WRITE(mcbsp, SPCR1, w | rx); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 623 | |
Eduardo Valentin | 44a6311 | 2009-08-20 16:18:09 +0300 | [diff] [blame] | 624 | /* |
| 625 | * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec |
| 626 | * REVISIT: 100us may give enough time for two CLKSRG, however |
| 627 | * due to some unknown PM related, clock gating etc. reason it |
| 628 | * is now at 500us. |
| 629 | */ |
| 630 | udelay(500); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 631 | |
Peter Ujfalusi | ce3f054 | 2010-08-31 08:11:44 +0000 | [diff] [blame] | 632 | if (enable_srg) { |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 633 | /* Start frame sync */ |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 634 | w = MCBSP_READ_CACHE(mcbsp, SPCR2); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 635 | MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7)); |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 636 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 637 | |
Jarkko Nikula | 8840823 | 2011-09-26 10:45:41 +0300 | [diff] [blame] | 638 | if (mcbsp->pdata->has_ccr) { |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 639 | /* Release the transmitter and receiver */ |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 640 | w = MCBSP_READ_CACHE(mcbsp, XCCR); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 641 | w &= ~(tx ? XDISABLE : 0); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 642 | MCBSP_WRITE(mcbsp, XCCR, w); |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 643 | w = MCBSP_READ_CACHE(mcbsp, RCCR); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 644 | w &= ~(rx ? RDISABLE : 0); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 645 | MCBSP_WRITE(mcbsp, RCCR, w); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 646 | } |
| 647 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 648 | /* Dump McBSP Regs */ |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 649 | omap_mcbsp_dump_reg(mcbsp); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 650 | } |
| 651 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 652 | void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 653 | { |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 654 | int idle; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 655 | u16 w; |
| 656 | |
Eduardo Valentin | fb78d80 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 657 | /* Reset transmitter */ |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 658 | tx &= 1; |
Jarkko Nikula | 8840823 | 2011-09-26 10:45:41 +0300 | [diff] [blame] | 659 | if (mcbsp->pdata->has_ccr) { |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 660 | w = MCBSP_READ_CACHE(mcbsp, XCCR); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 661 | w |= (tx ? XDISABLE : 0); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 662 | MCBSP_WRITE(mcbsp, XCCR, w); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 663 | } |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 664 | w = MCBSP_READ_CACHE(mcbsp, SPCR2); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 665 | MCBSP_WRITE(mcbsp, SPCR2, w & ~tx); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 666 | |
| 667 | /* Reset receiver */ |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 668 | rx &= 1; |
Jarkko Nikula | 8840823 | 2011-09-26 10:45:41 +0300 | [diff] [blame] | 669 | if (mcbsp->pdata->has_ccr) { |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 670 | w = MCBSP_READ_CACHE(mcbsp, RCCR); |
Jarkko Nikula | a93d4ed | 2009-10-14 09:56:35 -0700 | [diff] [blame] | 671 | w |= (rx ? RDISABLE : 0); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 672 | MCBSP_WRITE(mcbsp, RCCR, w); |
Jarkko Nikula | d09a2af | 2009-08-23 12:24:27 +0300 | [diff] [blame] | 673 | } |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 674 | w = MCBSP_READ_CACHE(mcbsp, SPCR1); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 675 | MCBSP_WRITE(mcbsp, SPCR1, w & ~rx); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 676 | |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 677 | idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) | |
| 678 | MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1); |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 679 | |
| 680 | if (idle) { |
| 681 | /* Reset the sample rate generator */ |
Janusz Krzysztofik | 96fbd74 | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 682 | w = MCBSP_READ_CACHE(mcbsp, SPCR2); |
Janusz Krzysztofik | 8ea3200 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 683 | MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6)); |
Jarkko Nikula | c12abc0 | 2009-08-07 09:59:47 +0300 | [diff] [blame] | 684 | } |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 685 | |
Jarkko Nikula | f821eec | 2011-09-26 10:45:45 +0300 | [diff] [blame] | 686 | if (mcbsp->st_data) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 687 | omap_st_stop(mcbsp); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 688 | } |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 689 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 690 | int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id) |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 691 | { |
Jarkko Nikula | 09d28d2 | 2011-09-26 10:45:48 +0300 | [diff] [blame] | 692 | const char *src; |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 693 | |
Jarkko Nikula | 09d28d2 | 2011-09-26 10:45:48 +0300 | [diff] [blame] | 694 | if (fck_src_id == MCBSP_CLKS_PAD_SRC) |
| 695 | src = "clks_ext"; |
| 696 | else if (fck_src_id == MCBSP_CLKS_PRCM_SRC) |
| 697 | src = "clks_fclk"; |
| 698 | else |
| 699 | return -EINVAL; |
| 700 | |
| 701 | if (mcbsp->pdata->set_clk_src) |
| 702 | return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src); |
| 703 | else |
| 704 | return -EINVAL; |
| 705 | } |
Jarkko Nikula | 09d28d2 | 2011-09-26 10:45:48 +0300 | [diff] [blame] | 706 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 707 | void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux) |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 708 | { |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 709 | const char *src; |
| 710 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 711 | if (mcbsp->id != 1) |
| 712 | return; |
| 713 | |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 714 | if (mux == CLKR_SRC_CLKR) |
| 715 | src = "clkr"; |
| 716 | else if (mux == CLKR_SRC_CLKX) |
| 717 | src = "clkx"; |
| 718 | else |
| 719 | return; |
| 720 | |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 721 | if (mcbsp->pdata->mux_signal) |
| 722 | mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src); |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 723 | } |
| 724 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 725 | void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux) |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 726 | { |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 727 | const char *src; |
| 728 | |
Peter Ujfalusi | 45656b4 | 2012-02-14 18:20:58 +0200 | [diff] [blame] | 729 | if (mcbsp->id != 1) |
| 730 | return; |
| 731 | |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 732 | if (mux == FSR_SRC_FSR) |
| 733 | src = "fsr"; |
| 734 | else if (mux == FSR_SRC_FSX) |
| 735 | src = "fsx"; |
| 736 | else |
| 737 | return; |
| 738 | |
Jarkko Nikula | 7bc0c4b | 2011-09-26 10:45:49 +0300 | [diff] [blame] | 739 | if (mcbsp->pdata->mux_signal) |
| 740 | mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src); |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 741 | } |
Paul Walmsley | 69d042d | 2011-07-01 08:52:25 +0000 | [diff] [blame] | 742 | |
Eduardo Valentin | a1a56f5f | 2009-08-20 16:18:11 +0300 | [diff] [blame] | 743 | #define max_thres(m) (mcbsp->pdata->buffer_size) |
| 744 | #define valid_threshold(m, val) ((val) <= max_thres(m)) |
| 745 | #define THRESHOLD_PROP_BUILDER(prop) \ |
| 746 | static ssize_t prop##_show(struct device *dev, \ |
| 747 | struct device_attribute *attr, char *buf) \ |
| 748 | { \ |
| 749 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \ |
| 750 | \ |
| 751 | return sprintf(buf, "%u\n", mcbsp->prop); \ |
| 752 | } \ |
| 753 | \ |
| 754 | static ssize_t prop##_store(struct device *dev, \ |
| 755 | struct device_attribute *attr, \ |
| 756 | const char *buf, size_t size) \ |
| 757 | { \ |
| 758 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \ |
| 759 | unsigned long val; \ |
| 760 | int status; \ |
| 761 | \ |
| 762 | status = strict_strtoul(buf, 0, &val); \ |
| 763 | if (status) \ |
| 764 | return status; \ |
| 765 | \ |
| 766 | if (!valid_threshold(mcbsp, val)) \ |
| 767 | return -EDOM; \ |
| 768 | \ |
| 769 | mcbsp->prop = val; \ |
| 770 | return size; \ |
| 771 | } \ |
| 772 | \ |
| 773 | static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store); |
| 774 | |
| 775 | THRESHOLD_PROP_BUILDER(max_tx_thres); |
| 776 | THRESHOLD_PROP_BUILDER(max_rx_thres); |
| 777 | |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 778 | static const char *dma_op_modes[] = { |
| 779 | "element", "threshold", "frame", |
| 780 | }; |
| 781 | |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 782 | static ssize_t dma_op_mode_show(struct device *dev, |
| 783 | struct device_attribute *attr, char *buf) |
| 784 | { |
| 785 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 786 | int dma_op_mode, i = 0; |
| 787 | ssize_t len = 0; |
| 788 | const char * const *s; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 789 | |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 790 | dma_op_mode = mcbsp->dma_op_mode; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 791 | |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 792 | for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) { |
| 793 | if (dma_op_mode == i) |
| 794 | len += sprintf(buf + len, "[%s] ", *s); |
| 795 | else |
| 796 | len += sprintf(buf + len, "%s ", *s); |
| 797 | } |
| 798 | len += sprintf(buf + len, "\n"); |
| 799 | |
| 800 | return len; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 801 | } |
| 802 | |
| 803 | static ssize_t dma_op_mode_store(struct device *dev, |
| 804 | struct device_attribute *attr, |
| 805 | const char *buf, size_t size) |
| 806 | { |
| 807 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 808 | const char * const *s; |
| 809 | int i = 0; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 810 | |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 811 | for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) |
| 812 | if (sysfs_streq(buf, *s)) |
| 813 | break; |
| 814 | |
| 815 | if (i == ARRAY_SIZE(dma_op_modes)) |
| 816 | return -EINVAL; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 817 | |
| 818 | spin_lock_irq(&mcbsp->lock); |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 819 | if (!mcbsp->free) { |
| 820 | size = -EBUSY; |
| 821 | goto unlock; |
| 822 | } |
Jarkko Nikula | 9b30050 | 2009-08-24 17:45:50 +0300 | [diff] [blame] | 823 | mcbsp->dma_op_mode = i; |
Peter Ujfalusi | 98cb20e | 2009-08-20 16:18:14 +0300 | [diff] [blame] | 824 | |
| 825 | unlock: |
| 826 | spin_unlock_irq(&mcbsp->lock); |
| 827 | |
| 828 | return size; |
| 829 | } |
| 830 | |
| 831 | static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store); |
| 832 | |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 833 | static const struct attribute *additional_attrs[] = { |
| 834 | &dev_attr_max_tx_thres.attr, |
| 835 | &dev_attr_max_rx_thres.attr, |
| 836 | &dev_attr_dma_op_mode.attr, |
| 837 | NULL, |
| 838 | }; |
| 839 | |
| 840 | static const struct attribute_group additional_attr_group = { |
| 841 | .attrs = (struct attribute **)additional_attrs, |
| 842 | }; |
| 843 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 844 | static ssize_t st_taps_show(struct device *dev, |
| 845 | struct device_attribute *attr, char *buf) |
| 846 | { |
| 847 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); |
| 848 | struct omap_mcbsp_st_data *st_data = mcbsp->st_data; |
| 849 | ssize_t status = 0; |
| 850 | int i; |
| 851 | |
| 852 | spin_lock_irq(&mcbsp->lock); |
| 853 | for (i = 0; i < st_data->nr_taps; i++) |
| 854 | status += sprintf(&buf[status], (i ? ", %d" : "%d"), |
| 855 | st_data->taps[i]); |
| 856 | if (i) |
| 857 | status += sprintf(&buf[status], "\n"); |
| 858 | spin_unlock_irq(&mcbsp->lock); |
| 859 | |
| 860 | return status; |
| 861 | } |
| 862 | |
| 863 | static ssize_t st_taps_store(struct device *dev, |
| 864 | struct device_attribute *attr, |
| 865 | const char *buf, size_t size) |
| 866 | { |
| 867 | struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); |
| 868 | struct omap_mcbsp_st_data *st_data = mcbsp->st_data; |
| 869 | int val, tmp, status, i = 0; |
| 870 | |
| 871 | spin_lock_irq(&mcbsp->lock); |
| 872 | memset(st_data->taps, 0, sizeof(st_data->taps)); |
| 873 | st_data->nr_taps = 0; |
| 874 | |
| 875 | do { |
| 876 | status = sscanf(buf, "%d%n", &val, &tmp); |
| 877 | if (status < 0 || status == 0) { |
| 878 | size = -EINVAL; |
| 879 | goto out; |
| 880 | } |
| 881 | if (val < -32768 || val > 32767) { |
| 882 | size = -EINVAL; |
| 883 | goto out; |
| 884 | } |
| 885 | st_data->taps[i++] = val; |
| 886 | buf += tmp; |
| 887 | if (*buf != ',') |
| 888 | break; |
| 889 | buf++; |
| 890 | } while (1); |
| 891 | |
| 892 | st_data->nr_taps = i; |
| 893 | |
| 894 | out: |
| 895 | spin_unlock_irq(&mcbsp->lock); |
| 896 | |
| 897 | return size; |
| 898 | } |
| 899 | |
| 900 | static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store); |
| 901 | |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 902 | static const struct attribute *sidetone_attrs[] = { |
| 903 | &dev_attr_st_taps.attr, |
| 904 | NULL, |
| 905 | }; |
| 906 | |
| 907 | static const struct attribute_group sidetone_attr_group = { |
| 908 | .attrs = (struct attribute **)sidetone_attrs, |
| 909 | }; |
| 910 | |
Jarkko Nikula | f821eec | 2011-09-26 10:45:45 +0300 | [diff] [blame] | 911 | static int __devinit omap_st_add(struct omap_mcbsp *mcbsp, |
| 912 | struct resource *res) |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 913 | { |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 914 | struct omap_mcbsp_st_data *st_data; |
| 915 | int err; |
| 916 | |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 917 | st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL); |
| 918 | if (!st_data) |
| 919 | return -ENOMEM; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 920 | |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 921 | st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start, |
| 922 | resource_size(res)); |
| 923 | if (!st_data->io_base_st) |
| 924 | return -ENOMEM; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 925 | |
| 926 | err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group); |
| 927 | if (err) |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 928 | return err; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 929 | |
| 930 | mcbsp->st_data = st_data; |
| 931 | return 0; |
Eero Nurkkala | d912fa9 | 2010-02-22 12:21:11 +0000 | [diff] [blame] | 932 | } |
| 933 | |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 934 | /* |
| 935 | * McBSP1 and McBSP3 are directly mapped on 1610 and 1510. |
| 936 | * 730 has only 2 McBSP, and both of them are MPU peripherals. |
| 937 | */ |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 938 | int __devinit omap_mcbsp_init(struct platform_device *pdev) |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 939 | { |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 940 | struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev); |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 941 | struct resource *res; |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 942 | int ret = 0; |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 943 | |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 944 | spin_lock_init(&mcbsp->lock); |
Shubhrajyoti D | 6722a72 | 2010-12-07 16:25:41 -0800 | [diff] [blame] | 945 | mcbsp->free = true; |
Chandra Shekhar | b4b58f5 | 2008-10-08 10:01:39 +0300 | [diff] [blame] | 946 | |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 947 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu"); |
| 948 | if (!res) { |
| 949 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 950 | if (!res) { |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 951 | dev_err(mcbsp->dev, "invalid memory resource\n"); |
| 952 | return -ENOMEM; |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 953 | } |
| 954 | } |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 955 | if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res), |
| 956 | dev_name(&pdev->dev))) { |
| 957 | dev_err(mcbsp->dev, "memory region already claimed\n"); |
| 958 | return -ENODEV; |
| 959 | } |
| 960 | |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 961 | mcbsp->phys_base = res->start; |
Jarkko Nikula | ac6747ca | 2011-09-26 10:45:43 +0300 | [diff] [blame] | 962 | mcbsp->reg_cache_size = resource_size(res); |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 963 | mcbsp->io_base = devm_ioremap(&pdev->dev, res->start, |
| 964 | resource_size(res)); |
| 965 | if (!mcbsp->io_base) |
| 966 | return -ENOMEM; |
Russell King | d592dd1 | 2008-09-04 14:25:42 +0100 | [diff] [blame] | 967 | |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 968 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma"); |
| 969 | if (!res) |
| 970 | mcbsp->phys_dma_base = mcbsp->phys_base; |
| 971 | else |
| 972 | mcbsp->phys_dma_base = res->start; |
| 973 | |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 974 | mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx"); |
| 975 | mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx"); |
| 976 | |
Kishon Vijay Abraham I | cb7e9de | 2011-02-24 15:16:50 +0530 | [diff] [blame] | 977 | /* From OMAP4 there will be a single irq line */ |
| 978 | if (mcbsp->tx_irq == -ENXIO) |
| 979 | mcbsp->tx_irq = platform_get_irq(pdev, 0); |
| 980 | |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 981 | res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx"); |
| 982 | if (!res) { |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 983 | dev_err(&pdev->dev, "invalid rx DMA channel\n"); |
| 984 | return -ENODEV; |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 985 | } |
| 986 | mcbsp->dma_rx_sync = res->start; |
| 987 | |
| 988 | res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx"); |
| 989 | if (!res) { |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 990 | dev_err(&pdev->dev, "invalid tx DMA channel\n"); |
| 991 | return -ENODEV; |
Kishon Vijay Abraham I | 3cf32bb | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 992 | } |
| 993 | mcbsp->dma_tx_sync = res->start; |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 994 | |
Russell King | b820ce4 | 2009-01-23 10:26:46 +0000 | [diff] [blame] | 995 | mcbsp->fclk = clk_get(&pdev->dev, "fck"); |
| 996 | if (IS_ERR(mcbsp->fclk)) { |
| 997 | ret = PTR_ERR(mcbsp->fclk); |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 998 | dev_err(mcbsp->dev, "unable to get fck: %d\n", ret); |
| 999 | return ret; |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 1000 | } |
| 1001 | |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 1002 | mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT; |
| 1003 | if (mcbsp->pdata->buffer_size) { |
| 1004 | /* |
| 1005 | * Initially configure the maximum thresholds to a safe value. |
| 1006 | * The McBSP FIFO usage with these values should not go under |
| 1007 | * 16 locations. |
| 1008 | * If the whole FIFO without safety buffer is used, than there |
| 1009 | * is a possibility that the DMA will be not able to push the |
| 1010 | * new data on time, causing channel shifts in runtime. |
| 1011 | */ |
| 1012 | mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10; |
| 1013 | mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10; |
| 1014 | |
| 1015 | ret = sysfs_create_group(&mcbsp->dev->kobj, |
| 1016 | &additional_attr_group); |
| 1017 | if (ret) { |
| 1018 | dev_err(mcbsp->dev, |
| 1019 | "Unable to create additional controls\n"); |
| 1020 | goto err_thres; |
| 1021 | } |
| 1022 | } else { |
| 1023 | mcbsp->max_tx_thres = -EINVAL; |
| 1024 | mcbsp->max_rx_thres = -EINVAL; |
| 1025 | } |
| 1026 | |
Jarkko Nikula | f821eec | 2011-09-26 10:45:45 +0300 | [diff] [blame] | 1027 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone"); |
| 1028 | if (res) { |
| 1029 | ret = omap_st_add(mcbsp, res); |
| 1030 | if (ret) { |
| 1031 | dev_err(mcbsp->dev, |
| 1032 | "Unable to create sidetone controls\n"); |
| 1033 | goto err_st; |
| 1034 | } |
| 1035 | } |
Eduardo Valentin | a1a56f5f | 2009-08-20 16:18:11 +0300 | [diff] [blame] | 1036 | |
Russell King | d592dd1 | 2008-09-04 14:25:42 +0100 | [diff] [blame] | 1037 | return 0; |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 1038 | |
Jarkko Nikula | f821eec | 2011-09-26 10:45:45 +0300 | [diff] [blame] | 1039 | err_st: |
| 1040 | if (mcbsp->pdata->buffer_size) |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 1041 | sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group); |
Jarkko Nikula | 7bba67a | 2011-09-26 10:45:42 +0300 | [diff] [blame] | 1042 | err_thres: |
| 1043 | clk_put(mcbsp->fclk); |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 1044 | return ret; |
| 1045 | } |
| 1046 | |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 1047 | void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp) |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 1048 | { |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 1049 | if (mcbsp->pdata->buffer_size) |
| 1050 | sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group); |
Eduardo Valentin | bc5d0c8 | 2008-07-03 12:24:39 +0300 | [diff] [blame] | 1051 | |
Peter Ujfalusi | 2ee6595 | 2012-02-14 14:52:42 +0200 | [diff] [blame] | 1052 | if (mcbsp->st_data) |
| 1053 | sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group); |
Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1054 | } |