blob: 9e39c58a4671f87864f169022256751f25ec4d73 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02002 * sound/soc/omap/mcbsp.c
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02007 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Multichannel mode not supported.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030020#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
Peter Ujfalusi219f4312012-02-03 13:11:47 +020030#include "mcbsp.h"
31
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030033{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030034 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
35
36 if (mcbsp->pdata->reg_size == 2) {
37 ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
38 __raw_writew((u16)val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080039 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030040 ((u32 *)mcbsp->reg_cache)[reg] = val;
41 __raw_writel(val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080042 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030043}
44
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070045static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030046{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030047 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
48
49 if (mcbsp->pdata->reg_size == 2) {
50 return !from_cache ? __raw_readw(addr) :
51 ((u16 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080052 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030053 return !from_cache ? __raw_readl(addr) :
54 ((u32 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080055 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030056}
57
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070058static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000059{
60 __raw_writel(val, mcbsp->st_data->io_base_st + reg);
61}
62
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070063static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000064{
65 return __raw_readl(mcbsp->st_data->io_base_st + reg);
66}
Eero Nurkkalad912fa92010-02-22 12:21:11 +000067
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080068#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080069 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080070#define MCBSP_WRITE(mcbsp, reg, val) \
71 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080072#define MCBSP_READ_CACHE(mcbsp, reg) \
73 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030074
Eero Nurkkalad912fa92010-02-22 12:21:11 +000075#define MCBSP_ST_READ(mcbsp, reg) \
76 omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
77#define MCBSP_ST_WRITE(mcbsp, reg, val) \
78 omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
79
Peter Ujfalusi45656b42012-02-14 18:20:58 +020080static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010081{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030082 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
83 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080084 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030085 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080086 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030087 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080088 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030089 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080090 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030091 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080092 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030093 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080094 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030095 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080096 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030097 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080098 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030099 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800100 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300101 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800102 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300103 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800104 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300105 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800106 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300107 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800108 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300109 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100110}
111
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700112static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400114 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700115 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100116
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800117 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700118 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700120 if (irqst_spcr2 & XSYNC_ERR) {
121 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
122 irqst_spcr2);
123 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000124 MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700125 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300126
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127 return IRQ_HANDLED;
128}
129
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700130static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100131{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400132 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700133 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800135 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700136 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100137
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700138 if (irqst_spcr1 & RSYNC_ERR) {
139 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
140 irqst_spcr1);
141 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000142 MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700143 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300144
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100145 return IRQ_HANDLED;
146}
147
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100148/*
149 * omap_mcbsp_config simply write a config to the
150 * appropriate McBSP.
151 * You either call this function or set the McBSP registers
152 * by yourself before calling omap_mcbsp_start().
153 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200154void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
155 const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100156{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300157 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
158 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100159
160 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800161 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
162 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
163 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
164 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
165 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
166 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
167 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
168 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
169 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
170 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
171 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Jarkko Nikula88408232011-09-26 10:45:41 +0300172 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800173 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
174 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200175 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100176}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530178/**
179 * omap_mcbsp_dma_params - returns the dma channel number
180 * @id - mcbsp id
181 * @stream - indicates the direction of data flow (rx or tx)
182 *
183 * Returns the dma channel number for the rx channel or tx channel
184 * based on the value of @stream for the requested mcbsp given by @id
185 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200186int omap_mcbsp_dma_ch_params(struct omap_mcbsp *mcbsp, unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530187{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530188 if (stream)
189 return mcbsp->dma_rx_sync;
190 else
191 return mcbsp->dma_tx_sync;
192}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530193
194/**
195 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
196 * @id - mcbsp id
197 * @stream - indicates the direction of data flow (rx or tx)
198 *
199 * Returns the address of mcbsp data transmit register or data receive register
200 * to be used by DMA for transferring/receiving data based on the value of
201 * @stream for the requested mcbsp given by @id
202 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200203int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp, unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530204{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530205 int data_reg;
206
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300207 if (mcbsp->pdata->reg_size == 2) {
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530208 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300209 data_reg = OMAP_MCBSP_REG_DRR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530210 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300211 data_reg = OMAP_MCBSP_REG_DXR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530212 } else {
213 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300214 data_reg = OMAP_MCBSP_REG_DRR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530215 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300216 data_reg = OMAP_MCBSP_REG_DXR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530217 }
218
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300219 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530220}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530221
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000222static void omap_st_on(struct omap_mcbsp *mcbsp)
223{
224 unsigned int w;
225
Jarkko Nikula1743d142011-09-26 10:45:44 +0300226 if (mcbsp->pdata->enable_st_clock)
227 mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000228
229 /* Enable McBSP Sidetone */
230 w = MCBSP_READ(mcbsp, SSELCR);
231 MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
232
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000233 /* Enable Sidetone from Sidetone Core */
234 w = MCBSP_ST_READ(mcbsp, SSELCR);
235 MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
236}
237
238static void omap_st_off(struct omap_mcbsp *mcbsp)
239{
240 unsigned int w;
241
242 w = MCBSP_ST_READ(mcbsp, SSELCR);
243 MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
244
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000245 w = MCBSP_READ(mcbsp, SSELCR);
246 MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
247
Jarkko Nikula1743d142011-09-26 10:45:44 +0300248 if (mcbsp->pdata->enable_st_clock)
249 mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000250}
251
252static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
253{
254 u16 val, i;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000255
256 val = MCBSP_ST_READ(mcbsp, SSELCR);
257
258 if (val & ST_COEFFWREN)
259 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
260
261 MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
262
263 for (i = 0; i < 128; i++)
264 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
265
266 i = 0;
267
268 val = MCBSP_ST_READ(mcbsp, SSELCR);
269 while (!(val & ST_COEFFWRDONE) && (++i < 1000))
270 val = MCBSP_ST_READ(mcbsp, SSELCR);
271
272 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
273
274 if (i == 1000)
275 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
276}
277
278static void omap_st_chgain(struct omap_mcbsp *mcbsp)
279{
280 u16 w;
281 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000282
283 w = MCBSP_ST_READ(mcbsp, SSELCR);
284
285 MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
286 ST_CH1GAIN(st_data->ch1gain));
287}
288
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200289int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000290{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000291 struct omap_mcbsp_st_data *st_data;
292 int ret = 0;
293
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000294 st_data = mcbsp->st_data;
295
296 if (!st_data)
297 return -ENOENT;
298
299 spin_lock_irq(&mcbsp->lock);
300 if (channel == 0)
301 st_data->ch0gain = chgain;
302 else if (channel == 1)
303 st_data->ch1gain = chgain;
304 else
305 ret = -EINVAL;
306
307 if (st_data->enabled)
308 omap_st_chgain(mcbsp);
309 spin_unlock_irq(&mcbsp->lock);
310
311 return ret;
312}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000313
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200314int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000315{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000316 struct omap_mcbsp_st_data *st_data;
317 int ret = 0;
318
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000319 st_data = mcbsp->st_data;
320
321 if (!st_data)
322 return -ENOENT;
323
324 spin_lock_irq(&mcbsp->lock);
325 if (channel == 0)
326 *chgain = st_data->ch0gain;
327 else if (channel == 1)
328 *chgain = st_data->ch1gain;
329 else
330 ret = -EINVAL;
331 spin_unlock_irq(&mcbsp->lock);
332
333 return ret;
334}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000335
336static int omap_st_start(struct omap_mcbsp *mcbsp)
337{
338 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
339
340 if (st_data && st_data->enabled && !st_data->running) {
341 omap_st_fir_write(mcbsp, st_data->taps);
342 omap_st_chgain(mcbsp);
343
344 if (!mcbsp->free) {
345 omap_st_on(mcbsp);
346 st_data->running = 1;
347 }
348 }
349
350 return 0;
351}
352
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200353int omap_st_enable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000354{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000355 struct omap_mcbsp_st_data *st_data;
356
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000357 st_data = mcbsp->st_data;
358
359 if (!st_data)
360 return -ENODEV;
361
362 spin_lock_irq(&mcbsp->lock);
363 st_data->enabled = 1;
364 omap_st_start(mcbsp);
365 spin_unlock_irq(&mcbsp->lock);
366
367 return 0;
368}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000369
370static int omap_st_stop(struct omap_mcbsp *mcbsp)
371{
372 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
373
374 if (st_data && st_data->running) {
375 if (!mcbsp->free) {
376 omap_st_off(mcbsp);
377 st_data->running = 0;
378 }
379 }
380
381 return 0;
382}
383
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200384int omap_st_disable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000385{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000386 struct omap_mcbsp_st_data *st_data;
387 int ret = 0;
388
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000389 st_data = mcbsp->st_data;
390
391 if (!st_data)
392 return -ENODEV;
393
394 spin_lock_irq(&mcbsp->lock);
395 omap_st_stop(mcbsp);
396 st_data->enabled = 0;
397 spin_unlock_irq(&mcbsp->lock);
398
399 return ret;
400}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000401
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200402int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000403{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000404 struct omap_mcbsp_st_data *st_data;
405
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000406 st_data = mcbsp->st_data;
407
408 if (!st_data)
409 return -ENODEV;
410
411
412 return st_data->enabled;
413}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000414
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300415/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300416 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
417 * The threshold parameter is 1 based, and it is converted (threshold - 1)
418 * for the THRSH2 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300419 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200420void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300421{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300422 if (mcbsp->pdata->buffer_size == 0)
423 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300424
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300425 if (threshold && threshold <= mcbsp->max_tx_thres)
426 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300427}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300428
429/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300430 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
431 * The threshold parameter is 1 based, and it is converted (threshold - 1)
432 * for the THRSH1 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300433 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200434void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300435{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300436 if (mcbsp->pdata->buffer_size == 0)
437 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300438
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300439 if (threshold && threshold <= mcbsp->max_rx_thres)
440 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300441}
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300442
443/*
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200444 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
445 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200446u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200447{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200448 u16 buffstat;
449
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300450 if (mcbsp->pdata->buffer_size == 0)
451 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200452
453 /* Returns the number of free locations in the buffer */
454 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
455
456 /* Number of slots are different in McBSP ports */
Peter Ujfalusif10b8ad2010-06-03 07:39:34 +0300457 return mcbsp->pdata->buffer_size - buffstat;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200458}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200459
460/*
461 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
462 * to reach the threshold value (when the DMA will be triggered to read it)
463 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200464u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200465{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200466 u16 buffstat, threshold;
467
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300468 if (mcbsp->pdata->buffer_size == 0)
469 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200470
471 /* Returns the number of used locations in the buffer */
472 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
473 /* RX threshold */
474 threshold = MCBSP_READ(mcbsp, THRSH1);
475
476 /* Return the number of location till we reach the threshold limit */
477 if (threshold <= buffstat)
478 return 0;
479 else
480 return threshold - buffstat;
481}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200482
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200483int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800485 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486 int err;
487
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300488 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800489 if (!reg_cache) {
490 return -ENOMEM;
491 }
492
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300493 spin_lock(&mcbsp->lock);
494 if (!mcbsp->free) {
495 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
496 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800497 err = -EBUSY;
498 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499 }
500
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800501 mcbsp->free = false;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800502 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300503 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100504
Russell Kingb820ce42009-01-23 10:26:46 +0000505 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200506 mcbsp->pdata->ops->request(mcbsp->id - 1);
Russell Kingb820ce42009-01-23 10:26:46 +0000507
Jarkko Nikula1a645882011-09-26 10:45:40 +0300508 /* Enable wakeup behavior */
509 if (mcbsp->pdata->has_wakeup)
510 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300511
Jarkko Nikula5a070552008-10-08 10:01:41 +0300512 /*
513 * Make sure that transmitter, receiver and sample-rate generator are
514 * not running before activating IRQs.
515 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800516 MCBSP_WRITE(mcbsp, SPCR1, 0);
517 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300518
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000519 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
520 0, "McBSP", (void *)mcbsp);
521 if (err != 0) {
522 dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
523 "for McBSP%d\n", mcbsp->tx_irq,
524 mcbsp->id);
525 goto err_clk_disable;
526 }
Tony Lindgren120db2c2006-04-02 17:46:27 +0100527
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000528 if (mcbsp->rx_irq) {
529 err = request_irq(mcbsp->rx_irq,
530 omap_mcbsp_rx_irq_handler,
531 0, "McBSP", (void *)mcbsp);
532 if (err != 0) {
533 dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
534 "for McBSP%d\n", mcbsp->rx_irq,
535 mcbsp->id);
536 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100537 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538 }
539
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100540 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800541err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800542 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800543err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800544 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200545 mcbsp->pdata->ops->free(mcbsp->id - 1);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800546
Jarkko Nikula1a645882011-09-26 10:45:40 +0300547 /* Disable wakeup behavior */
548 if (mcbsp->pdata->has_wakeup)
549 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800550
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800551 spin_lock(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800552 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800553 mcbsp->reg_cache = NULL;
554err_kfree:
555 spin_unlock(&mcbsp->lock);
556 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800557
558 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100559}
560
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200561void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800563 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300564
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300565 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200566 mcbsp->pdata->ops->free(mcbsp->id - 1);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300567
Jarkko Nikula1a645882011-09-26 10:45:40 +0300568 /* Disable wakeup behavior */
569 if (mcbsp->pdata->has_wakeup)
570 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300571
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000572 if (mcbsp->rx_irq)
573 free_irq(mcbsp->rx_irq, (void *)mcbsp);
574 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800576 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800578 spin_lock(&mcbsp->lock);
579 if (mcbsp->free)
580 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
581 else
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800582 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800583 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300584 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800585
586 if (reg_cache)
587 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100588}
589
590/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300591 * Here we start the McBSP, by enabling transmitter, receiver or both.
592 * If no transmitter or receiver is active prior calling, then sample-rate
593 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100594 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200595void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596{
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000597 int enable_srg = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598 u16 w;
599
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300600 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000601 omap_st_start(mcbsp);
602
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000603 /* Only enable SRG, if McBSP is master */
604 w = MCBSP_READ_CACHE(mcbsp, PCR0);
605 if (w & (FSXM | FSRM | CLKXM | CLKRM))
606 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
607 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300608
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000609 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300610 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800611 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800612 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300613 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614
615 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300616 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800617 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800618 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300620 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800621 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800622 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623
Eduardo Valentin44a63112009-08-20 16:18:09 +0300624 /*
625 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
626 * REVISIT: 100us may give enough time for two CLKSRG, however
627 * due to some unknown PM related, clock gating etc. reason it
628 * is now at 500us.
629 */
630 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000632 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300633 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800634 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800635 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300636 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100637
Jarkko Nikula88408232011-09-26 10:45:41 +0300638 if (mcbsp->pdata->has_ccr) {
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300639 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800640 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300641 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800642 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800643 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300644 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800645 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300646 }
647
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100648 /* Dump McBSP Regs */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200649 omap_mcbsp_dump_reg(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100650}
651
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200652void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653{
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300654 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100655 u16 w;
656
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300657 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300658 tx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300659 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800660 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300661 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800662 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300663 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800664 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800665 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666
667 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300668 rx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300669 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800670 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700671 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800672 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300673 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800674 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800675 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100676
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800677 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
678 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300679
680 if (idle) {
681 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800682 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800683 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300684 }
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000685
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300686 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000687 omap_st_stop(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100688}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100689
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200690int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000691{
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300692 const char *src;
Paul Walmsley69d042d2011-07-01 08:52:25 +0000693
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300694 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
695 src = "clks_ext";
696 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
697 src = "clks_fclk";
698 else
699 return -EINVAL;
700
701 if (mcbsp->pdata->set_clk_src)
702 return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
703 else
704 return -EINVAL;
705}
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300706
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200707void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000708{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300709 const char *src;
710
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200711 if (mcbsp->id != 1)
712 return;
713
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300714 if (mux == CLKR_SRC_CLKR)
715 src = "clkr";
716 else if (mux == CLKR_SRC_CLKX)
717 src = "clkx";
718 else
719 return;
720
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300721 if (mcbsp->pdata->mux_signal)
722 mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000723}
724
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200725void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000726{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300727 const char *src;
728
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200729 if (mcbsp->id != 1)
730 return;
731
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300732 if (mux == FSR_SRC_FSR)
733 src = "fsr";
734 else if (mux == FSR_SRC_FSX)
735 src = "fsx";
736 else
737 return;
738
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300739 if (mcbsp->pdata->mux_signal)
740 mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000741}
Paul Walmsley69d042d2011-07-01 08:52:25 +0000742
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300743#define max_thres(m) (mcbsp->pdata->buffer_size)
744#define valid_threshold(m, val) ((val) <= max_thres(m))
745#define THRESHOLD_PROP_BUILDER(prop) \
746static ssize_t prop##_show(struct device *dev, \
747 struct device_attribute *attr, char *buf) \
748{ \
749 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
750 \
751 return sprintf(buf, "%u\n", mcbsp->prop); \
752} \
753 \
754static ssize_t prop##_store(struct device *dev, \
755 struct device_attribute *attr, \
756 const char *buf, size_t size) \
757{ \
758 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
759 unsigned long val; \
760 int status; \
761 \
762 status = strict_strtoul(buf, 0, &val); \
763 if (status) \
764 return status; \
765 \
766 if (!valid_threshold(mcbsp, val)) \
767 return -EDOM; \
768 \
769 mcbsp->prop = val; \
770 return size; \
771} \
772 \
773static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
774
775THRESHOLD_PROP_BUILDER(max_tx_thres);
776THRESHOLD_PROP_BUILDER(max_rx_thres);
777
Jarkko Nikula9b300502009-08-24 17:45:50 +0300778static const char *dma_op_modes[] = {
779 "element", "threshold", "frame",
780};
781
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300782static ssize_t dma_op_mode_show(struct device *dev,
783 struct device_attribute *attr, char *buf)
784{
785 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300786 int dma_op_mode, i = 0;
787 ssize_t len = 0;
788 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300789
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300790 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300791
Jarkko Nikula9b300502009-08-24 17:45:50 +0300792 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
793 if (dma_op_mode == i)
794 len += sprintf(buf + len, "[%s] ", *s);
795 else
796 len += sprintf(buf + len, "%s ", *s);
797 }
798 len += sprintf(buf + len, "\n");
799
800 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300801}
802
803static ssize_t dma_op_mode_store(struct device *dev,
804 struct device_attribute *attr,
805 const char *buf, size_t size)
806{
807 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300808 const char * const *s;
809 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300810
Jarkko Nikula9b300502009-08-24 17:45:50 +0300811 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
812 if (sysfs_streq(buf, *s))
813 break;
814
815 if (i == ARRAY_SIZE(dma_op_modes))
816 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300817
818 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300819 if (!mcbsp->free) {
820 size = -EBUSY;
821 goto unlock;
822 }
Jarkko Nikula9b300502009-08-24 17:45:50 +0300823 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300824
825unlock:
826 spin_unlock_irq(&mcbsp->lock);
827
828 return size;
829}
830
831static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
832
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300833static const struct attribute *additional_attrs[] = {
834 &dev_attr_max_tx_thres.attr,
835 &dev_attr_max_rx_thres.attr,
836 &dev_attr_dma_op_mode.attr,
837 NULL,
838};
839
840static const struct attribute_group additional_attr_group = {
841 .attrs = (struct attribute **)additional_attrs,
842};
843
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000844static ssize_t st_taps_show(struct device *dev,
845 struct device_attribute *attr, char *buf)
846{
847 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
848 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
849 ssize_t status = 0;
850 int i;
851
852 spin_lock_irq(&mcbsp->lock);
853 for (i = 0; i < st_data->nr_taps; i++)
854 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
855 st_data->taps[i]);
856 if (i)
857 status += sprintf(&buf[status], "\n");
858 spin_unlock_irq(&mcbsp->lock);
859
860 return status;
861}
862
863static ssize_t st_taps_store(struct device *dev,
864 struct device_attribute *attr,
865 const char *buf, size_t size)
866{
867 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
868 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
869 int val, tmp, status, i = 0;
870
871 spin_lock_irq(&mcbsp->lock);
872 memset(st_data->taps, 0, sizeof(st_data->taps));
873 st_data->nr_taps = 0;
874
875 do {
876 status = sscanf(buf, "%d%n", &val, &tmp);
877 if (status < 0 || status == 0) {
878 size = -EINVAL;
879 goto out;
880 }
881 if (val < -32768 || val > 32767) {
882 size = -EINVAL;
883 goto out;
884 }
885 st_data->taps[i++] = val;
886 buf += tmp;
887 if (*buf != ',')
888 break;
889 buf++;
890 } while (1);
891
892 st_data->nr_taps = i;
893
894out:
895 spin_unlock_irq(&mcbsp->lock);
896
897 return size;
898}
899
900static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
901
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000902static const struct attribute *sidetone_attrs[] = {
903 &dev_attr_st_taps.attr,
904 NULL,
905};
906
907static const struct attribute_group sidetone_attr_group = {
908 .attrs = (struct attribute **)sidetone_attrs,
909};
910
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300911static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
912 struct resource *res)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000913{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000914 struct omap_mcbsp_st_data *st_data;
915 int err;
916
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200917 st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
918 if (!st_data)
919 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000920
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200921 st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
922 resource_size(res));
923 if (!st_data->io_base_st)
924 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000925
926 err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
927 if (err)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200928 return err;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000929
930 mcbsp->st_data = st_data;
931 return 0;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000932}
933
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100934/*
935 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
936 * 730 has only 2 McBSP, and both of them are MPU peripherals.
937 */
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200938int __devinit omap_mcbsp_init(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100939{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200940 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800941 struct resource *res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300942 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100943
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300944 spin_lock_init(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800945 mcbsp->free = true;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300946
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800947 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
948 if (!res) {
949 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
950 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200951 dev_err(mcbsp->dev, "invalid memory resource\n");
952 return -ENOMEM;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800953 }
954 }
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200955 if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
956 dev_name(&pdev->dev))) {
957 dev_err(mcbsp->dev, "memory region already claimed\n");
958 return -ENODEV;
959 }
960
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800961 mcbsp->phys_base = res->start;
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300962 mcbsp->reg_cache_size = resource_size(res);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200963 mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
964 resource_size(res));
965 if (!mcbsp->io_base)
966 return -ENOMEM;
Russell Kingd592dd12008-09-04 14:25:42 +0100967
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800968 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
969 if (!res)
970 mcbsp->phys_dma_base = mcbsp->phys_base;
971 else
972 mcbsp->phys_dma_base = res->start;
973
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800974 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
975 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
976
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +0530977 /* From OMAP4 there will be a single irq line */
978 if (mcbsp->tx_irq == -ENXIO)
979 mcbsp->tx_irq = platform_get_irq(pdev, 0);
980
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800981 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
982 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200983 dev_err(&pdev->dev, "invalid rx DMA channel\n");
984 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800985 }
986 mcbsp->dma_rx_sync = res->start;
987
988 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
989 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200990 dev_err(&pdev->dev, "invalid tx DMA channel\n");
991 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800992 }
993 mcbsp->dma_tx_sync = res->start;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300994
Russell Kingb820ce42009-01-23 10:26:46 +0000995 mcbsp->fclk = clk_get(&pdev->dev, "fck");
996 if (IS_ERR(mcbsp->fclk)) {
997 ret = PTR_ERR(mcbsp->fclk);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200998 dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
999 return ret;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001000 }
1001
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001002 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1003 if (mcbsp->pdata->buffer_size) {
1004 /*
1005 * Initially configure the maximum thresholds to a safe value.
1006 * The McBSP FIFO usage with these values should not go under
1007 * 16 locations.
1008 * If the whole FIFO without safety buffer is used, than there
1009 * is a possibility that the DMA will be not able to push the
1010 * new data on time, causing channel shifts in runtime.
1011 */
1012 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
1013 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
1014
1015 ret = sysfs_create_group(&mcbsp->dev->kobj,
1016 &additional_attr_group);
1017 if (ret) {
1018 dev_err(mcbsp->dev,
1019 "Unable to create additional controls\n");
1020 goto err_thres;
1021 }
1022 } else {
1023 mcbsp->max_tx_thres = -EINVAL;
1024 mcbsp->max_rx_thres = -EINVAL;
1025 }
1026
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001027 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
1028 if (res) {
1029 ret = omap_st_add(mcbsp, res);
1030 if (ret) {
1031 dev_err(mcbsp->dev,
1032 "Unable to create sidetone controls\n");
1033 goto err_st;
1034 }
1035 }
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001036
Russell Kingd592dd12008-09-04 14:25:42 +01001037 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001038
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001039err_st:
1040 if (mcbsp->pdata->buffer_size)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001041 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001042err_thres:
1043 clk_put(mcbsp->fclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001044 return ret;
1045}
1046
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001047void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001048{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001049 if (mcbsp->pdata->buffer_size)
1050 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001051
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001052 if (mcbsp->st_data)
1053 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001054}