blob: 5633ee3eb46e7d3d9a7197b2c5c909db326ba03b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Maarten Lankhorst954605c2014-01-09 11:03:12 +010069#include <linux/fence.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Jerome Glisse4c788672009-11-20 14:29:23 +010071#include <ttm/ttm_bo_api.h>
72#include <ttm/ttm_bo_driver.h>
73#include <ttm/ttm_placement.h>
74#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000075#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010076
Daniel Vetterd9fc9412014-09-23 15:46:53 +020077#include <drm/drm_gem.h>
78
Dave Airliec2142712009-09-22 08:50:10 +100079#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080#include "radeon_mode.h"
81#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082
83/*
84 * Modules parameters.
85 */
86extern int radeon_no_wb;
87extern int radeon_modeset;
88extern int radeon_dynclks;
89extern int radeon_r4xx_atom;
90extern int radeon_agpmode;
91extern int radeon_vram_limit;
92extern int radeon_gart_size;
93extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020094extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100096extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020097extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040098extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040099extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -0500100extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -0400101extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +0200102extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400103extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400104extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400105extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000106extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500107extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400108extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400109extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400110extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200111extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400112extern int radeon_bapm;
Alex Deucherbc130182014-09-16 20:57:26 -0400113extern int radeon_backlight;
Dave Airlie875711f2015-02-20 09:21:36 +1000114extern int radeon_auxch;
Dave Airlie9843ead2015-02-24 09:24:04 +1000115extern int radeon_mst;
Jérome Glissef1a0a672016-03-18 16:58:36 +0100116extern int radeon_uvd;
Jérome Glissefabb5932016-03-18 16:58:37 +0100117extern int radeon_vce;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118
119/*
120 * Copy from radeon_drv.h so we don't have to include both and have conflicting
121 * symbol;
122 */
Jerome Glissebb635562012-05-09 15:34:46 +0200123#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
124#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Matthew Dawson04db4ca2016-02-07 16:51:12 -0500125#define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
Jerome Glissee8217672010-02-15 21:36:13 +0100126/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200127#define RADEON_IB_POOL_SIZE 16
128#define RADEON_DEBUGFS_MAX_COMPONENTS 32
129#define RADEONFB_CONN_LIMIT 4
130#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131
Alex Deucher1b370782011-11-17 20:13:28 -0500132/* internal ring indices */
133/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200134#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500135
136/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200137#define CAYMAN_RING_TYPE_CP1_INDEX 1
138#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500139
Alex Deucher4d756582012-09-27 15:08:35 -0400140/* R600+ has an async dma ring */
141#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500142/* cayman add a second async dma ring */
143#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400144
Christian Königf2ba57b2013-04-08 12:41:29 +0200145/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200146#define R600_RING_TYPE_UVD_INDEX 5
147
148/* TN+ */
149#define TN_RING_TYPE_VCE1_INDEX 6
150#define TN_RING_TYPE_VCE2_INDEX 7
151
152/* max number of rings */
153#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200154
Christian König1c61eae2014-02-18 01:50:22 -0700155/* number of hw syncs before falling back on blocking */
156#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157
Jerome Glisse721604a2012-01-05 22:11:05 -0500158/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200159#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200160#define RADEON_VA_RESERVED_SIZE (8 << 20)
161#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500162
Alex Deucher1a0041b2013-10-02 13:01:36 -0400163/* hard reset data */
164#define RADEON_ASIC_RESET_DATA 0x39d5e86b
165
Alex Deucherec46c762013-01-03 12:07:30 -0500166/* reset flags */
167#define RADEON_RESET_GFX (1 << 0)
168#define RADEON_RESET_COMPUTE (1 << 1)
169#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500170#define RADEON_RESET_CP (1 << 3)
171#define RADEON_RESET_GRBM (1 << 4)
172#define RADEON_RESET_DMA1 (1 << 5)
173#define RADEON_RESET_RLC (1 << 6)
174#define RADEON_RESET_SEM (1 << 7)
175#define RADEON_RESET_IH (1 << 8)
176#define RADEON_RESET_VMC (1 << 9)
177#define RADEON_RESET_MC (1 << 10)
178#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500179
Alex Deucher22c775c2013-07-23 09:41:05 -0400180/* CG block flags */
181#define RADEON_CG_BLOCK_GFX (1 << 0)
182#define RADEON_CG_BLOCK_MC (1 << 1)
183#define RADEON_CG_BLOCK_SDMA (1 << 2)
184#define RADEON_CG_BLOCK_UVD (1 << 3)
185#define RADEON_CG_BLOCK_VCE (1 << 4)
186#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400187#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400188
Alex Deucher64d8a722013-08-08 16:31:25 -0400189/* CG flags */
190#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
191#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
192#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
193#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
194#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
195#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
196#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
197#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
198#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
199#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
200#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
201#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
202#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
203#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
204#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
205#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
206#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
207
208/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400209#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400210#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
211#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
212#define RADEON_PG_SUPPORT_UVD (1 << 3)
213#define RADEON_PG_SUPPORT_VCE (1 << 4)
214#define RADEON_PG_SUPPORT_CP (1 << 5)
215#define RADEON_PG_SUPPORT_GDS (1 << 6)
216#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
217#define RADEON_PG_SUPPORT_SDMA (1 << 8)
218#define RADEON_PG_SUPPORT_ACP (1 << 9)
219#define RADEON_PG_SUPPORT_SAMU (1 << 10)
220
Alex Deucher9e05fa12013-01-24 10:06:33 -0500221/* max cursor sizes (in pixels) */
222#define CURSOR_WIDTH 64
223#define CURSOR_HEIGHT 64
224
225#define CIK_CURSOR_WIDTH 128
226#define CIK_CURSOR_HEIGHT 128
227
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228/*
229 * Errata workarounds.
230 */
231enum radeon_pll_errata {
232 CHIP_ERRATA_R300_CG = 0x00000001,
233 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
234 CHIP_ERRATA_PLL_DELAY = 0x00000004
235};
236
237
238struct radeon_device;
239
240
241/*
242 * BIOS.
243 */
244bool radeon_get_bios(struct radeon_device *rdev);
245
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500246/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000247 * Dummy page
248 */
249struct radeon_dummy_page {
Michel Dänzercb658902015-01-21 17:36:35 +0900250 uint64_t entry;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000251 struct page *page;
252 dma_addr_t addr;
253};
254int radeon_dummy_page_init(struct radeon_device *rdev);
255void radeon_dummy_page_fini(struct radeon_device *rdev);
256
257
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258/*
259 * Clocks
260 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261struct radeon_clock {
262 struct radeon_pll p1pll;
263 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500264 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265 struct radeon_pll spll;
266 struct radeon_pll mpll;
267 /* 10 Khz units */
268 uint32_t default_mclk;
269 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500270 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400271 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500272 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400273 uint32_t max_pixel_clock;
Slava Grigorevc9a392e2016-01-26 16:45:10 -0500274 uint32_t vco_freq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275};
276
Rafał Miłecki74338742009-11-03 00:53:02 +0100277/*
278 * Power management
279 */
280int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500281int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500282void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100283void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400284void radeon_pm_suspend(struct radeon_device *rdev);
285void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500286void radeon_combios_get_power_modes(struct radeon_device *rdev);
287void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200288int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
289 u8 clock_type,
290 u32 clock,
291 bool strobe_mode,
292 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500293int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
294 u32 clock,
295 bool strobe_mode,
296 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400297void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400298int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
299 u16 voltage_level, u8 voltage_type,
300 u32 *gpio_value, u32 *gpio_mask);
301void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
302 u32 eng_clock, u32 mem_clock);
303int radeon_atom_get_voltage_step(struct radeon_device *rdev,
304 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400305int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
306 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500307int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
308 u16 *voltage,
309 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400310int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
311 u16 *leakage_id);
312int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
313 u16 *vddc, u16 *vddci,
314 u16 virtual_voltage_id,
315 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400316int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
317 u16 virtual_voltage_id,
318 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400319int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
320 u8 voltage_type,
321 u16 nominal_voltage,
322 u16 *true_voltage);
323int radeon_atom_get_min_voltage(struct radeon_device *rdev,
324 u8 voltage_type, u16 *min_voltage);
325int radeon_atom_get_max_voltage(struct radeon_device *rdev,
326 u8 voltage_type, u16 *max_voltage);
327int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500328 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400329 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500330bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
331 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400332int radeon_atom_get_svi2_info(struct radeon_device *rdev,
333 u8 voltage_type,
334 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400335void radeon_atom_update_memory_dll(struct radeon_device *rdev,
336 u32 mem_clock);
337void radeon_atom_set_ac_timing(struct radeon_device *rdev,
338 u32 mem_clock);
339int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
340 u8 module_index,
341 struct atom_mc_reg_table *reg_table);
342int radeon_atom_get_memory_info(struct radeon_device *rdev,
343 u8 module_index, struct atom_memory_info *mem_info);
344int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
345 bool gddr5, u8 module_index,
346 struct atom_memory_clock_range_table *mclk_range_table);
347int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
348 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400349void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500350extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
351 unsigned *bankh, unsigned *mtaspect,
352 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000353
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354/*
355 * Fences.
356 */
357struct radeon_fence_driver {
Christian König0bfa4b42014-08-27 15:21:58 +0200358 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000360 uint64_t gpu_addr;
361 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200362 /* sync_seq is protected by ring emission lock */
363 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200364 atomic64_t last_seq;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100365 bool initialized, delayed_irq;
Christian König0bfa4b42014-08-27 15:21:58 +0200366 struct delayed_work lockup_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367};
368
369struct radeon_fence {
Christian Königad1a58a2014-11-19 14:01:24 +0100370 struct fence base;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100371
Christian Königad1a58a2014-11-19 14:01:24 +0100372 struct radeon_device *rdev;
373 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400374 /* RB, DMA, etc. */
Christian Königad1a58a2014-11-19 14:01:24 +0100375 unsigned ring;
376 bool is_vm_update;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100377
Christian Königad1a58a2014-11-19 14:01:24 +0100378 wait_queue_t fence_wake;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379};
380
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000381int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
382int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian Königeb98c702014-08-27 15:21:56 +0200384void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
Christian König876dc9f2012-05-08 14:24:01 +0200385int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400386void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387bool radeon_fence_signaled(struct radeon_fence *fence);
Matthew Dawson04db4ca2016-02-07 16:51:12 -0500388long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100390int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
391int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200392int radeon_fence_wait_any(struct radeon_device *rdev,
393 struct radeon_fence **fences,
394 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
396void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200397unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200398bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
399void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
400static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
401 struct radeon_fence *b)
402{
403 if (!a) {
404 return b;
405 }
406
407 if (!b) {
408 return a;
409 }
410
411 BUG_ON(a->ring != b->ring);
412
413 if (a->seq > b->seq) {
414 return a;
415 } else {
416 return b;
417 }
418}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419
Christian Königee60e292012-08-09 16:21:08 +0200420static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
421 struct radeon_fence *b)
422{
423 if (!a) {
424 return false;
425 }
426
427 if (!b) {
428 return true;
429 }
430
431 BUG_ON(a->ring != b->ring);
432
433 return a->seq < b->seq;
434}
435
Dave Airliee024e112009-06-24 09:48:08 +1000436/*
437 * Tiling registers
438 */
439struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000441};
442
443#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444
445/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100446 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200447 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100448struct radeon_mman {
449 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000450 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100451 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100452 bool mem_global_referenced;
453 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100454
455#if defined(CONFIG_DEBUG_FS)
456 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100457 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100458#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100459};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460
Christian König1d0c0942014-11-27 14:48:42 +0100461struct radeon_bo_list {
462 struct radeon_bo *robj;
463 struct ttm_validate_buffer tv;
464 uint64_t gpu_offset;
465 unsigned prefered_domains;
466 unsigned allowed_domains;
467 uint32_t tiling_flags;
468};
469
Jerome Glisse721604a2012-01-05 22:11:05 -0500470/* bo virtual address in a specific vm */
471struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200472 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500473 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500474 uint32_t flags;
Christian König94214632014-11-19 14:01:26 +0100475 struct radeon_fence *last_pt_update;
Christian Könige971bd52012-09-11 16:10:04 +0200476 unsigned ref_count;
477
478 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400479 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200480 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200481
482 /* constant after initialization */
483 struct radeon_vm *vm;
484 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500485};
486
Jerome Glisse4c788672009-11-20 14:29:23 +0100487struct radeon_bo {
488 /* Protected by gem.mutex */
489 struct list_head list;
490 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100491 u32 initial_domain;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900492 struct ttm_place placements[4];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100493 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100494 struct ttm_buffer_object tbo;
495 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900496 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100497 unsigned pin_count;
498 void *kptr;
499 u32 tiling_flags;
500 u32 pitch;
501 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500502 /* list of all virtual address to which this bo
503 * is associated to
504 */
505 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100506 /* Constant after initialization */
507 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100508 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100509
Jerome Glisse409851f2013-04-25 22:29:27 -0400510 struct ttm_bo_kmap_obj dma_buf_vmap;
511 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200512
513 struct radeon_mn *mn;
Christian König49ecb102015-03-31 17:37:00 +0200514 struct list_head mn_list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100515};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100516#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100517
Jerome Glisse409851f2013-04-25 22:29:27 -0400518int radeon_gem_debugfs_init(struct radeon_device *rdev);
519
Jerome Glisseb15ba512011-11-15 11:48:34 -0500520/* sub-allocation manager, it has to be protected by another lock.
521 * By conception this is an helper for other part of the driver
522 * like the indirect buffer or semaphore, which both have their
523 * locking.
524 *
525 * Principe is simple, we keep a list of sub allocation in offset
526 * order (first entry has offset == 0, last entry has the highest
527 * offset).
528 *
529 * When allocating new object we first check if there is room at
530 * the end total_size - (last_object_offset + last_object_size) >=
531 * alloc_size. If so we allocate new object there.
532 *
533 * When there is not enough room at the end, we start waiting for
534 * each sub object until we reach object_offset+object_size >=
535 * alloc_size, this object then become the sub object we return.
536 *
537 * Alignment can't be bigger than page size.
538 *
539 * Hole are not considered for allocation to keep things simple.
540 * Assumption is that there won't be hole (all object on same
541 * alignment).
542 */
543struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200544 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500545 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200546 struct list_head *hole;
547 struct list_head flist[RADEON_NUM_RINGS];
548 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500549 unsigned size;
550 uint64_t gpu_addr;
551 void *cpu_ptr;
552 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400553 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500554};
555
556struct radeon_sa_bo;
557
558/* sub-allocation buffer */
559struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200560 struct list_head olist;
561 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500562 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200563 unsigned soffset;
564 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200565 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500566};
567
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200568/*
569 * GEM objects.
570 */
571struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100572 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 struct list_head objects;
574};
575
576int radeon_gem_init(struct radeon_device *rdev);
577void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400578int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100579 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200580 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100581 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582
Dave Airlieff72145b2011-02-07 12:16:14 +1000583int radeon_mode_dumb_create(struct drm_file *file_priv,
584 struct drm_device *dev,
585 struct drm_mode_create_dumb *args);
586int radeon_mode_dumb_mmap(struct drm_file *filp,
587 struct drm_device *dev,
588 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589
590/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500591 * Semaphores.
592 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500593struct radeon_semaphore {
Christian König975700d22014-11-19 14:01:22 +0100594 struct radeon_sa_bo *sa_bo;
595 signed waiters;
596 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500597};
598
Jerome Glissec1341e52011-12-21 12:13:47 -0500599int radeon_semaphore_create(struct radeon_device *rdev,
600 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100601bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500602 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100603bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500604 struct radeon_semaphore *semaphore);
605void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200606 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200607 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500608
609/*
Christian König975700d22014-11-19 14:01:22 +0100610 * Synchronization
611 */
612struct radeon_sync {
613 struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
614 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Christian Königad1a58a2014-11-19 14:01:24 +0100615 struct radeon_fence *last_vm_update;
Christian König975700d22014-11-19 14:01:22 +0100616};
617
618void radeon_sync_create(struct radeon_sync *sync);
619void radeon_sync_fence(struct radeon_sync *sync,
620 struct radeon_fence *fence);
621int radeon_sync_resv(struct radeon_device *rdev,
622 struct radeon_sync *sync,
623 struct reservation_object *resv,
624 bool shared);
625int radeon_sync_rings(struct radeon_device *rdev,
626 struct radeon_sync *sync,
627 int waiting_ring);
628void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
629 struct radeon_fence *fence);
630
631/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 * GART structures, functions & helpers
633 */
634struct radeon_mc;
635
Matt Turnera77f1712009-10-14 00:34:41 -0400636#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000637#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400638#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500639#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400640
Michel Dänzer77497f22014-07-17 19:01:07 +0900641#define RADEON_GART_PAGE_DUMMY 0
642#define RADEON_GART_PAGE_VALID (1 << 0)
643#define RADEON_GART_PAGE_READ (1 << 1)
644#define RADEON_GART_PAGE_WRITE (1 << 2)
645#define RADEON_GART_PAGE_SNOOP (1 << 3)
646
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647struct radeon_gart {
648 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400649 struct radeon_bo *robj;
650 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 unsigned num_gpu_pages;
652 unsigned num_cpu_pages;
653 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654 struct page **pages;
Michel Dänzercb658902015-01-21 17:36:35 +0900655 uint64_t *pages_entry;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 bool ready;
657};
658
659int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
660void radeon_gart_table_ram_free(struct radeon_device *rdev);
661int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
662void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400663int radeon_gart_table_vram_pin(struct radeon_device *rdev);
664void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665int radeon_gart_init(struct radeon_device *rdev);
666void radeon_gart_fini(struct radeon_device *rdev);
667void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
668 int pages);
669int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500670 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900671 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672
673
674/*
675 * GPU MC structures, functions & helpers
676 */
677struct radeon_mc {
678 resource_size_t aper_size;
679 resource_size_t aper_base;
680 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000681 /* for some chips with <= 32MB we need to lie
682 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000683 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000684 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000685 u64 gtt_size;
686 u64 gtt_start;
687 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000688 u64 vram_start;
689 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200690 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000691 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692 int vram_mtrr;
693 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000694 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400695 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400696 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697};
698
Alex Deucher06b64762010-01-05 11:27:29 -0500699bool radeon_combios_sideport_present(struct radeon_device *rdev);
700bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200701
702/*
703 * GPU scratch registers structures, functions & helpers
704 */
705struct radeon_scratch {
706 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400707 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708 bool free[32];
709 uint32_t reg[32];
710};
711
712int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
713void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
714
Alex Deucher75efdee2013-03-04 12:47:46 -0500715/*
716 * GPU doorbell structures, functions & helpers
717 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500718#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
719
Alex Deucher75efdee2013-03-04 12:47:46 -0500720struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500721 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500722 resource_size_t base;
723 resource_size_t size;
724 u32 __iomem *ptr;
725 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
Joe Perchesa10e04f2015-05-19 18:37:52 -0700726 DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
Alex Deucher75efdee2013-03-04 12:47:46 -0500727};
728
729int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
730void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Oded Gabbayebff8452014-01-28 14:43:19 +0200731void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
732 phys_addr_t *aperture_base,
733 size_t *aperture_size,
734 size_t *start_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735
736/*
737 * IRQS.
738 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500739
Christian Königfa7f5172014-06-03 18:13:21 -0400740struct radeon_flip_work {
741 struct work_struct flip_work;
742 struct work_struct unpin_work;
743 struct radeon_device *rdev;
744 int crtc_id;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900745 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500746 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400747 struct radeon_bo *old_rbo;
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200748 struct fence *fence;
Michel Dänzerc63dd752016-04-01 18:51:34 +0900749 bool async;
Alex Deucher6f34be52010-11-21 10:59:01 -0500750};
751
752struct r500_irq_stat_regs {
753 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400754 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500755};
756
757struct r600_irq_stat_regs {
758 u32 disp_int;
759 u32 disp_int_cont;
760 u32 disp_int_cont2;
761 u32 d1grph_int;
762 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400763 u32 hdmi0_status;
764 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500765};
766
767struct evergreen_irq_stat_regs {
768 u32 disp_int;
769 u32 disp_int_cont;
770 u32 disp_int_cont2;
771 u32 disp_int_cont3;
772 u32 disp_int_cont4;
773 u32 disp_int_cont5;
774 u32 d1grph_int;
775 u32 d2grph_int;
776 u32 d3grph_int;
777 u32 d4grph_int;
778 u32 d5grph_int;
779 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400780 u32 afmt_status1;
781 u32 afmt_status2;
782 u32 afmt_status3;
783 u32 afmt_status4;
784 u32 afmt_status5;
785 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500786};
787
Alex Deuchera59781b2012-11-09 10:45:57 -0500788struct cik_irq_stat_regs {
789 u32 disp_int;
790 u32 disp_int_cont;
791 u32 disp_int_cont2;
792 u32 disp_int_cont3;
793 u32 disp_int_cont4;
794 u32 disp_int_cont5;
795 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200796 u32 d1grph_int;
797 u32 d2grph_int;
798 u32 d3grph_int;
799 u32 d4grph_int;
800 u32 d5grph_int;
801 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500802};
803
Alex Deucher6f34be52010-11-21 10:59:01 -0500804union radeon_irq_stat_regs {
805 struct r500_irq_stat_regs r500;
806 struct r600_irq_stat_regs r600;
807 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500808 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500809};
810
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200812 bool installed;
813 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200814 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200815 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200816 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200817 wait_queue_head_t vblank_queue;
818 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200819 bool afmt[RADEON_MAX_AFMT_BLOCKS];
820 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400821 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822};
823
824int radeon_irq_kms_init(struct radeon_device *rdev);
825void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500826void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100827bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
Alex Deucher1b370782011-11-17 20:13:28 -0500828void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500829void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
830void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200831void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
832void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
833void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
834void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835
836/*
Christian Könige32eb502011-10-23 12:56:27 +0200837 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 */
Alex Deucher74652802011-08-25 13:39:48 -0400839
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200841 struct radeon_sa_bo *sa_bo;
842 uint32_t length_dw;
843 uint64_t gpu_addr;
844 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200845 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200846 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200847 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200848 bool is_const_ib;
Christian König975700d22014-11-19 14:01:22 +0100849 struct radeon_sync sync;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850};
851
Christian Könige32eb502011-10-23 12:56:27 +0200852struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100853 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200855 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200856 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400857 u64 next_rptr_gpu_addr;
858 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 unsigned wptr;
860 unsigned wptr_old;
861 unsigned ring_size;
862 unsigned ring_free_dw;
863 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100864 atomic_t last_rptr;
865 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 uint64_t gpu_addr;
867 uint32_t align_mask;
868 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500870 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400871 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500872 u64 last_semaphore_signal_addr;
873 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400874 /* for CIK queues */
875 u32 me;
876 u32 pipe;
877 u32 queue;
878 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500879 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400880 unsigned wptr_offs;
881};
882
883struct radeon_mec {
884 struct radeon_bo *hpd_eop_obj;
885 u64 hpd_eop_gpu_addr;
886 u32 num_pipe;
887 u32 num_mec;
888 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889};
890
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500891/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500892 * VM
893 */
Christian Königee60e292012-08-09 16:21:08 +0200894
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200895/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200896#define RADEON_NUM_VM 16
897
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200898/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400899#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200900
Alex Deucher1c011032013-07-12 15:56:02 -0400901/* PTBs (Page Table Blocks) need to be aligned to 32K */
902#define RADEON_VM_PTB_ALIGN_SIZE 32768
903#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
904#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
905
Christian König24c16432013-10-30 11:51:09 -0400906#define R600_PTE_VALID (1 << 0)
907#define R600_PTE_SYSTEM (1 << 1)
908#define R600_PTE_SNOOPED (1 << 2)
909#define R600_PTE_READABLE (1 << 5)
910#define R600_PTE_WRITEABLE (1 << 6)
911
Christian Königec3dbbc2014-05-10 12:17:55 +0200912/* PTE (Page Table Entry) fragment field for different page sizes */
913#define R600_PTE_FRAG_4KB (0 << 7)
914#define R600_PTE_FRAG_64KB (4 << 7)
915#define R600_PTE_FRAG_256KB (6 << 7)
916
Christian König33fa9fe2014-07-22 17:42:20 +0200917/* flags needed to be set so we can copy directly from the GART table */
918#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
919 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200920
Christian König6d2f2942014-02-20 13:42:17 +0100921struct radeon_vm_pt {
922 struct radeon_bo *bo;
923 uint64_t addr;
924};
925
Christian König7c42bc12014-11-19 14:01:25 +0100926struct radeon_vm_id {
927 unsigned id;
928 uint64_t pd_gpu_addr;
929 /* last flushed PD/PT update */
930 struct radeon_fence *flushed_updates;
931 /* last use of vmid */
932 struct radeon_fence *last_id_use;
933};
934
Jerome Glisse721604a2012-01-05 22:11:05 -0500935struct radeon_vm {
Christian König94214632014-11-19 14:01:26 +0100936 struct mutex mutex;
937
Christian König7c42bc12014-11-19 14:01:25 +0100938 struct rb_root va;
Christian König90a51a32012-10-09 13:31:17 +0200939
Christian Königf7a3db72014-11-27 14:48:44 +0100940 /* protecting invalidated and freed */
941 spinlock_t status_lock;
942
Christian Könige31ad962014-07-18 09:24:53 +0200943 /* BOs moved, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100944 struct list_head invalidated;
Christian Könige31ad962014-07-18 09:24:53 +0200945
Christian König036bf462014-07-18 08:56:40 +0200946 /* BOs freed, but not yet updated in the PT */
Christian König7c42bc12014-11-19 14:01:25 +0100947 struct list_head freed;
Christian König036bf462014-07-18 08:56:40 +0200948
Christian König161ab652015-05-26 12:24:15 +0200949 /* BOs cleared in the PT */
950 struct list_head cleared;
951
Christian König90a51a32012-10-09 13:31:17 +0200952 /* contains the page directory */
Christian König7c42bc12014-11-19 14:01:25 +0100953 struct radeon_bo *page_directory;
954 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200955
956 /* array of page tables, one for each page directory entry */
Christian König7c42bc12014-11-19 14:01:25 +0100957 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200958
Christian König7c42bc12014-11-19 14:01:25 +0100959 struct radeon_bo_va *ib_bo_va;
Christian Königcc9e67e2014-07-18 13:48:10 +0200960
Christian König7c42bc12014-11-19 14:01:25 +0100961 /* for id and flush management per ring */
962 struct radeon_vm_id ids[RADEON_NUM_RINGS];
Jerome Glisse721604a2012-01-05 22:11:05 -0500963};
964
Jerome Glisse721604a2012-01-05 22:11:05 -0500965struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200966 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500967 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500968 /* number of VMIDs */
969 unsigned nvm;
970 /* vram base address for page table entry */
971 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500972 /* is vm enabled? */
973 bool enabled;
Christian König054e01d2014-08-26 14:45:54 +0200974 /* for hw to save the PD addr on suspend/resume */
975 uint32_t saved_table_addr[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500976};
977
978/*
979 * file private structure
980 */
981struct radeon_fpriv {
982 struct radeon_vm vm;
983};
984
985/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500986 * R6xx+ IH ring
987 */
988struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100989 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500990 volatile uint32_t *ring;
991 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500992 unsigned ring_size;
993 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500994 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200995 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500996 bool enabled;
997};
998
Alex Deucher347e7592012-03-20 17:18:21 -0400999/*
Alex Deucher2948f5e2013-04-12 13:52:52 -04001000 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -04001001 */
Alex Deucher2948f5e2013-04-12 13:52:52 -04001002#include "clearstate_defs.h"
1003
1004struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -04001005 /* for power gating */
1006 struct radeon_bo *save_restore_obj;
1007 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001008 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04001009 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001010 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001011 /* for clear state */
1012 struct radeon_bo *clear_state_obj;
1013 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04001014 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04001015 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -04001016 u32 clear_state_size;
1017 /* for cp tables */
1018 struct radeon_bo *cp_table_obj;
1019 uint64_t cp_table_gpu_addr;
1020 volatile uint32_t *cp_table_ptr;
1021 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -04001022};
1023
Jerome Glisse69e130a2011-12-21 12:13:46 -05001024int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +02001025 struct radeon_ib *ib, struct radeon_vm *vm,
1026 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +02001027void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +02001028int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001029 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030int radeon_ib_pool_init(struct radeon_device *rdev);
1031void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +02001032int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -04001034bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1035 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001036void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1037int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1038int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001039void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1040 bool hdp_flush);
1041void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1042 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +02001043void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001044void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1045int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +01001046void radeon_ring_lockup_update(struct radeon_device *rdev,
1047 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +02001048bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +02001049unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1050 uint32_t **data);
1051int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1052 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +02001053int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001054 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001055void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056
1057
Alex Deucher4d756582012-09-27 15:08:35 -04001058/* r600 async dma */
1059void r600_dma_stop(struct radeon_device *rdev);
1060int r600_dma_resume(struct radeon_device *rdev);
1061void r600_dma_fini(struct radeon_device *rdev);
1062
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001063void cayman_dma_stop(struct radeon_device *rdev);
1064int cayman_dma_resume(struct radeon_device *rdev);
1065void cayman_dma_fini(struct radeon_device *rdev);
1066
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067/*
1068 * CS.
1069 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001070struct radeon_cs_chunk {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001071 uint32_t length_dw;
1072 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001073 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001074};
1075
1076struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001077 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078 struct radeon_device *rdev;
1079 struct drm_file *filp;
1080 /* chunks */
1081 unsigned nchunks;
1082 struct radeon_cs_chunk *chunks;
1083 uint64_t *chunks_array;
1084 /* IB */
1085 unsigned idx;
1086 /* relocations */
1087 unsigned nrelocs;
Christian König1d0c0942014-11-27 14:48:42 +01001088 struct radeon_bo_list *relocs;
Christian König1d0c0942014-11-27 14:48:42 +01001089 struct radeon_bo_list *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001091 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092 /* indices of various chunks */
Christian König6d2d13d2014-12-03 15:53:24 +01001093 struct radeon_cs_chunk *chunk_ib;
1094 struct radeon_cs_chunk *chunk_relocs;
1095 struct radeon_cs_chunk *chunk_flags;
1096 struct radeon_cs_chunk *chunk_const_ib;
Jerome Glissef2e39222012-05-09 15:35:02 +02001097 struct radeon_ib ib;
1098 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001100 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001101 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001102 u32 cs_flags;
1103 u32 ring;
1104 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001105 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106};
1107
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001108static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1109{
Christian König6d2d13d2014-12-03 15:53:24 +01001110 struct radeon_cs_chunk *ibc = p->chunk_ib;
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001111
1112 if (ibc->kdata)
1113 return ibc->kdata[idx];
1114 return p->ib.ptr[idx];
1115}
1116
Dave Airlie513bcb42009-09-23 16:56:27 +10001117
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001118struct radeon_cs_packet {
1119 unsigned idx;
1120 unsigned type;
1121 unsigned reg;
1122 unsigned opcode;
1123 int count;
1124 unsigned one_reg_wr;
1125};
1126
1127typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1128 struct radeon_cs_packet *pkt,
1129 unsigned idx, unsigned reg);
1130typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1131 struct radeon_cs_packet *pkt);
1132
1133
1134/*
1135 * AGP
1136 */
1137int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001138void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001139void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140void radeon_agp_fini(struct radeon_device *rdev);
1141
1142
1143/*
1144 * Writeback
1145 */
1146struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001147 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148 volatile uint32_t *wb;
1149 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001150 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001151 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152};
1153
Alex Deucher724c80e2010-08-27 18:25:25 -04001154#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001155#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001156#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001157#define RADEON_WB_CP1_RPTR_OFFSET 1280
1158#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001159#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001160#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001161#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001162#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001163#define CIK_WB_CP1_WPTR_OFFSET 3328
1164#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucheradfed2b02014-10-13 13:20:02 -04001165#define R600_WB_DMA_RING_TEST_OFFSET 3588
1166#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
Alex Deucher724c80e2010-08-27 18:25:25 -04001167
Jerome Glissec93bb852009-07-13 21:04:08 +02001168/**
1169 * struct radeon_pm - power management datas
1170 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1171 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1172 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1173 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1174 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1175 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1176 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1177 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1178 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001179 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001180 * @needed_bandwidth: current bandwidth needs
1181 *
1182 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001183 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001184 * Equation between gpu/memory clock and available bandwidth is hw dependent
1185 * (type of memory, bus size, efficiency, ...)
1186 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001187
1188enum radeon_pm_method {
1189 PM_METHOD_PROFILE,
1190 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001191 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001192};
Alex Deucherce8f5372010-05-07 15:10:16 -04001193
1194enum radeon_dynpm_state {
1195 DYNPM_STATE_DISABLED,
1196 DYNPM_STATE_MINIMUM,
1197 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001198 DYNPM_STATE_ACTIVE,
1199 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001200};
1201enum radeon_dynpm_action {
1202 DYNPM_ACTION_NONE,
1203 DYNPM_ACTION_MINIMUM,
1204 DYNPM_ACTION_DOWNCLOCK,
1205 DYNPM_ACTION_UPCLOCK,
1206 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001207};
Alex Deucher56278a82009-12-28 13:58:44 -05001208
1209enum radeon_voltage_type {
1210 VOLTAGE_NONE = 0,
1211 VOLTAGE_GPIO,
1212 VOLTAGE_VDDC,
1213 VOLTAGE_SW
1214};
1215
Alex Deucher0ec0e742009-12-23 13:21:58 -05001216enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001217 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001218 POWER_STATE_TYPE_DEFAULT,
1219 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001220 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001221 POWER_STATE_TYPE_BATTERY,
1222 POWER_STATE_TYPE_BALANCED,
1223 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001224 /* internal states */
1225 POWER_STATE_TYPE_INTERNAL_UVD,
1226 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1227 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1228 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1229 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1230 POWER_STATE_TYPE_INTERNAL_BOOT,
1231 POWER_STATE_TYPE_INTERNAL_THERMAL,
1232 POWER_STATE_TYPE_INTERNAL_ACPI,
1233 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001234 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001235};
1236
Alex Deucherce8f5372010-05-07 15:10:16 -04001237enum radeon_pm_profile_type {
1238 PM_PROFILE_DEFAULT,
1239 PM_PROFILE_AUTO,
1240 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001241 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001242 PM_PROFILE_HIGH,
1243};
1244
1245#define PM_PROFILE_DEFAULT_IDX 0
1246#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001247#define PM_PROFILE_MID_SH_IDX 2
1248#define PM_PROFILE_HIGH_SH_IDX 3
1249#define PM_PROFILE_LOW_MH_IDX 4
1250#define PM_PROFILE_MID_MH_IDX 5
1251#define PM_PROFILE_HIGH_MH_IDX 6
1252#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001253
1254struct radeon_pm_profile {
1255 int dpms_off_ps_idx;
1256 int dpms_on_ps_idx;
1257 int dpms_off_cm_idx;
1258 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001259};
1260
Alex Deucher21a81222010-07-02 12:58:16 -04001261enum radeon_int_thermal_type {
1262 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001263 THERMAL_TYPE_EXTERNAL,
1264 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001265 THERMAL_TYPE_RV6XX,
1266 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001267 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001268 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001269 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001270 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001271 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001272 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001273 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001274 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001275};
1276
Alex Deucher56278a82009-12-28 13:58:44 -05001277struct radeon_voltage {
1278 enum radeon_voltage_type type;
1279 /* gpio voltage */
1280 struct radeon_gpio_rec gpio;
1281 u32 delay; /* delay in usec from voltage drop to sclk change */
1282 bool active_high; /* voltage drop is active when bit is high */
1283 /* VDDC voltage */
1284 u8 vddc_id; /* index into vddc voltage table */
1285 u8 vddci_id; /* index into vddci voltage table */
1286 bool vddci_enabled;
1287 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001288 u16 voltage;
1289 /* evergreen+ vddci */
1290 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001291};
1292
Alex Deucherd7311172010-05-03 01:13:14 -04001293/* clock mode flags */
1294#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1295
Alex Deucher56278a82009-12-28 13:58:44 -05001296struct radeon_pm_clock_info {
1297 /* memory clock */
1298 u32 mclk;
1299 /* engine clock */
1300 u32 sclk;
1301 /* voltage info */
1302 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001303 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001304 u32 flags;
1305};
1306
Alex Deuchera48b9b42010-04-22 14:03:55 -04001307/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001308#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001309
Alex Deucher56278a82009-12-28 13:58:44 -05001310struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001311 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001312 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001313 /* number of valid clock modes in this power state */
1314 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001315 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001316 /* standardized state flags */
1317 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001318 u32 misc; /* vbios specific flags */
1319 u32 misc2; /* vbios specific flags */
1320 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001321};
1322
Rafał Miłecki27459322010-02-11 22:16:36 +00001323/*
1324 * Some modes are overclocked by very low value, accept them
1325 */
1326#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1327
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001328enum radeon_dpm_auto_throttle_src {
1329 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1330 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1331};
1332
1333enum radeon_dpm_event_src {
1334 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1335 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1336 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1337 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1338 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1339};
1340
Alex Deucher58bd2a82013-09-04 16:13:56 -04001341#define RADEON_MAX_VCE_LEVELS 6
1342
Alex Deucherb62d6282013-08-20 20:29:05 -04001343enum radeon_vce_level {
1344 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1345 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1346 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1347 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1348 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1349 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1350};
1351
Alex Deucherda321c82013-04-12 13:55:22 -04001352struct radeon_ps {
1353 u32 caps; /* vbios flags */
1354 u32 class; /* vbios flags */
1355 u32 class2; /* vbios flags */
1356 /* UVD clocks */
1357 u32 vclk;
1358 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001359 /* VCE clocks */
1360 u32 evclk;
1361 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001362 bool vce_active;
1363 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001364 /* asic priv */
1365 void *ps_priv;
1366};
1367
1368struct radeon_dpm_thermal {
1369 /* thermal interrupt work */
1370 struct work_struct work;
1371 /* low temperature threshold */
1372 int min_temp;
1373 /* high temperature threshold */
1374 int max_temp;
1375 /* was interrupt low to high or high to low */
1376 bool high_to_low;
1377};
1378
Alex Deucherd22b7e42012-11-29 19:27:56 -05001379enum radeon_clk_action
1380{
1381 RADEON_SCLK_UP = 1,
1382 RADEON_SCLK_DOWN
1383};
1384
1385struct radeon_blacklist_clocks
1386{
1387 u32 sclk;
1388 u32 mclk;
1389 enum radeon_clk_action action;
1390};
1391
Alex Deucher61b7d602012-11-14 19:57:42 -05001392struct radeon_clock_and_voltage_limits {
1393 u32 sclk;
1394 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001395 u16 vddc;
1396 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001397};
1398
1399struct radeon_clock_array {
1400 u32 count;
1401 u32 *values;
1402};
1403
1404struct radeon_clock_voltage_dependency_entry {
1405 u32 clk;
1406 u16 v;
1407};
1408
1409struct radeon_clock_voltage_dependency_table {
1410 u32 count;
1411 struct radeon_clock_voltage_dependency_entry *entries;
1412};
1413
Alex Deucheref976ec2013-05-06 11:31:04 -04001414union radeon_cac_leakage_entry {
1415 struct {
1416 u16 vddc;
1417 u32 leakage;
1418 };
1419 struct {
1420 u16 vddc1;
1421 u16 vddc2;
1422 u16 vddc3;
1423 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001424};
1425
1426struct radeon_cac_leakage_table {
1427 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001428 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001429};
1430
Alex Deucher929ee7a2013-03-20 12:30:25 -04001431struct radeon_phase_shedding_limits_entry {
1432 u16 voltage;
1433 u32 sclk;
1434 u32 mclk;
1435};
1436
1437struct radeon_phase_shedding_limits_table {
1438 u32 count;
1439 struct radeon_phase_shedding_limits_entry *entries;
1440};
1441
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001442struct radeon_uvd_clock_voltage_dependency_entry {
1443 u32 vclk;
1444 u32 dclk;
1445 u16 v;
1446};
1447
1448struct radeon_uvd_clock_voltage_dependency_table {
1449 u8 count;
1450 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1451};
1452
Alex Deucherd29f0132013-05-09 16:37:28 -04001453struct radeon_vce_clock_voltage_dependency_entry {
1454 u32 ecclk;
1455 u32 evclk;
1456 u16 v;
1457};
1458
1459struct radeon_vce_clock_voltage_dependency_table {
1460 u8 count;
1461 struct radeon_vce_clock_voltage_dependency_entry *entries;
1462};
1463
Alex Deuchera5cb3182013-03-20 13:00:18 -04001464struct radeon_ppm_table {
1465 u8 ppm_design;
1466 u16 cpu_core_number;
1467 u32 platform_tdp;
1468 u32 small_ac_platform_tdp;
1469 u32 platform_tdc;
1470 u32 small_ac_platform_tdc;
1471 u32 apu_tdp;
1472 u32 dgpu_tdp;
1473 u32 dgpu_ulv_power;
1474 u32 tj_max;
1475};
1476
Alex Deucher58cb7632013-05-06 12:15:33 -04001477struct radeon_cac_tdp_table {
1478 u16 tdp;
1479 u16 configurable_tdp;
1480 u16 tdc;
1481 u16 battery_power_limit;
1482 u16 small_power_limit;
1483 u16 low_cac_leakage;
1484 u16 high_cac_leakage;
1485 u16 maximum_power_delivery_limit;
1486};
1487
Alex Deucher61b7d602012-11-14 19:57:42 -05001488struct radeon_dpm_dynamic_state {
1489 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1490 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1491 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001492 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001493 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001494 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001495 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001496 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1497 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001498 struct radeon_clock_array valid_sclk_values;
1499 struct radeon_clock_array valid_mclk_values;
1500 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1501 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1502 u32 mclk_sclk_ratio;
1503 u32 sclk_mclk_delta;
1504 u16 vddc_vddci_delta;
1505 u16 min_vddc_for_pcie_gen2;
1506 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001507 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001508 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001509 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001510};
1511
1512struct radeon_dpm_fan {
1513 u16 t_min;
1514 u16 t_med;
1515 u16 t_high;
1516 u16 pwm_min;
1517 u16 pwm_med;
1518 u16 pwm_high;
1519 u8 t_hyst;
1520 u32 cycle_delay;
1521 u16 t_max;
Alex Deuchere03cea32014-09-15 00:15:22 -04001522 u8 control_mode;
1523 u16 default_max_fan_pwm;
1524 u16 default_fan_output_sensitivity;
1525 u16 fan_output_sensitivity;
Alex Deucher61b7d602012-11-14 19:57:42 -05001526 bool ucode_fan_control;
1527};
1528
Alex Deucher32ce4652013-03-18 17:03:01 -04001529enum radeon_pcie_gen {
1530 RADEON_PCIE_GEN1 = 0,
1531 RADEON_PCIE_GEN2 = 1,
1532 RADEON_PCIE_GEN3 = 2,
1533 RADEON_PCIE_GEN_INVALID = 0xffff
1534};
1535
Alex Deucher70d01a52013-07-02 18:38:02 -04001536enum radeon_dpm_forced_level {
1537 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1538 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1539 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1540};
1541
Alex Deucher58bd2a82013-09-04 16:13:56 -04001542struct radeon_vce_state {
1543 /* vce clocks */
1544 u32 evclk;
1545 u32 ecclk;
1546 /* gpu clocks */
1547 u32 sclk;
1548 u32 mclk;
1549 u8 clk_idx;
1550 u8 pstate;
1551};
1552
Alex Deucherda321c82013-04-12 13:55:22 -04001553struct radeon_dpm {
1554 struct radeon_ps *ps;
1555 /* number of valid power states */
1556 int num_ps;
1557 /* current power state that is active */
1558 struct radeon_ps *current_ps;
1559 /* requested power state */
1560 struct radeon_ps *requested_ps;
1561 /* boot up power state */
1562 struct radeon_ps *boot_ps;
1563 /* default uvd power state */
1564 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001565 /* vce requirements */
1566 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1567 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001568 enum radeon_pm_state_type state;
1569 enum radeon_pm_state_type user_state;
1570 u32 platform_caps;
1571 u32 voltage_response_time;
1572 u32 backbias_response_time;
1573 void *priv;
1574 u32 new_active_crtcs;
1575 int new_active_crtc_count;
1576 u32 current_active_crtcs;
1577 int current_active_crtc_count;
Alex Deucher3899ca82015-03-18 17:05:10 -04001578 bool single_display;
Alex Deucher61b7d602012-11-14 19:57:42 -05001579 struct radeon_dpm_dynamic_state dyn_state;
1580 struct radeon_dpm_fan fan;
1581 u32 tdp_limit;
1582 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001583 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001584 u32 sq_ramping_threshold;
1585 u32 cac_leakage;
1586 u16 tdp_od_limit;
1587 u32 tdp_adjustment;
1588 u16 load_line_slope;
1589 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001590 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001591 /* special states active */
1592 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001593 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001594 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001595 /* thermal handling */
1596 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001597 /* forced levels */
1598 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001599 /* track UVD streams */
1600 unsigned sd;
1601 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001602};
1603
Alex Deucherce3537d2013-07-24 12:12:49 -04001604void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001605void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001606
Jerome Glissec93bb852009-07-13 21:04:08 +02001607struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001608 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001609 /* write locked while reprogramming mclk */
1610 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001611 u32 active_crtcs;
1612 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001613 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001614 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001615 fixed20_12 max_bandwidth;
1616 fixed20_12 igp_sideport_mclk;
1617 fixed20_12 igp_system_mclk;
1618 fixed20_12 igp_ht_link_clk;
1619 fixed20_12 igp_ht_link_width;
1620 fixed20_12 k8_bandwidth;
1621 fixed20_12 sideport_bandwidth;
1622 fixed20_12 ht_bandwidth;
1623 fixed20_12 core_bandwidth;
1624 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001625 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001626 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001627 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001628 /* number of valid power states */
1629 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001630 int current_power_state_index;
1631 int current_clock_mode_index;
1632 int requested_power_state_index;
1633 int requested_clock_mode_index;
1634 int default_power_state_index;
1635 u32 current_sclk;
1636 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001637 u16 current_vddc;
1638 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001639 u32 default_sclk;
1640 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001641 u16 default_vddc;
1642 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001643 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001644 /* selected pm method */
1645 enum radeon_pm_method pm_method;
1646 /* dynpm power management */
1647 struct delayed_work dynpm_idle_work;
1648 enum radeon_dynpm_state dynpm_state;
1649 enum radeon_dynpm_action dynpm_planned_action;
1650 unsigned long dynpm_action_timeout;
1651 bool dynpm_can_upclock;
1652 bool dynpm_can_downclock;
1653 /* profile-based power management */
1654 enum radeon_pm_profile_type profile;
1655 int profile_index;
1656 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001657 /* internal thermal controller on rv6xx+ */
1658 enum radeon_int_thermal_type int_thermal_type;
1659 struct device *int_hwmon_dev;
Alex Deucher9b92d1e2014-09-08 02:51:49 -04001660 /* fan control parameters */
1661 bool no_fan;
1662 u8 fan_pulses_per_revolution;
1663 u8 fan_min_rpm;
1664 u8 fan_max_rpm;
Alex Deucherda321c82013-04-12 13:55:22 -04001665 /* dpm */
1666 bool dpm_enabled;
Alex Deucher49abb262015-10-23 10:38:52 -04001667 bool sysfs_initialized;
Alex Deucherda321c82013-04-12 13:55:22 -04001668 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001669};
1670
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001671int radeon_pm_get_type_index(struct radeon_device *rdev,
1672 enum radeon_pm_state_type ps_type,
1673 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001674/*
1675 * UVD
1676 */
Arindam Nath8b2cf4f2016-04-06 15:33:52 -04001677#define RADEON_DEFAULT_UVD_HANDLES 10
1678#define RADEON_MAX_UVD_HANDLES 30
1679#define RADEON_UVD_STACK_SIZE (200*1024)
1680#define RADEON_UVD_HEAP_SIZE (256*1024)
1681#define RADEON_UVD_SESSION_SIZE (50*1024)
Christian Königf2ba57b2013-04-08 12:41:29 +02001682
1683struct radeon_uvd {
Arindam Nath7050c6e2016-04-06 15:33:51 -04001684 bool fw_header_present;
Christian Königf2ba57b2013-04-08 12:41:29 +02001685 struct radeon_bo *vcpu_bo;
1686 void *cpu_addr;
1687 uint64_t gpu_addr;
Arindam Nath8b2cf4f2016-04-06 15:33:52 -04001688 unsigned max_handles;
Christian Königf2ba57b2013-04-08 12:41:29 +02001689 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1690 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001691 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001692 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001693};
1694
1695int radeon_uvd_init(struct radeon_device *rdev);
1696void radeon_uvd_fini(struct radeon_device *rdev);
1697int radeon_uvd_suspend(struct radeon_device *rdev);
1698int radeon_uvd_resume(struct radeon_device *rdev);
1699int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1700 uint32_t handle, struct radeon_fence **fence);
1701int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1702 uint32_t handle, struct radeon_fence **fence);
Christian König38527522014-08-21 12:18:12 +02001703void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1704 uint32_t allowed_domains);
Christian Königf2ba57b2013-04-08 12:41:29 +02001705void radeon_uvd_free_handles(struct radeon_device *rdev,
1706 struct drm_file *filp);
1707int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001708void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001709int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1710 unsigned vclk, unsigned dclk,
1711 unsigned vco_min, unsigned vco_max,
1712 unsigned fb_factor, unsigned fb_mask,
1713 unsigned pd_min, unsigned pd_max,
1714 unsigned pd_even,
1715 unsigned *optimal_fb_div,
1716 unsigned *optimal_vclk_div,
1717 unsigned *optimal_dclk_div);
1718int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1719 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001720
Christian Königd93f7932013-05-23 12:10:04 +02001721/*
1722 * VCE
1723 */
1724#define RADEON_MAX_VCE_HANDLES 16
Christian Königd93f7932013-05-23 12:10:04 +02001725
1726struct radeon_vce {
1727 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001728 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001729 unsigned fw_version;
1730 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001731 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1732 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001733 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001734 struct delayed_work idle_work;
Christian Königa918efa2015-05-11 22:01:53 +02001735 uint32_t keyselect;
Christian Königd93f7932013-05-23 12:10:04 +02001736};
1737
1738int radeon_vce_init(struct radeon_device *rdev);
1739void radeon_vce_fini(struct radeon_device *rdev);
1740int radeon_vce_suspend(struct radeon_device *rdev);
1741int radeon_vce_resume(struct radeon_device *rdev);
1742int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1743 uint32_t handle, struct radeon_fence **fence);
1744int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1745 uint32_t handle, struct radeon_fence **fence);
1746void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001747void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001748int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001749int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1750bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1751 struct radeon_ring *ring,
1752 struct radeon_semaphore *semaphore,
1753 bool emit_wait);
1754void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1755void radeon_vce_fence_emit(struct radeon_device *rdev,
1756 struct radeon_fence *fence);
1757int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1758int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1759
Alex Deucherb5306022013-07-31 16:51:33 -04001760struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001761 int channels;
1762 int rate;
1763 int bits_per_sample;
1764 u8 status_bits;
1765 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001766 u32 offset;
1767 bool connected;
1768 u32 id;
1769};
1770
1771struct r600_audio {
1772 bool enabled;
1773 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1774 int num_pins;
Slava Grigorev1a626b62014-12-01 13:49:39 -05001775 struct radeon_audio_funcs *hdmi_funcs;
1776 struct radeon_audio_funcs *dp_funcs;
1777 struct radeon_audio_basic_funcs *funcs;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001778};
1779
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001780/*
1781 * Benchmarking
1782 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001783void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001784
1785
1786/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001787 * Testing
1788 */
1789void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001790void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001791 struct radeon_ring *cpA,
1792 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001793void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001794
Christian König341cb9e2014-08-07 09:36:03 +02001795/*
1796 * MMU Notifier
1797 */
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001798#if defined(CONFIG_MMU_NOTIFIER)
Christian König341cb9e2014-08-07 09:36:03 +02001799int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1800void radeon_mn_unregister(struct radeon_bo *bo);
Rob Clark5a1aa4b2015-01-21 17:49:59 -05001801#else
1802static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
1803{
1804 return -ENODEV;
1805}
1806static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
1807#endif
Michel Dänzerecc0b322009-07-21 11:23:57 +02001808
1809/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001810 * Debugfs
1811 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001812struct radeon_debugfs {
1813 struct drm_info_list *files;
1814 unsigned num_files;
1815};
1816
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001817int radeon_debugfs_add_files(struct radeon_device *rdev,
1818 struct drm_info_list *files,
1819 unsigned nfiles);
1820int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001821
Christian König76a0df82013-08-13 11:56:50 +02001822/*
1823 * ASIC ring specific functions.
1824 */
1825struct radeon_asic_ring {
1826 /* ring read/write ptr handling */
1827 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1828 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1829 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1830
1831 /* validating and patching of IBs */
1832 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1833 int (*cs_parse)(struct radeon_cs_parser *p);
1834
1835 /* command emmit functions */
1836 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1837 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001838 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001839 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001840 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königfaffaf62014-11-19 14:01:19 +01001841 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1842 unsigned vm_id, uint64_t pd_addr);
Christian König76a0df82013-08-13 11:56:50 +02001843
1844 /* testing functions */
1845 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1846 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1847 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1848
1849 /* deprecated */
1850 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1851};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001852
1853/*
1854 * ASIC specific functions.
1855 */
1856struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001857 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001858 void (*fini)(struct radeon_device *rdev);
1859 int (*resume)(struct radeon_device *rdev);
1860 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001861 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jérome Glisse71fe2892016-03-18 16:58:38 +01001862 int (*asic_reset)(struct radeon_device *rdev, bool hard);
Michel Dänzer124764f2014-07-31 18:43:48 +09001863 /* Flush the HDP cache via MMIO */
1864 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001865 /* check if 3D engine is idle */
1866 bool (*gui_idle)(struct radeon_device *rdev);
1867 /* wait for mc_idle */
1868 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001869 /* get the reference clock */
1870 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001871 /* get the gpu clock counter */
1872 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher4ce47282014-10-01 09:17:12 -04001873 /* get register for info ioctl */
1874 int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
Alex Deucher54e88e02012-02-23 18:10:29 -05001875 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001876 struct {
1877 void (*tlb_flush)(struct radeon_device *rdev);
Michel Dänzercb658902015-01-21 17:36:35 +09001878 uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
Christian König7f90fc92014-06-04 15:29:57 +02001879 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzercb658902015-01-21 17:36:35 +09001880 uint64_t entry);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001881 } gart;
Christian König05b07142012-08-06 20:21:10 +02001882 struct {
1883 int (*init)(struct radeon_device *rdev);
1884 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001885 void (*copy_pages)(struct radeon_device *rdev,
1886 struct radeon_ib *ib,
1887 uint64_t pe, uint64_t src,
1888 unsigned count);
1889 void (*write_pages)(struct radeon_device *rdev,
1890 struct radeon_ib *ib,
1891 uint64_t pe,
1892 uint64_t addr, unsigned count,
1893 uint32_t incr, uint32_t flags);
1894 void (*set_pages)(struct radeon_device *rdev,
1895 struct radeon_ib *ib,
1896 uint64_t pe,
1897 uint64_t addr, unsigned count,
1898 uint32_t incr, uint32_t flags);
1899 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001900 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001901 /* ring specific callbacks */
Julia Lawalld26678d2015-11-29 17:12:41 +01001902 const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001903 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001904 struct {
1905 int (*set)(struct radeon_device *rdev);
1906 int (*process)(struct radeon_device *rdev);
1907 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001908 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001909 struct {
1910 /* display watermarks */
1911 void (*bandwidth_update)(struct radeon_device *rdev);
1912 /* get frame count */
1913 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1914 /* wait for vblank */
1915 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001916 /* set backlight level */
1917 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001918 /* get backlight level */
1919 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001920 /* audio callbacks */
1921 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1922 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001923 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001924 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001925 struct {
Christian König57d20a42014-09-04 20:01:53 +02001926 struct radeon_fence *(*blit)(struct radeon_device *rdev,
1927 uint64_t src_offset,
1928 uint64_t dst_offset,
1929 unsigned num_gpu_pages,
1930 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001931 u32 blit_ring_index;
Christian König57d20a42014-09-04 20:01:53 +02001932 struct radeon_fence *(*dma)(struct radeon_device *rdev,
1933 uint64_t src_offset,
1934 uint64_t dst_offset,
1935 unsigned num_gpu_pages,
1936 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001937 u32 dma_ring_index;
1938 /* method used for bo copy */
Christian König57d20a42014-09-04 20:01:53 +02001939 struct radeon_fence *(*copy)(struct radeon_device *rdev,
1940 uint64_t src_offset,
1941 uint64_t dst_offset,
1942 unsigned num_gpu_pages,
1943 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001944 /* ring used for bo copies */
1945 u32 copy_ring_index;
1946 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001947 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001948 struct {
1949 int (*set_reg)(struct radeon_device *rdev, int reg,
1950 uint32_t tiling_flags, uint32_t pitch,
1951 uint32_t offset, uint32_t obj_size);
1952 void (*clear_reg)(struct radeon_device *rdev, int reg);
1953 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001954 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001955 struct {
1956 void (*init)(struct radeon_device *rdev);
1957 void (*fini)(struct radeon_device *rdev);
1958 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1959 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1960 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001961 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001962 struct {
1963 void (*misc)(struct radeon_device *rdev);
1964 void (*prepare)(struct radeon_device *rdev);
1965 void (*finish)(struct radeon_device *rdev);
1966 void (*init_profile)(struct radeon_device *rdev);
1967 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001968 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1969 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1970 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1971 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1972 int (*get_pcie_lanes)(struct radeon_device *rdev);
1973 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1974 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001975 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001976 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001977 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001978 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001979 /* dynamic power management */
1980 struct {
1981 int (*init)(struct radeon_device *rdev);
1982 void (*setup_asic)(struct radeon_device *rdev);
1983 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001984 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001985 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001986 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001987 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001988 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001989 void (*display_configuration_changed)(struct radeon_device *rdev);
1990 void (*fini)(struct radeon_device *rdev);
1991 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1992 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1993 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001994 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001995 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001996 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001997 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001998 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Oleg Chernovskiya35a4b22014-12-08 00:10:44 +03001999 void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
2000 u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
2001 int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
2002 int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
Alex Deucherd7dbce02014-09-30 10:12:17 -04002003 u32 (*get_current_sclk)(struct radeon_device *rdev);
2004 u32 (*get_current_mclk)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04002005 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05002006 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05002007 struct {
Michel Dänzerc63dd752016-04-01 18:51:34 +09002008 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
Christian König157fa142014-05-27 16:49:20 +02002009 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05002010 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002011};
2012
Jerome Glisse21f9a432009-09-11 15:55:33 +02002013/*
2014 * Asic structures
2015 */
Dave Airlie551ebd82009-09-01 15:25:57 +10002016struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002017 const unsigned *reg_safe_bm;
2018 unsigned reg_safe_bm_size;
2019 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10002020};
2021
Jerome Glisse21f9a432009-09-11 15:55:33 +02002022struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002023 const unsigned *reg_safe_bm;
2024 unsigned reg_safe_bm_size;
2025 u32 resync_scratch;
2026 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002027};
2028
2029struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002030 unsigned max_pipes;
2031 unsigned max_tile_pipes;
2032 unsigned max_simds;
2033 unsigned max_backends;
2034 unsigned max_gprs;
2035 unsigned max_threads;
2036 unsigned max_stack_entries;
2037 unsigned max_hw_contexts;
2038 unsigned max_gs_threads;
2039 unsigned sx_max_export_size;
2040 unsigned sx_max_export_pos_size;
2041 unsigned sx_max_export_smx_size;
2042 unsigned sq_num_cf_insts;
2043 unsigned tiling_nbanks;
2044 unsigned tiling_npipes;
2045 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002046 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002047 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002048 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002049};
2050
2051struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002052 unsigned max_pipes;
2053 unsigned max_tile_pipes;
2054 unsigned max_simds;
2055 unsigned max_backends;
2056 unsigned max_gprs;
2057 unsigned max_threads;
2058 unsigned max_stack_entries;
2059 unsigned max_hw_contexts;
2060 unsigned max_gs_threads;
2061 unsigned sx_max_export_size;
2062 unsigned sx_max_export_pos_size;
2063 unsigned sx_max_export_smx_size;
2064 unsigned sq_num_cf_insts;
2065 unsigned sx_num_of_sets;
2066 unsigned sc_prim_fifo_size;
2067 unsigned sc_hiz_tile_fifo_size;
2068 unsigned sc_earlyz_tile_fifo_fize;
2069 unsigned tiling_nbanks;
2070 unsigned tiling_npipes;
2071 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002072 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002073 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002074 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002075};
2076
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002077struct evergreen_asic {
2078 unsigned num_ses;
2079 unsigned max_pipes;
2080 unsigned max_tile_pipes;
2081 unsigned max_simds;
2082 unsigned max_backends;
2083 unsigned max_gprs;
2084 unsigned max_threads;
2085 unsigned max_stack_entries;
2086 unsigned max_hw_contexts;
2087 unsigned max_gs_threads;
2088 unsigned sx_max_export_size;
2089 unsigned sx_max_export_pos_size;
2090 unsigned sx_max_export_smx_size;
2091 unsigned sq_num_cf_insts;
2092 unsigned sx_num_of_sets;
2093 unsigned sc_prim_fifo_size;
2094 unsigned sc_hiz_tile_fifo_size;
2095 unsigned sc_earlyz_tile_fifo_size;
2096 unsigned tiling_nbanks;
2097 unsigned tiling_npipes;
2098 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002099 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002100 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002101 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002102};
2103
Alex Deucherfecf1d02011-03-02 20:07:29 -05002104struct cayman_asic {
2105 unsigned max_shader_engines;
2106 unsigned max_pipes_per_simd;
2107 unsigned max_tile_pipes;
2108 unsigned max_simds_per_se;
2109 unsigned max_backends_per_se;
2110 unsigned max_texture_channel_caches;
2111 unsigned max_gprs;
2112 unsigned max_threads;
2113 unsigned max_gs_threads;
2114 unsigned max_stack_entries;
2115 unsigned sx_num_of_sets;
2116 unsigned sx_max_export_size;
2117 unsigned sx_max_export_pos_size;
2118 unsigned sx_max_export_smx_size;
2119 unsigned max_hw_contexts;
2120 unsigned sq_num_cf_insts;
2121 unsigned sc_prim_fifo_size;
2122 unsigned sc_hiz_tile_fifo_size;
2123 unsigned sc_earlyz_tile_fifo_size;
2124
2125 unsigned num_shader_engines;
2126 unsigned num_shader_pipes_per_simd;
2127 unsigned num_tile_pipes;
2128 unsigned num_simds_per_se;
2129 unsigned num_backends_per_se;
2130 unsigned backend_disable_mask_per_asic;
2131 unsigned backend_map;
2132 unsigned num_texture_channel_caches;
2133 unsigned mem_max_burst_length_bytes;
2134 unsigned mem_row_size_in_kb;
2135 unsigned shader_engine_tile_size;
2136 unsigned num_gpus;
2137 unsigned multi_gpu_tile_size;
2138
2139 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002140 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002141};
2142
Alex Deucher0a96d722012-03-20 17:18:11 -04002143struct si_asic {
2144 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002145 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002146 unsigned max_cu_per_sh;
2147 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002148 unsigned max_backends_per_se;
2149 unsigned max_texture_channel_caches;
2150 unsigned max_gprs;
2151 unsigned max_gs_threads;
2152 unsigned max_hw_contexts;
2153 unsigned sc_prim_fifo_size_frontend;
2154 unsigned sc_prim_fifo_size_backend;
2155 unsigned sc_hiz_tile_fifo_size;
2156 unsigned sc_earlyz_tile_fifo_size;
2157
Alex Deucher0a96d722012-03-20 17:18:11 -04002158 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002159 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002160 unsigned backend_disable_mask_per_asic;
2161 unsigned backend_map;
2162 unsigned num_texture_channel_caches;
2163 unsigned mem_max_burst_length_bytes;
2164 unsigned mem_row_size_in_kb;
2165 unsigned shader_engine_tile_size;
2166 unsigned num_gpus;
2167 unsigned multi_gpu_tile_size;
2168
2169 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002170 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002171 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002172};
2173
Alex Deucher8cc1a532013-04-09 12:41:24 -04002174struct cik_asic {
2175 unsigned max_shader_engines;
2176 unsigned max_tile_pipes;
2177 unsigned max_cu_per_sh;
2178 unsigned max_sh_per_se;
2179 unsigned max_backends_per_se;
2180 unsigned max_texture_channel_caches;
2181 unsigned max_gprs;
2182 unsigned max_gs_threads;
2183 unsigned max_hw_contexts;
2184 unsigned sc_prim_fifo_size_frontend;
2185 unsigned sc_prim_fifo_size_backend;
2186 unsigned sc_hiz_tile_fifo_size;
2187 unsigned sc_earlyz_tile_fifo_size;
2188
2189 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002190 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002191 unsigned backend_disable_mask_per_asic;
2192 unsigned backend_map;
2193 unsigned num_texture_channel_caches;
2194 unsigned mem_max_burst_length_bytes;
2195 unsigned mem_row_size_in_kb;
2196 unsigned shader_engine_tile_size;
2197 unsigned num_gpus;
2198 unsigned multi_gpu_tile_size;
2199
2200 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002201 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002202 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002203 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002204};
2205
Jerome Glisse068a1172009-06-17 13:28:30 +02002206union radeon_asic_config {
2207 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002208 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002209 struct r600_asic r600;
2210 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002211 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002212 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002213 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002214 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002215};
2216
Daniel Vetter0a10c852010-03-11 21:19:14 +00002217/*
2218 * asic initizalization from radeon_asic.c
2219 */
2220void radeon_agp_disable(struct radeon_device *rdev);
2221int radeon_asic_init(struct radeon_device *rdev);
2222
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002223
2224/*
2225 * IOCTL.
2226 */
2227int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2228 struct drm_file *filp);
2229int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2230 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002231int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2232 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002233int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2234 struct drm_file *file_priv);
2235int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2236 struct drm_file *file_priv);
2237int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2238 struct drm_file *file_priv);
2239int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2240 struct drm_file *file_priv);
2241int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *filp);
2243int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *filp);
2245int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *filp);
2247int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2248 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002249int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2250 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002251int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2252 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002253int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002254int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *filp);
2256int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2257 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002258
Alex Deucher16cdf042011-10-28 10:30:02 -04002259/* VRAM scratch page for HDP bug, default vram page */
2260struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002261 struct radeon_bo *robj;
2262 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002263 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002264};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002265
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002266/*
2267 * ACPI
2268 */
2269struct radeon_atif_notification_cfg {
2270 bool enabled;
2271 int command_code;
2272};
2273
2274struct radeon_atif_notifications {
2275 bool display_switch;
2276 bool expansion_mode_change;
2277 bool thermal_state;
2278 bool forced_power_state;
2279 bool system_power_state;
2280 bool display_conf_change;
2281 bool px_gfx_switch;
2282 bool brightness_change;
2283 bool dgpu_display_event;
2284};
2285
2286struct radeon_atif_functions {
2287 bool system_params;
2288 bool sbios_requests;
2289 bool select_active_disp;
2290 bool lid_state;
2291 bool get_tv_standard;
2292 bool set_tv_standard;
2293 bool get_panel_expansion_mode;
2294 bool set_panel_expansion_mode;
2295 bool temperature_change;
2296 bool graphics_device_types;
2297};
2298
2299struct radeon_atif {
2300 struct radeon_atif_notifications notifications;
2301 struct radeon_atif_functions functions;
2302 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002303 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002304};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002305
Alex Deuchere3a15922012-08-16 11:13:43 -04002306struct radeon_atcs_functions {
2307 bool get_ext_state;
2308 bool pcie_perf_req;
2309 bool pcie_dev_rdy;
2310 bool pcie_bus_width;
2311};
2312
2313struct radeon_atcs {
2314 struct radeon_atcs_functions functions;
2315};
2316
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002317/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002318 * Core structure, functions and helpers.
2319 */
2320typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2321typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2322
2323struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002324 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002325 struct drm_device *ddev;
2326 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002327 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002328 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002329 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002330 enum radeon_family family;
2331 unsigned long flags;
2332 int usec_timeout;
2333 enum radeon_pll_errata pll_errata;
2334 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002335 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002336 int disp_priority;
2337 /* BIOS */
2338 uint8_t *bios;
2339 bool is_atom_bios;
2340 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002341 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002342 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002343 resource_size_t rmmio_base;
2344 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002345 /* protects concurrent MM_INDEX/DATA based register access */
2346 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002347 /* protects concurrent SMC based register access */
2348 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002349 /* protects concurrent PLL register access */
2350 spinlock_t pll_idx_lock;
2351 /* protects concurrent MC register access */
2352 spinlock_t mc_idx_lock;
2353 /* protects concurrent PCIE register access */
2354 spinlock_t pcie_idx_lock;
2355 /* protects concurrent PCIE_PORT register access */
2356 spinlock_t pciep_idx_lock;
2357 /* protects concurrent PIF register access */
2358 spinlock_t pif_idx_lock;
2359 /* protects concurrent CG register access */
2360 spinlock_t cg_idx_lock;
2361 /* protects concurrent UVD register access */
2362 spinlock_t uvd_idx_lock;
2363 /* protects concurrent RCU register access */
2364 spinlock_t rcu_idx_lock;
2365 /* protects concurrent DIDT register access */
2366 spinlock_t didt_idx_lock;
2367 /* protects concurrent ENDPOINT (audio) register access */
2368 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002369 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002370 radeon_rreg_t mc_rreg;
2371 radeon_wreg_t mc_wreg;
2372 radeon_rreg_t pll_rreg;
2373 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002374 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002375 radeon_rreg_t pciep_rreg;
2376 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002377 /* io port */
2378 void __iomem *rio_mem;
2379 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002380 struct radeon_clock clock;
2381 struct radeon_mc mc;
2382 struct radeon_gart gart;
2383 struct radeon_mode_info mode_info;
2384 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002385 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002386 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002387 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002388 wait_queue_head_t fence_queue;
Christian König76bf0db2016-06-01 15:10:02 +02002389 u64 fence_context;
Christian Königd6999bc2012-05-09 15:34:45 +02002390 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002391 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002392 bool ib_pool_ready;
2393 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002394 struct radeon_irq irq;
2395 struct radeon_asic *asic;
2396 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002397 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002398 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002399 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002400 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002401 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002402 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002403 bool shutdown;
Dave Airliead49f502009-07-10 22:36:26 +10002404 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002405 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002406 bool fastfb_working; /* IGP feature*/
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04002407 bool needs_reset, in_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002408 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002409 const struct firmware *me_fw; /* all family ME firmware */
2410 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002411 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002412 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002413 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002414 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002415 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002416 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002417 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002418 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002419 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002420 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002421 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002422 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002423 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002424 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002425 struct radeon_mec mec;
Lyudecb5d4162015-12-03 18:26:07 -05002426 struct delayed_work hotplug_work;
Dave Airliede6284a2015-02-24 09:23:56 +10002427 struct work_struct dp_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002428 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002429 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002430 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002431 bool has_uvd;
Jérome Glissee3ebfcf2016-03-18 16:58:32 +01002432 bool has_vce;
Alex Deucherb5306022013-07-31 16:51:33 -04002433 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002434 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002435 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002436 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002437 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002438 /* i2c buses */
2439 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002440 /* debugfs */
2441 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2442 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002443 /* virtual memory */
2444 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002445 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002446 /* memory stats */
2447 atomic64_t vram_usage;
2448 atomic64_t gtt_usage;
2449 atomic64_t num_bytes_moved;
Marek Olšák72b90762015-04-29 19:40:33 +02002450 atomic_t gpu_reset_counter;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002451 /* ACPI interface */
2452 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002453 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002454 /* srbm instance registers */
2455 struct mutex srbm_mutex;
Oded Gabbay1c0a4622014-07-14 15:36:08 +03002456 /* GRBM index mutex. Protects concurrents access to GRBM index */
2457 struct mutex grbm_idx_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002458 /* clock, powergating flags */
2459 u32 cg_flags;
2460 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002461
2462 struct dev_pm_domain vga_pm_domain;
2463 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002464 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002465
2466 /* tracking pinned memory */
2467 u64 vram_pin_size;
2468 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002469
Oded Gabbaye28740e2014-07-15 13:53:32 +03002470 /* amdkfd interface */
2471 struct kfd_dev *kfd;
Oded Gabbaye28740e2014-07-15 13:53:32 +03002472
Christian König341cb9e2014-08-07 09:36:03 +02002473 struct mutex mn_lock;
2474 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002475};
2476
Alex Deucher90c4cde2014-04-10 22:29:01 -04002477bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002478int radeon_device_init(struct radeon_device *rdev,
2479 struct drm_device *ddev,
2480 struct pci_dev *pdev,
2481 uint32_t flags);
2482void radeon_device_fini(struct radeon_device *rdev);
2483int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2484
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002485#define RADEON_MIN_MMIO_SIZE 0x10000
2486
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002487uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
2488void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002489static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2490 bool always_indirect)
2491{
2492 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2493 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2494 return readl(((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002495 else
2496 return r100_mm_rreg_slow(rdev, reg);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002497}
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002498static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2499 bool always_indirect)
2500{
2501 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2502 writel(v, ((void __iomem *)rdev->rmmio) + reg);
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002503 else
2504 r100_mm_wreg_slow(rdev, reg, v);
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002505}
2506
Andi Kleen6fcbef72011-10-13 16:08:42 -07002507u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2508void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002509
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002510u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2511void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002512
Jerome Glisse4c788672009-11-20 14:29:23 +01002513/*
2514 * Cast helper
2515 */
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002516extern const struct fence_ops radeon_fence_ops;
2517
2518static inline struct radeon_fence *to_radeon_fence(struct fence *f)
2519{
2520 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2521
2522 if (__f->base.ops == &radeon_fence_ops)
2523 return __f;
2524
2525 return NULL;
2526}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002527
2528/*
2529 * Registers read & write functions.
2530 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002531#define RREG8(reg) readb((rdev->rmmio) + (reg))
2532#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2533#define RREG16(reg) readw((rdev->rmmio) + (reg))
2534#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002535#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2536#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2537#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2538#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2539#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002540#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2541#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2542#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2543#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2544#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2545#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002546#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2547#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002548#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2549#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002550#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2551#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002552#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2553#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002554#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2555#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002556#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2557#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2558#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2559#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002560#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2561#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002562#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2563#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002564#define WREG32_P(reg, val, mask) \
2565 do { \
2566 uint32_t tmp_ = RREG32(reg); \
2567 tmp_ &= (mask); \
2568 tmp_ |= ((val) & ~(mask)); \
2569 WREG32(reg, tmp_); \
2570 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002571#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002572#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002573#define WREG32_PLL_P(reg, val, mask) \
2574 do { \
2575 uint32_t tmp_ = RREG32_PLL(reg); \
2576 tmp_ &= (mask); \
2577 tmp_ |= ((val) & ~(mask)); \
2578 WREG32_PLL(reg, tmp_); \
2579 } while (0)
Christian Königb7af6302015-05-11 22:01:49 +02002580#define WREG32_SMC_P(reg, val, mask) \
2581 do { \
2582 uint32_t tmp_ = RREG32_SMC(reg); \
2583 tmp_ &= (mask); \
2584 tmp_ |= ((val) & ~(mask)); \
2585 WREG32_SMC(reg, tmp_); \
2586 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002587#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002588#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2589#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002590
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002591#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2592#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002593
Dave Airliede1b2892009-08-12 18:43:14 +10002594/*
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002595 * Indirect registers accessors.
2596 * They used to be inlined, but this increases code size by ~65 kbytes.
2597 * Since each performs a pair of MMIO ops
2598 * within a spin_lock_irqsave/spin_unlock_irqrestore region,
2599 * the cost of call+ret is almost negligible. MMIO and locking
2600 * costs several dozens of cycles each at best, call+ret is ~5 cycles.
Dave Airliede1b2892009-08-12 18:43:14 +10002601 */
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +02002602uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
2603void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
2604u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
2605void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2606u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
2607void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2608u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
2609void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2610u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
2611void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2612u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
2613void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2614u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
2615void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2616u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
2617void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher1d582342013-04-19 13:03:37 -04002618
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002619void r100_pll_errata_after_index(struct radeon_device *rdev);
2620
2621
2622/*
2623 * ASICs helpers.
2624 */
Dave Airlieb995e432009-07-14 02:02:32 +10002625#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2626 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002627#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2628 (rdev->family == CHIP_RV200) || \
2629 (rdev->family == CHIP_RS100) || \
2630 (rdev->family == CHIP_RS200) || \
2631 (rdev->family == CHIP_RV250) || \
2632 (rdev->family == CHIP_RV280) || \
2633 (rdev->family == CHIP_RS300))
2634#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2635 (rdev->family == CHIP_RV350) || \
2636 (rdev->family == CHIP_R350) || \
2637 (rdev->family == CHIP_RV380) || \
2638 (rdev->family == CHIP_R420) || \
2639 (rdev->family == CHIP_R423) || \
2640 (rdev->family == CHIP_RV410) || \
2641 (rdev->family == CHIP_RS400) || \
2642 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002643#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2644 (rdev->ddev->pdev->device == 0x9443) || \
2645 (rdev->ddev->pdev->device == 0x944B) || \
2646 (rdev->ddev->pdev->device == 0x9506) || \
2647 (rdev->ddev->pdev->device == 0x9509) || \
2648 (rdev->ddev->pdev->device == 0x950F) || \
2649 (rdev->ddev->pdev->device == 0x689C) || \
2650 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002651#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002652#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2653 (rdev->family == CHIP_RS690) || \
2654 (rdev->family == CHIP_RS740) || \
2655 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002656#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2657#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002658#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002659#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2660 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002661#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002662#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2663#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2664 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002665#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002666#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002667#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002668#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2669#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002670#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2671 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002672
Alex Deucherdc50ba72013-06-26 00:33:35 -04002673#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2674 (rdev->ddev->pdev->device == 0x6850) || \
2675 (rdev->ddev->pdev->device == 0x6858) || \
2676 (rdev->ddev->pdev->device == 0x6859) || \
2677 (rdev->ddev->pdev->device == 0x6840) || \
2678 (rdev->ddev->pdev->device == 0x6841) || \
2679 (rdev->ddev->pdev->device == 0x6842) || \
2680 (rdev->ddev->pdev->device == 0x6843))
2681
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002682/*
2683 * BIOS helpers.
2684 */
2685#define RBIOS8(i) (rdev->bios[i])
2686#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2687#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2688
2689int radeon_combios_init(struct radeon_device *rdev);
2690void radeon_combios_fini(struct radeon_device *rdev);
2691int radeon_atombios_init(struct radeon_device *rdev);
2692void radeon_atombios_fini(struct radeon_device *rdev);
2693
2694
2695/*
2696 * RING helpers.
2697 */
David Herrmannedf0ac72014-08-29 12:12:38 +02002698
2699/**
2700 * radeon_ring_write - write a value to the ring
2701 *
2702 * @ring: radeon_ring structure holding ring information
2703 * @v: dword (dw) value to write
2704 *
2705 * Write a value to the requested ring buffer (all asics).
2706 */
Christian Könige32eb502011-10-23 12:56:27 +02002707static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002708{
David Herrmannedf0ac72014-08-29 12:12:38 +02002709 if (ring->count_dw <= 0)
2710 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2711
Christian Könige32eb502011-10-23 12:56:27 +02002712 ring->ring[ring->wptr++] = v;
2713 ring->wptr &= ring->ptr_mask;
2714 ring->count_dw--;
2715 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002716}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002717
2718/*
2719 * ASICs macro.
2720 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002721#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002722#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2723#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2724#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002725#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002726#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jérome Glisse71fe2892016-03-18 16:58:38 +01002727#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
Alex Deucherc5b3b852012-02-23 17:53:46 -05002728#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzercb658902015-01-21 17:36:35 +09002729#define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
2730#define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
Christian König05b07142012-08-06 20:21:10 +02002731#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2732#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002733#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2734#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2735#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2736#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002737#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2738#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2739#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2740#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2741#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2742#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
Christian Königfaffaf62014-11-19 14:01:19 +01002743#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
Christian König76a0df82013-08-13 11:56:50 +02002744#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2745#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2746#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002747#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2748#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002749#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002750#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002751#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002752#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2753#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002754#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2755#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Christian König57d20a42014-09-04 20:01:53 +02002756#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2757#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2758#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
Alex Deucher27cd7762012-02-23 17:53:42 -05002759#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2760#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2761#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002762#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2763#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2764#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2765#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2766#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2767#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2768#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002769#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002770#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002771#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002772#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2773#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002774#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002775#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2776#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2777#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2778#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002779#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002780#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2781#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2782#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2783#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2784#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Michel Dänzerc63dd752016-04-01 18:51:34 +09002785#define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
Christian König157fa142014-05-27 16:49:20 +02002786#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002787#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2788#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002789#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002790#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucher4ce47282014-10-01 09:17:12 -04002791#define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
Alex Deucherda321c82013-04-12 13:55:22 -04002792#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2793#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2794#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002795#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002796#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002797#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002798#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002799#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002800#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2801#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2802#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2803#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2804#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002805#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002806#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002807#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002808#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002809#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Alex Deucherd7dbce02014-09-30 10:12:17 -04002810#define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
2811#define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002812
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002813/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002814/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002815extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002816extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002817extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002818extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002819extern int radeon_modeset_init(struct radeon_device *rdev);
2820extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002821extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002822extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002823extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002824extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002825extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002826extern void radeon_wb_fini(struct radeon_device *rdev);
2827extern int radeon_wb_init(struct radeon_device *rdev);
2828extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002829extern void radeon_surface_init(struct radeon_device *rdev);
2830extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002831extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002832extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002833extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002834extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002835extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2836 uint32_t flags);
2837extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2838extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002839extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2840extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002841extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Jérome Glisse274ad652016-03-18 16:58:39 +01002842extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
2843 bool fbcon, bool freeze);
Dave Airlie53595332011-03-14 09:47:24 +10002844extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002845extern void radeon_program_register_sequence(struct radeon_device *rdev,
2846 const u32 *registers,
2847 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002848
Daniel Vetter3574dda2011-02-18 17:59:19 +01002849/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002850 * vm
2851 */
2852int radeon_vm_manager_init(struct radeon_device *rdev);
2853void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002854int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002855void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König1d0c0942014-11-27 14:48:42 +01002856struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
Christian Königdf0af442014-03-03 12:38:08 +01002857 struct radeon_vm *vm,
2858 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002859struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2860 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002861void radeon_vm_flush(struct radeon_device *rdev,
2862 struct radeon_vm *vm,
Christian Königad1a58a2014-11-19 14:01:24 +01002863 int ring, struct radeon_fence *fence);
Christian Königee60e292012-08-09 16:21:08 +02002864void radeon_vm_fence(struct radeon_device *rdev,
2865 struct radeon_vm *vm,
2866 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002867uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002868int radeon_vm_update_page_directory(struct radeon_device *rdev,
2869 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002870int radeon_vm_clear_freed(struct radeon_device *rdev,
2871 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002872int radeon_vm_clear_invalids(struct radeon_device *rdev,
2873 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002874int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002875 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002876 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002877void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2878 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002879struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2880 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002881struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2882 struct radeon_vm *vm,
2883 struct radeon_bo *bo);
2884int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2885 struct radeon_bo_va *bo_va,
2886 uint64_t offset,
2887 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02002888void radeon_vm_bo_rmv(struct radeon_device *rdev,
2889 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002890
Alex Deucherf122c612012-03-30 08:59:57 -04002891/* audio */
2892void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002893struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2894struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002895void r600_audio_enable(struct radeon_device *rdev,
2896 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002897 u8 enable_mask);
Alex Deucher832eafa2014-02-18 11:07:55 -05002898void dce6_audio_enable(struct radeon_device *rdev,
2899 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04002900 u8 enable_mask);
Jerome Glisse721604a2012-01-05 22:11:05 -05002901
2902/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002903 * R600 vram scratch functions
2904 */
2905int r600_vram_scratch_init(struct radeon_device *rdev);
2906void r600_vram_scratch_fini(struct radeon_device *rdev);
2907
2908/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002909 * r600 cs checking helper
2910 */
2911unsigned r600_mip_minify(unsigned size, unsigned level);
2912bool r600_fmt_is_valid_color(u32 format);
2913bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2914int r600_fmt_get_blocksize(u32 format);
2915int r600_fmt_get_nblocksx(u32 format, u32 w);
2916int r600_fmt_get_nblocksy(u32 format, u32 h);
2917
2918/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002919 * r600 functions used by radeon_encoder.c
2920 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002921struct radeon_hdmi_acr {
2922 u32 clock;
2923
2924 int n_32khz;
2925 int cts_32khz;
2926
2927 int n_44_1khz;
2928 int cts_44_1khz;
2929
2930 int n_48khz;
2931 int cts_48khz;
2932
2933};
2934
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002935extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2936
Alex Deucher416a2bd2012-05-31 19:00:25 -04002937extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2938 u32 tiling_pipe_num,
2939 u32 max_rb_num,
2940 u32 total_max_rb_num,
2941 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002942
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002943/*
2944 * evergreen functions used by radeon_encoder.c
2945 */
2946
Alex Deucher0af62b02011-01-06 21:19:31 -05002947extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002948extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002949
Alex Deucherc4917072012-07-31 17:14:35 -04002950/* radeon_acpi.c */
2951#if defined(CONFIG_ACPI)
2952extern int radeon_acpi_init(struct radeon_device *rdev);
2953extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002954extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2955extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002956 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002957extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002958#else
2959static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2960static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2961#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002962
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002963int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2964 struct radeon_cs_packet *pkt,
2965 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002966bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002967void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2968 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002969int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
Christian König1d0c0942014-11-27 14:48:42 +01002970 struct radeon_bo_list **cs_reloc,
Ilija Hadzice9716992013-01-02 18:27:46 -05002971 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002972int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2973 uint32_t *vline_start_end,
2974 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002975
Jerome Glisse4c788672009-11-20 14:29:23 +01002976#include "radeon_object.h"
2977
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002978#endif