Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #ifndef __RADEON_H__ |
| 29 | #define __RADEON_H__ |
| 30 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 31 | /* TODO: Here are things that needs to be done : |
| 32 | * - surface allocator & initializer : (bit like scratch reg) should |
| 33 | * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings |
| 34 | * related to surface |
| 35 | * - WB : write back stuff (do it bit like scratch reg things) |
| 36 | * - Vblank : look at Jesse's rework and what we should do |
| 37 | * - r600/r700: gart & cp |
| 38 | * - cs : clean cs ioctl use bitmap & things like that. |
| 39 | * - power management stuff |
| 40 | * - Barrier in gart code |
| 41 | * - Unmappabled vram ? |
| 42 | * - TESTING, TESTING, TESTING |
| 43 | */ |
| 44 | |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 45 | /* Initialization path: |
| 46 | * We expect that acceleration initialization might fail for various |
| 47 | * reasons even thought we work hard to make it works on most |
| 48 | * configurations. In order to still have a working userspace in such |
| 49 | * situation the init path must succeed up to the memory controller |
| 50 | * initialization point. Failure before this point are considered as |
| 51 | * fatal error. Here is the init callchain : |
| 52 | * radeon_device_init perform common structure, mutex initialization |
| 53 | * asic_init setup the GPU memory layout and perform all |
| 54 | * one time initialization (failure in this |
| 55 | * function are considered fatal) |
| 56 | * asic_startup setup the GPU acceleration, in order to |
| 57 | * follow guideline the first thing this |
| 58 | * function should do is setting the GPU |
| 59 | * memory controller (only MC setup failure |
| 60 | * are considered as fatal) |
| 61 | */ |
| 62 | |
Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 63 | #include <linux/atomic.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 64 | #include <linux/wait.h> |
| 65 | #include <linux/list.h> |
| 66 | #include <linux/kref.h> |
| 67 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 68 | #include <ttm/ttm_bo_api.h> |
| 69 | #include <ttm/ttm_bo_driver.h> |
| 70 | #include <ttm/ttm_placement.h> |
| 71 | #include <ttm/ttm_module.h> |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 72 | #include <ttm/ttm_execbuf_util.h> |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 73 | |
Dave Airlie | c214271 | 2009-09-22 08:50:10 +1000 | [diff] [blame] | 74 | #include "radeon_family.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 75 | #include "radeon_mode.h" |
| 76 | #include "radeon_reg.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 77 | |
| 78 | /* |
| 79 | * Modules parameters. |
| 80 | */ |
| 81 | extern int radeon_no_wb; |
| 82 | extern int radeon_modeset; |
| 83 | extern int radeon_dynclks; |
| 84 | extern int radeon_r4xx_atom; |
| 85 | extern int radeon_agpmode; |
| 86 | extern int radeon_vram_limit; |
| 87 | extern int radeon_gart_size; |
| 88 | extern int radeon_benchmarking; |
Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 89 | extern int radeon_testing; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 90 | extern int radeon_connector_table; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 91 | extern int radeon_tv; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 92 | extern int radeon_audio; |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 93 | extern int radeon_disp_priority; |
Alex Deucher | e2b0a8e | 2010-03-17 02:07:37 -0400 | [diff] [blame] | 94 | extern int radeon_hw_i2c; |
Alex Deucher | d42dd57 | 2011-01-12 20:05:11 -0500 | [diff] [blame] | 95 | extern int radeon_pcie_gen2; |
Alex Deucher | a18cee1 | 2011-11-01 14:20:30 -0400 | [diff] [blame] | 96 | extern int radeon_msi; |
Christian König | 3368ff0 | 2012-05-02 15:11:21 +0200 | [diff] [blame] | 97 | extern int radeon_lockup_timeout; |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 98 | extern int radeon_fastfb; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 99 | extern int radeon_dpm; |
Alex Deucher | 1294d4a | 2013-07-16 15:58:50 -0400 | [diff] [blame] | 100 | extern int radeon_aspm; |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 101 | extern int radeon_runtime_pm; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 102 | |
| 103 | /* |
| 104 | * Copy from radeon_drv.h so we don't have to include both and have conflicting |
| 105 | * symbol; |
| 106 | */ |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 107 | #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */ |
| 108 | #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2) |
Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 109 | /* RADEON_IB_POOL_SIZE must be a power of 2 */ |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 110 | #define RADEON_IB_POOL_SIZE 16 |
| 111 | #define RADEON_DEBUGFS_MAX_COMPONENTS 32 |
| 112 | #define RADEONFB_CONN_LIMIT 4 |
| 113 | #define RADEON_BIOS_NUM_SCRATCH 8 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 115 | /* max number of rings */ |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 116 | #define RADEON_NUM_RINGS 6 |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 117 | |
| 118 | /* fence seq are set to this number when signaled */ |
| 119 | #define RADEON_FENCE_SIGNALED_SEQ 0LL |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 120 | |
| 121 | /* internal ring indices */ |
| 122 | /* r1xx+ has gfx CP ring */ |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 123 | #define RADEON_RING_TYPE_GFX_INDEX 0 |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 124 | |
| 125 | /* cayman has 2 compute CP rings */ |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 126 | #define CAYMAN_RING_TYPE_CP1_INDEX 1 |
| 127 | #define CAYMAN_RING_TYPE_CP2_INDEX 2 |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 128 | |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 129 | /* R600+ has an async dma ring */ |
| 130 | #define R600_RING_TYPE_DMA_INDEX 3 |
Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 131 | /* cayman add a second async dma ring */ |
| 132 | #define CAYMAN_RING_TYPE_DMA1_INDEX 4 |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 133 | |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 134 | /* R600+ */ |
| 135 | #define R600_RING_TYPE_UVD_INDEX 5 |
| 136 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 137 | /* hardcode those limit for now */ |
Christian König | ca19f21 | 2012-09-11 16:09:59 +0200 | [diff] [blame] | 138 | #define RADEON_VA_IB_OFFSET (1 << 20) |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 139 | #define RADEON_VA_RESERVED_SIZE (8 << 20) |
| 140 | #define RADEON_IB_VM_MAX_SIZE (64 << 10) |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 141 | |
Alex Deucher | ec46c76 | 2013-01-03 12:07:30 -0500 | [diff] [blame] | 142 | /* reset flags */ |
| 143 | #define RADEON_RESET_GFX (1 << 0) |
| 144 | #define RADEON_RESET_COMPUTE (1 << 1) |
| 145 | #define RADEON_RESET_DMA (1 << 2) |
Alex Deucher | 9ff0744 | 2013-01-18 12:18:17 -0500 | [diff] [blame] | 146 | #define RADEON_RESET_CP (1 << 3) |
| 147 | #define RADEON_RESET_GRBM (1 << 4) |
| 148 | #define RADEON_RESET_DMA1 (1 << 5) |
| 149 | #define RADEON_RESET_RLC (1 << 6) |
| 150 | #define RADEON_RESET_SEM (1 << 7) |
| 151 | #define RADEON_RESET_IH (1 << 8) |
| 152 | #define RADEON_RESET_VMC (1 << 9) |
| 153 | #define RADEON_RESET_MC (1 << 10) |
| 154 | #define RADEON_RESET_DISPLAY (1 << 11) |
Alex Deucher | ec46c76 | 2013-01-03 12:07:30 -0500 | [diff] [blame] | 155 | |
Alex Deucher | 22c775c | 2013-07-23 09:41:05 -0400 | [diff] [blame] | 156 | /* CG block flags */ |
| 157 | #define RADEON_CG_BLOCK_GFX (1 << 0) |
| 158 | #define RADEON_CG_BLOCK_MC (1 << 1) |
| 159 | #define RADEON_CG_BLOCK_SDMA (1 << 2) |
| 160 | #define RADEON_CG_BLOCK_UVD (1 << 3) |
| 161 | #define RADEON_CG_BLOCK_VCE (1 << 4) |
| 162 | #define RADEON_CG_BLOCK_HDP (1 << 5) |
Alex Deucher | e16866e | 2013-08-08 19:34:07 -0400 | [diff] [blame] | 163 | #define RADEON_CG_BLOCK_BIF (1 << 6) |
Alex Deucher | 22c775c | 2013-07-23 09:41:05 -0400 | [diff] [blame] | 164 | |
Alex Deucher | 64d8a72 | 2013-08-08 16:31:25 -0400 | [diff] [blame] | 165 | /* CG flags */ |
| 166 | #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0) |
| 167 | #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1) |
| 168 | #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2) |
| 169 | #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3) |
| 170 | #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4) |
| 171 | #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5) |
| 172 | #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6) |
| 173 | #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7) |
| 174 | #define RADEON_CG_SUPPORT_MC_LS (1 << 8) |
| 175 | #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9) |
| 176 | #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10) |
| 177 | #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11) |
| 178 | #define RADEON_CG_SUPPORT_BIF_LS (1 << 12) |
| 179 | #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13) |
| 180 | #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14) |
| 181 | #define RADEON_CG_SUPPORT_HDP_LS (1 << 15) |
| 182 | #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16) |
| 183 | |
| 184 | /* PG flags */ |
Alex Deucher | 2b19d17 | 2013-09-04 16:58:29 -0400 | [diff] [blame] | 185 | #define RADEON_PG_SUPPORT_GFX_PG (1 << 0) |
Alex Deucher | 64d8a72 | 2013-08-08 16:31:25 -0400 | [diff] [blame] | 186 | #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1) |
| 187 | #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2) |
| 188 | #define RADEON_PG_SUPPORT_UVD (1 << 3) |
| 189 | #define RADEON_PG_SUPPORT_VCE (1 << 4) |
| 190 | #define RADEON_PG_SUPPORT_CP (1 << 5) |
| 191 | #define RADEON_PG_SUPPORT_GDS (1 << 6) |
| 192 | #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7) |
| 193 | #define RADEON_PG_SUPPORT_SDMA (1 << 8) |
| 194 | #define RADEON_PG_SUPPORT_ACP (1 << 9) |
| 195 | #define RADEON_PG_SUPPORT_SAMU (1 << 10) |
| 196 | |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 197 | /* max cursor sizes (in pixels) */ |
| 198 | #define CURSOR_WIDTH 64 |
| 199 | #define CURSOR_HEIGHT 64 |
| 200 | |
| 201 | #define CIK_CURSOR_WIDTH 128 |
| 202 | #define CIK_CURSOR_HEIGHT 128 |
| 203 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 204 | /* |
| 205 | * Errata workarounds. |
| 206 | */ |
| 207 | enum radeon_pll_errata { |
| 208 | CHIP_ERRATA_R300_CG = 0x00000001, |
| 209 | CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002, |
| 210 | CHIP_ERRATA_PLL_DELAY = 0x00000004 |
| 211 | }; |
| 212 | |
| 213 | |
| 214 | struct radeon_device; |
| 215 | |
| 216 | |
| 217 | /* |
| 218 | * BIOS. |
| 219 | */ |
| 220 | bool radeon_get_bios(struct radeon_device *rdev); |
| 221 | |
Jerome Glisse | 9fc04b5 | 2012-01-23 11:52:15 -0500 | [diff] [blame] | 222 | /* |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 223 | * Dummy page |
| 224 | */ |
| 225 | struct radeon_dummy_page { |
| 226 | struct page *page; |
| 227 | dma_addr_t addr; |
| 228 | }; |
| 229 | int radeon_dummy_page_init(struct radeon_device *rdev); |
| 230 | void radeon_dummy_page_fini(struct radeon_device *rdev); |
| 231 | |
| 232 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 233 | /* |
| 234 | * Clocks |
| 235 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 236 | struct radeon_clock { |
| 237 | struct radeon_pll p1pll; |
| 238 | struct radeon_pll p2pll; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 239 | struct radeon_pll dcpll; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 240 | struct radeon_pll spll; |
| 241 | struct radeon_pll mpll; |
| 242 | /* 10 Khz units */ |
| 243 | uint32_t default_mclk; |
| 244 | uint32_t default_sclk; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 245 | uint32_t default_dispclk; |
Alex Deucher | 4489cd62 | 2013-03-22 15:59:10 -0400 | [diff] [blame] | 246 | uint32_t current_dispclk; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 247 | uint32_t dp_extclk; |
Alex Deucher | b20f9be | 2011-06-08 13:01:11 -0400 | [diff] [blame] | 248 | uint32_t max_pixel_clock; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 249 | }; |
| 250 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 251 | /* |
| 252 | * Power management |
| 253 | */ |
| 254 | int radeon_pm_init(struct radeon_device *rdev); |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 255 | void radeon_pm_fini(struct radeon_device *rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 256 | void radeon_pm_compute_clocks(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 257 | void radeon_pm_suspend(struct radeon_device *rdev); |
| 258 | void radeon_pm_resume(struct radeon_device *rdev); |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 259 | void radeon_combios_get_power_modes(struct radeon_device *rdev); |
| 260 | void radeon_atombios_get_power_modes(struct radeon_device *rdev); |
Christian König | 7062ab6 | 2013-04-08 12:41:31 +0200 | [diff] [blame] | 261 | int radeon_atom_get_clock_dividers(struct radeon_device *rdev, |
| 262 | u8 clock_type, |
| 263 | u32 clock, |
| 264 | bool strobe_mode, |
| 265 | struct atom_clock_dividers *dividers); |
Alex Deucher | eaa778a | 2013-02-13 16:38:25 -0500 | [diff] [blame] | 266 | int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev, |
| 267 | u32 clock, |
| 268 | bool strobe_mode, |
| 269 | struct atom_mpll_param *mpll_param); |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 270 | void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type); |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 271 | int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev, |
| 272 | u16 voltage_level, u8 voltage_type, |
| 273 | u32 *gpio_value, u32 *gpio_mask); |
| 274 | void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev, |
| 275 | u32 eng_clock, u32 mem_clock); |
| 276 | int radeon_atom_get_voltage_step(struct radeon_device *rdev, |
| 277 | u8 voltage_type, u16 *voltage_step); |
Alex Deucher | 4a6369e | 2013-04-12 14:04:10 -0400 | [diff] [blame] | 278 | int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type, |
| 279 | u16 voltage_id, u16 *voltage); |
Alex Deucher | beb79f4 | 2013-02-19 17:14:43 -0500 | [diff] [blame] | 280 | int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev, |
| 281 | u16 *voltage, |
| 282 | u16 leakage_idx); |
Alex Deucher | cc8dbbb | 2013-08-14 01:03:41 -0400 | [diff] [blame] | 283 | int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev, |
| 284 | u16 *leakage_id); |
| 285 | int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev, |
| 286 | u16 *vddc, u16 *vddci, |
| 287 | u16 virtual_voltage_id, |
| 288 | u16 vbios_voltage_id); |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 289 | int radeon_atom_round_to_true_voltage(struct radeon_device *rdev, |
| 290 | u8 voltage_type, |
| 291 | u16 nominal_voltage, |
| 292 | u16 *true_voltage); |
| 293 | int radeon_atom_get_min_voltage(struct radeon_device *rdev, |
| 294 | u8 voltage_type, u16 *min_voltage); |
| 295 | int radeon_atom_get_max_voltage(struct radeon_device *rdev, |
| 296 | u8 voltage_type, u16 *max_voltage); |
| 297 | int radeon_atom_get_voltage_table(struct radeon_device *rdev, |
Alex Deucher | 6517194 | 2013-02-13 17:29:54 -0500 | [diff] [blame] | 298 | u8 voltage_type, u8 voltage_mode, |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 299 | struct atom_voltage_table *voltage_table); |
Alex Deucher | 58653ab | 2013-02-13 17:04:59 -0500 | [diff] [blame] | 300 | bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, |
| 301 | u8 voltage_type, u8 voltage_mode); |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 302 | void radeon_atom_update_memory_dll(struct radeon_device *rdev, |
| 303 | u32 mem_clock); |
| 304 | void radeon_atom_set_ac_timing(struct radeon_device *rdev, |
| 305 | u32 mem_clock); |
| 306 | int radeon_atom_init_mc_reg_table(struct radeon_device *rdev, |
| 307 | u8 module_index, |
| 308 | struct atom_mc_reg_table *reg_table); |
| 309 | int radeon_atom_get_memory_info(struct radeon_device *rdev, |
| 310 | u8 module_index, struct atom_memory_info *mem_info); |
| 311 | int radeon_atom_get_mclk_range_table(struct radeon_device *rdev, |
| 312 | bool gddr5, u8 module_index, |
| 313 | struct atom_memory_clock_range_table *mclk_range_table); |
| 314 | int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type, |
| 315 | u16 voltage_id, u16 *voltage); |
Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 316 | void rs690_pm_info(struct radeon_device *rdev); |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 317 | extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw, |
| 318 | unsigned *bankh, unsigned *mtaspect, |
| 319 | unsigned *tile_split); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 320 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 321 | /* |
| 322 | * Fences. |
| 323 | */ |
| 324 | struct radeon_fence_driver { |
| 325 | uint32_t scratch_reg; |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 326 | uint64_t gpu_addr; |
| 327 | volatile uint32_t *cpu_addr; |
Christian König | 68e250b | 2012-05-10 15:57:31 +0200 | [diff] [blame] | 328 | /* sync_seq is protected by ring emission lock */ |
| 329 | uint64_t sync_seq[RADEON_NUM_RINGS]; |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 330 | atomic64_t last_seq; |
Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 331 | bool initialized; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 332 | }; |
| 333 | |
| 334 | struct radeon_fence { |
| 335 | struct radeon_device *rdev; |
| 336 | struct kref kref; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | /* protected by radeon_fence.lock */ |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 338 | uint64_t seq; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 339 | /* RB, DMA, etc. */ |
Jerome Glisse | bb63556 | 2012-05-09 15:34:46 +0200 | [diff] [blame] | 340 | unsigned ring; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 341 | }; |
| 342 | |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 343 | int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring); |
| 344 | int radeon_fence_driver_init(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 345 | void radeon_fence_driver_fini(struct radeon_device *rdev); |
Jerome Glisse | 76903b9 | 2012-12-17 10:29:06 -0500 | [diff] [blame] | 346 | void radeon_fence_driver_force_completion(struct radeon_device *rdev); |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 347 | int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring); |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 348 | void radeon_fence_process(struct radeon_device *rdev, int ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 349 | bool radeon_fence_signaled(struct radeon_fence *fence); |
| 350 | int radeon_fence_wait(struct radeon_fence *fence, bool interruptible); |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 351 | int radeon_fence_wait_locked(struct radeon_fence *fence); |
Christian König | 8a47cc9 | 2012-05-09 15:34:48 +0200 | [diff] [blame] | 352 | int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring); |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 353 | int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring); |
Jerome Glisse | 0085c950 | 2012-05-09 15:34:55 +0200 | [diff] [blame] | 354 | int radeon_fence_wait_any(struct radeon_device *rdev, |
| 355 | struct radeon_fence **fences, |
| 356 | bool intr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 357 | struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence); |
| 358 | void radeon_fence_unref(struct radeon_fence **fence); |
Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 359 | unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring); |
Christian König | 68e250b | 2012-05-10 15:57:31 +0200 | [diff] [blame] | 360 | bool radeon_fence_need_sync(struct radeon_fence *fence, int ring); |
| 361 | void radeon_fence_note_sync(struct radeon_fence *fence, int ring); |
| 362 | static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a, |
| 363 | struct radeon_fence *b) |
| 364 | { |
| 365 | if (!a) { |
| 366 | return b; |
| 367 | } |
| 368 | |
| 369 | if (!b) { |
| 370 | return a; |
| 371 | } |
| 372 | |
| 373 | BUG_ON(a->ring != b->ring); |
| 374 | |
| 375 | if (a->seq > b->seq) { |
| 376 | return a; |
| 377 | } else { |
| 378 | return b; |
| 379 | } |
| 380 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 381 | |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 382 | static inline bool radeon_fence_is_earlier(struct radeon_fence *a, |
| 383 | struct radeon_fence *b) |
| 384 | { |
| 385 | if (!a) { |
| 386 | return false; |
| 387 | } |
| 388 | |
| 389 | if (!b) { |
| 390 | return true; |
| 391 | } |
| 392 | |
| 393 | BUG_ON(a->ring != b->ring); |
| 394 | |
| 395 | return a->seq < b->seq; |
| 396 | } |
| 397 | |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 398 | /* |
| 399 | * Tiling registers |
| 400 | */ |
| 401 | struct radeon_surface_reg { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 402 | struct radeon_bo *bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 403 | }; |
| 404 | |
| 405 | #define RADEON_GEM_MAX_SURFACES 8 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 406 | |
| 407 | /* |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 408 | * TTM. |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 409 | */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 410 | struct radeon_mman { |
| 411 | struct ttm_bo_global_ref bo_global_ref; |
Dave Airlie | ba4420c | 2010-03-09 10:56:52 +1000 | [diff] [blame] | 412 | struct drm_global_reference mem_global_ref; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 413 | struct ttm_bo_device bdev; |
Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 414 | bool mem_global_referenced; |
| 415 | bool initialized; |
Christian König | 2014b56 | 2013-12-18 21:07:39 +0100 | [diff] [blame] | 416 | |
| 417 | #if defined(CONFIG_DEBUG_FS) |
| 418 | struct dentry *vram; |
Christian König | dd66d20 | 2013-12-18 21:07:40 +0100 | [diff] [blame^] | 419 | struct dentry *gtt; |
Christian König | 2014b56 | 2013-12-18 21:07:39 +0100 | [diff] [blame] | 420 | #endif |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 421 | }; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 422 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 423 | /* bo virtual address in a specific vm */ |
| 424 | struct radeon_bo_va { |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 425 | /* protected by bo being reserved */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 426 | struct list_head bo_list; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 427 | uint64_t soffset; |
| 428 | uint64_t eoffset; |
| 429 | uint32_t flags; |
| 430 | bool valid; |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 431 | unsigned ref_count; |
| 432 | |
| 433 | /* protected by vm mutex */ |
| 434 | struct list_head vm_list; |
| 435 | |
| 436 | /* constant after initialization */ |
| 437 | struct radeon_vm *vm; |
| 438 | struct radeon_bo *bo; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 439 | }; |
| 440 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 441 | struct radeon_bo { |
| 442 | /* Protected by gem.mutex */ |
| 443 | struct list_head list; |
| 444 | /* Protected by tbo.reserved */ |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 445 | u32 placements[3]; |
| 446 | struct ttm_placement placement; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 447 | struct ttm_buffer_object tbo; |
| 448 | struct ttm_bo_kmap_obj kmap; |
| 449 | unsigned pin_count; |
| 450 | void *kptr; |
| 451 | u32 tiling_flags; |
| 452 | u32 pitch; |
| 453 | int surface_reg; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 454 | /* list of all virtual address to which this bo |
| 455 | * is associated to |
| 456 | */ |
| 457 | struct list_head va; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 458 | /* Constant after initialization */ |
| 459 | struct radeon_device *rdev; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 460 | struct drm_gem_object gem_base; |
Dave Airlie | 63bc620 | 2012-05-31 13:52:53 +0100 | [diff] [blame] | 461 | |
Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 462 | struct ttm_bo_kmap_obj dma_buf_vmap; |
| 463 | pid_t pid; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 464 | }; |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 465 | #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 466 | |
| 467 | struct radeon_bo_list { |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 468 | struct ttm_validate_buffer tv; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 469 | struct radeon_bo *bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 470 | uint64_t gpu_offset; |
Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 471 | bool written; |
| 472 | unsigned domain; |
| 473 | unsigned alt_domain; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 474 | u32 tiling_flags; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 475 | }; |
| 476 | |
Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 477 | int radeon_gem_debugfs_init(struct radeon_device *rdev); |
| 478 | |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 479 | /* sub-allocation manager, it has to be protected by another lock. |
| 480 | * By conception this is an helper for other part of the driver |
| 481 | * like the indirect buffer or semaphore, which both have their |
| 482 | * locking. |
| 483 | * |
| 484 | * Principe is simple, we keep a list of sub allocation in offset |
| 485 | * order (first entry has offset == 0, last entry has the highest |
| 486 | * offset). |
| 487 | * |
| 488 | * When allocating new object we first check if there is room at |
| 489 | * the end total_size - (last_object_offset + last_object_size) >= |
| 490 | * alloc_size. If so we allocate new object there. |
| 491 | * |
| 492 | * When there is not enough room at the end, we start waiting for |
| 493 | * each sub object until we reach object_offset+object_size >= |
| 494 | * alloc_size, this object then become the sub object we return. |
| 495 | * |
| 496 | * Alignment can't be bigger than page size. |
| 497 | * |
| 498 | * Hole are not considered for allocation to keep things simple. |
| 499 | * Assumption is that there won't be hole (all object on same |
| 500 | * alignment). |
| 501 | */ |
| 502 | struct radeon_sa_manager { |
Christian König | bfb38d3 | 2012-07-11 21:07:57 +0200 | [diff] [blame] | 503 | wait_queue_head_t wq; |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 504 | struct radeon_bo *bo; |
Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 505 | struct list_head *hole; |
| 506 | struct list_head flist[RADEON_NUM_RINGS]; |
| 507 | struct list_head olist; |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 508 | unsigned size; |
| 509 | uint64_t gpu_addr; |
| 510 | void *cpu_ptr; |
| 511 | uint32_t domain; |
Alex Deucher | 6c4f978 | 2013-07-12 15:46:09 -0400 | [diff] [blame] | 512 | uint32_t align; |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 513 | }; |
| 514 | |
| 515 | struct radeon_sa_bo; |
| 516 | |
| 517 | /* sub-allocation buffer */ |
| 518 | struct radeon_sa_bo { |
Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 519 | struct list_head olist; |
| 520 | struct list_head flist; |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 521 | struct radeon_sa_manager *manager; |
Christian König | e6661a9 | 2012-05-09 15:34:52 +0200 | [diff] [blame] | 522 | unsigned soffset; |
| 523 | unsigned eoffset; |
Christian König | 557017a | 2012-05-09 15:34:54 +0200 | [diff] [blame] | 524 | struct radeon_fence *fence; |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 525 | }; |
| 526 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 527 | /* |
| 528 | * GEM objects. |
| 529 | */ |
| 530 | struct radeon_gem { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 531 | struct mutex mutex; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 532 | struct list_head objects; |
| 533 | }; |
| 534 | |
| 535 | int radeon_gem_init(struct radeon_device *rdev); |
| 536 | void radeon_gem_fini(struct radeon_device *rdev); |
| 537 | int radeon_gem_object_create(struct radeon_device *rdev, int size, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 538 | int alignment, int initial_domain, |
| 539 | bool discardable, bool kernel, |
| 540 | struct drm_gem_object **obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 541 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 542 | int radeon_mode_dumb_create(struct drm_file *file_priv, |
| 543 | struct drm_device *dev, |
| 544 | struct drm_mode_create_dumb *args); |
| 545 | int radeon_mode_dumb_mmap(struct drm_file *filp, |
| 546 | struct drm_device *dev, |
| 547 | uint32_t handle, uint64_t *offset_p); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 548 | |
| 549 | /* |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 550 | * Semaphores. |
| 551 | */ |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 552 | /* everything here is constant */ |
| 553 | struct radeon_semaphore { |
Jerome Glisse | a8c0594 | 2012-05-09 15:34:57 +0200 | [diff] [blame] | 554 | struct radeon_sa_bo *sa_bo; |
| 555 | signed waiters; |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 556 | uint64_t gpu_addr; |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 557 | struct radeon_fence *sync_to[RADEON_NUM_RINGS]; |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 558 | }; |
| 559 | |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 560 | int radeon_semaphore_create(struct radeon_device *rdev, |
| 561 | struct radeon_semaphore **semaphore); |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 562 | bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring, |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 563 | struct radeon_semaphore *semaphore); |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 564 | bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring, |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 565 | struct radeon_semaphore *semaphore); |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 566 | void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore, |
| 567 | struct radeon_fence *fence); |
Christian König | 8f676c4 | 2012-05-02 15:11:18 +0200 | [diff] [blame] | 568 | int radeon_semaphore_sync_rings(struct radeon_device *rdev, |
| 569 | struct radeon_semaphore *semaphore, |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 570 | int waiting_ring); |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 571 | void radeon_semaphore_free(struct radeon_device *rdev, |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 572 | struct radeon_semaphore **semaphore, |
Jerome Glisse | a8c0594 | 2012-05-09 15:34:57 +0200 | [diff] [blame] | 573 | struct radeon_fence *fence); |
Jerome Glisse | c1341e5 | 2011-12-21 12:13:47 -0500 | [diff] [blame] | 574 | |
| 575 | /* |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 576 | * GART structures, functions & helpers |
| 577 | */ |
| 578 | struct radeon_mc; |
| 579 | |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 580 | #define RADEON_GPU_PAGE_SIZE 4096 |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 581 | #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1) |
Alex Deucher | 003cefe | 2011-09-16 12:04:08 -0400 | [diff] [blame] | 582 | #define RADEON_GPU_PAGE_SHIFT 12 |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 583 | #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK) |
Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 584 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 585 | struct radeon_gart { |
| 586 | dma_addr_t table_addr; |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 587 | struct radeon_bo *robj; |
| 588 | void *ptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 589 | unsigned num_gpu_pages; |
| 590 | unsigned num_cpu_pages; |
| 591 | unsigned table_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 592 | struct page **pages; |
| 593 | dma_addr_t *pages_addr; |
| 594 | bool ready; |
| 595 | }; |
| 596 | |
| 597 | int radeon_gart_table_ram_alloc(struct radeon_device *rdev); |
| 598 | void radeon_gart_table_ram_free(struct radeon_device *rdev); |
| 599 | int radeon_gart_table_vram_alloc(struct radeon_device *rdev); |
| 600 | void radeon_gart_table_vram_free(struct radeon_device *rdev); |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 601 | int radeon_gart_table_vram_pin(struct radeon_device *rdev); |
| 602 | void radeon_gart_table_vram_unpin(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 603 | int radeon_gart_init(struct radeon_device *rdev); |
| 604 | void radeon_gart_fini(struct radeon_device *rdev); |
| 605 | void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset, |
| 606 | int pages); |
| 607 | int radeon_gart_bind(struct radeon_device *rdev, unsigned offset, |
Konrad Rzeszutek Wilk | c39d351 | 2010-12-02 11:04:29 -0500 | [diff] [blame] | 608 | int pages, struct page **pagelist, |
| 609 | dma_addr_t *dma_addr); |
Jerome Glisse | c9a1be9 | 2011-11-03 11:16:49 -0400 | [diff] [blame] | 610 | void radeon_gart_restore(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 611 | |
| 612 | |
| 613 | /* |
| 614 | * GPU MC structures, functions & helpers |
| 615 | */ |
| 616 | struct radeon_mc { |
| 617 | resource_size_t aper_size; |
| 618 | resource_size_t aper_base; |
| 619 | resource_size_t agp_base; |
Dave Airlie | 7a50f01 | 2009-07-21 20:39:30 +1000 | [diff] [blame] | 620 | /* for some chips with <= 32MB we need to lie |
| 621 | * about vram size near mc fb location */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 622 | u64 mc_vram_size; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 623 | u64 visible_vram_size; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 624 | u64 gtt_size; |
| 625 | u64 gtt_start; |
| 626 | u64 gtt_end; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 627 | u64 vram_start; |
| 628 | u64 vram_end; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 629 | unsigned vram_width; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 630 | u64 real_vram_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 631 | int vram_mtrr; |
| 632 | bool vram_is_ddr; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 633 | bool igp_sideport_enabled; |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 634 | u64 gtt_base_align; |
Alex Deucher | 9ed8b1f | 2013-04-08 11:13:01 -0400 | [diff] [blame] | 635 | u64 mc_mask; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 636 | }; |
| 637 | |
Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 638 | bool radeon_combios_sideport_present(struct radeon_device *rdev); |
| 639 | bool radeon_atombios_sideport_present(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 640 | |
| 641 | /* |
| 642 | * GPU scratch registers structures, functions & helpers |
| 643 | */ |
| 644 | struct radeon_scratch { |
| 645 | unsigned num_reg; |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 646 | uint32_t reg_base; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 647 | bool free[32]; |
| 648 | uint32_t reg[32]; |
| 649 | }; |
| 650 | |
| 651 | int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg); |
| 652 | void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg); |
| 653 | |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 654 | /* |
| 655 | * GPU doorbell structures, functions & helpers |
| 656 | */ |
Andrew Lewycky | d5754ab | 2013-11-13 15:54:17 -0500 | [diff] [blame] | 657 | #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */ |
| 658 | |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 659 | struct radeon_doorbell { |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 660 | /* doorbell mmio */ |
Andrew Lewycky | d5754ab | 2013-11-13 15:54:17 -0500 | [diff] [blame] | 661 | resource_size_t base; |
| 662 | resource_size_t size; |
| 663 | u32 __iomem *ptr; |
| 664 | u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */ |
| 665 | unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)]; |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 666 | }; |
| 667 | |
| 668 | int radeon_doorbell_get(struct radeon_device *rdev, u32 *page); |
| 669 | void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 670 | |
| 671 | /* |
| 672 | * IRQS. |
| 673 | */ |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 674 | |
| 675 | struct radeon_unpin_work { |
| 676 | struct work_struct work; |
| 677 | struct radeon_device *rdev; |
| 678 | int crtc_id; |
| 679 | struct radeon_fence *fence; |
| 680 | struct drm_pending_vblank_event *event; |
| 681 | struct radeon_bo *old_rbo; |
| 682 | u64 new_crtc_base; |
| 683 | }; |
| 684 | |
| 685 | struct r500_irq_stat_regs { |
| 686 | u32 disp_int; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 687 | u32 hdmi0_status; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 688 | }; |
| 689 | |
| 690 | struct r600_irq_stat_regs { |
| 691 | u32 disp_int; |
| 692 | u32 disp_int_cont; |
| 693 | u32 disp_int_cont2; |
| 694 | u32 d1grph_int; |
| 695 | u32 d2grph_int; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 696 | u32 hdmi0_status; |
| 697 | u32 hdmi1_status; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 698 | }; |
| 699 | |
| 700 | struct evergreen_irq_stat_regs { |
| 701 | u32 disp_int; |
| 702 | u32 disp_int_cont; |
| 703 | u32 disp_int_cont2; |
| 704 | u32 disp_int_cont3; |
| 705 | u32 disp_int_cont4; |
| 706 | u32 disp_int_cont5; |
| 707 | u32 d1grph_int; |
| 708 | u32 d2grph_int; |
| 709 | u32 d3grph_int; |
| 710 | u32 d4grph_int; |
| 711 | u32 d5grph_int; |
| 712 | u32 d6grph_int; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 713 | u32 afmt_status1; |
| 714 | u32 afmt_status2; |
| 715 | u32 afmt_status3; |
| 716 | u32 afmt_status4; |
| 717 | u32 afmt_status5; |
| 718 | u32 afmt_status6; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 719 | }; |
| 720 | |
Alex Deucher | a59781b | 2012-11-09 10:45:57 -0500 | [diff] [blame] | 721 | struct cik_irq_stat_regs { |
| 722 | u32 disp_int; |
| 723 | u32 disp_int_cont; |
| 724 | u32 disp_int_cont2; |
| 725 | u32 disp_int_cont3; |
| 726 | u32 disp_int_cont4; |
| 727 | u32 disp_int_cont5; |
| 728 | u32 disp_int_cont6; |
| 729 | }; |
| 730 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 731 | union radeon_irq_stat_regs { |
| 732 | struct r500_irq_stat_regs r500; |
| 733 | struct r600_irq_stat_regs r600; |
| 734 | struct evergreen_irq_stat_regs evergreen; |
Alex Deucher | a59781b | 2012-11-09 10:45:57 -0500 | [diff] [blame] | 735 | struct cik_irq_stat_regs cik; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 736 | }; |
| 737 | |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 738 | #define RADEON_MAX_HPD_PINS 6 |
| 739 | #define RADEON_MAX_CRTCS 6 |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 740 | #define RADEON_MAX_AFMT_BLOCKS 7 |
Ilija Hadzic | 54bd520 | 2011-10-26 15:43:58 -0400 | [diff] [blame] | 741 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 742 | struct radeon_irq { |
Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 743 | bool installed; |
| 744 | spinlock_t lock; |
Christian Koenig | 736fc37 | 2012-05-17 19:52:00 +0200 | [diff] [blame] | 745 | atomic_t ring_int[RADEON_NUM_RINGS]; |
Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 746 | bool crtc_vblank_int[RADEON_MAX_CRTCS]; |
Christian Koenig | 736fc37 | 2012-05-17 19:52:00 +0200 | [diff] [blame] | 747 | atomic_t pflip[RADEON_MAX_CRTCS]; |
Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 748 | wait_queue_head_t vblank_queue; |
| 749 | bool hpd[RADEON_MAX_HPD_PINS]; |
Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 750 | bool afmt[RADEON_MAX_AFMT_BLOCKS]; |
| 751 | union radeon_irq_stat_regs stat_regs; |
Alex Deucher | 4a6369e | 2013-04-12 14:04:10 -0400 | [diff] [blame] | 752 | bool dpm_thermal; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 753 | }; |
| 754 | |
| 755 | int radeon_irq_kms_init(struct radeon_device *rdev); |
| 756 | void radeon_irq_kms_fini(struct radeon_device *rdev); |
Alex Deucher | 1b37078 | 2011-11-17 20:13:28 -0500 | [diff] [blame] | 757 | void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring); |
| 758 | void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 759 | void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc); |
| 760 | void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc); |
Christian Koenig | fb98257 | 2012-05-17 01:33:30 +0200 | [diff] [blame] | 761 | void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block); |
| 762 | void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block); |
| 763 | void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask); |
| 764 | void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 765 | |
| 766 | /* |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 767 | * CP & rings. |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 768 | */ |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 769 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 770 | struct radeon_ib { |
Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 771 | struct radeon_sa_bo *sa_bo; |
| 772 | uint32_t length_dw; |
| 773 | uint64_t gpu_addr; |
| 774 | uint32_t *ptr; |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 775 | int ring; |
Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 776 | struct radeon_fence *fence; |
Christian König | 4bf3dd9 | 2012-08-06 18:57:44 +0200 | [diff] [blame] | 777 | struct radeon_vm *vm; |
Jerome Glisse | 68470ae | 2012-05-09 15:35:00 +0200 | [diff] [blame] | 778 | bool is_const_ib; |
| 779 | struct radeon_semaphore *semaphore; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 780 | }; |
| 781 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 782 | struct radeon_ring { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 783 | struct radeon_bo *ring_obj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 784 | volatile uint32_t *ring; |
| 785 | unsigned rptr; |
Christian König | 5596a9d | 2011-10-13 12:48:45 +0200 | [diff] [blame] | 786 | unsigned rptr_offs; |
| 787 | unsigned rptr_reg; |
Christian König | 45df680 | 2012-07-06 16:22:55 +0200 | [diff] [blame] | 788 | unsigned rptr_save_reg; |
Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 789 | u64 next_rptr_gpu_addr; |
| 790 | volatile u32 *next_rptr_cpu_addr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 791 | unsigned wptr; |
| 792 | unsigned wptr_old; |
Christian König | 5596a9d | 2011-10-13 12:48:45 +0200 | [diff] [blame] | 793 | unsigned wptr_reg; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 794 | unsigned ring_size; |
| 795 | unsigned ring_free_dw; |
| 796 | int count_dw; |
Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 797 | unsigned long last_activity; |
| 798 | unsigned last_rptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 799 | uint64_t gpu_addr; |
| 800 | uint32_t align_mask; |
| 801 | uint32_t ptr_mask; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 802 | bool ready; |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 803 | u32 nop; |
Alex Deucher | 8b25ed3 | 2012-07-17 14:02:30 -0400 | [diff] [blame] | 804 | u32 idx; |
Jerome Glisse | 5f0839c | 2013-01-11 15:19:43 -0500 | [diff] [blame] | 805 | u64 last_semaphore_signal_addr; |
| 806 | u64 last_semaphore_wait_addr; |
Alex Deucher | 963e81f | 2013-06-26 17:37:11 -0400 | [diff] [blame] | 807 | /* for CIK queues */ |
| 808 | u32 me; |
| 809 | u32 pipe; |
| 810 | u32 queue; |
| 811 | struct radeon_bo *mqd_obj; |
Andrew Lewycky | d5754ab | 2013-11-13 15:54:17 -0500 | [diff] [blame] | 812 | u32 doorbell_index; |
Alex Deucher | 963e81f | 2013-06-26 17:37:11 -0400 | [diff] [blame] | 813 | unsigned wptr_offs; |
| 814 | }; |
| 815 | |
| 816 | struct radeon_mec { |
| 817 | struct radeon_bo *hpd_eop_obj; |
| 818 | u64 hpd_eop_gpu_addr; |
| 819 | u32 num_pipe; |
| 820 | u32 num_mec; |
| 821 | u32 num_queue; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 822 | }; |
| 823 | |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 824 | /* |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 825 | * VM |
| 826 | */ |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 827 | |
Dmitry Cherkasov | fa87e62 | 2012-09-17 19:36:19 +0200 | [diff] [blame] | 828 | /* maximum number of VMIDs */ |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 829 | #define RADEON_NUM_VM 16 |
| 830 | |
Dmitry Cherkasov | fa87e62 | 2012-09-17 19:36:19 +0200 | [diff] [blame] | 831 | /* defines number of bits in page table versus page directory, |
| 832 | * a page is 4KB so we have 12 bits offset, 9 bits in the page |
| 833 | * table and the remaining 19 bits are in the page directory */ |
| 834 | #define RADEON_VM_BLOCK_SIZE 9 |
| 835 | |
| 836 | /* number of entries in page table */ |
| 837 | #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE) |
| 838 | |
Alex Deucher | 1c01103 | 2013-07-12 15:56:02 -0400 | [diff] [blame] | 839 | /* PTBs (Page Table Blocks) need to be aligned to 32K */ |
| 840 | #define RADEON_VM_PTB_ALIGN_SIZE 32768 |
| 841 | #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1) |
| 842 | #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK) |
| 843 | |
Christian König | 24c1643 | 2013-10-30 11:51:09 -0400 | [diff] [blame] | 844 | #define R600_PTE_VALID (1 << 0) |
| 845 | #define R600_PTE_SYSTEM (1 << 1) |
| 846 | #define R600_PTE_SNOOPED (1 << 2) |
| 847 | #define R600_PTE_READABLE (1 << 5) |
| 848 | #define R600_PTE_WRITEABLE (1 << 6) |
| 849 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 850 | struct radeon_vm { |
| 851 | struct list_head list; |
| 852 | struct list_head va; |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 853 | unsigned id; |
Christian König | 90a51a3 | 2012-10-09 13:31:17 +0200 | [diff] [blame] | 854 | |
| 855 | /* contains the page directory */ |
| 856 | struct radeon_sa_bo *page_directory; |
| 857 | uint64_t pd_gpu_addr; |
| 858 | |
| 859 | /* array of page tables, one for each page directory entry */ |
| 860 | struct radeon_sa_bo **page_tables; |
| 861 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 862 | struct mutex mutex; |
| 863 | /* last fence for cs using this vm */ |
| 864 | struct radeon_fence *fence; |
Christian König | 9b40e5d | 2012-08-08 12:22:43 +0200 | [diff] [blame] | 865 | /* last flush or NULL if we still need to flush */ |
| 866 | struct radeon_fence *last_flush; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 867 | }; |
| 868 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 869 | struct radeon_vm_manager { |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 870 | struct mutex lock; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 871 | struct list_head lru_vm; |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 872 | struct radeon_fence *active[RADEON_NUM_VM]; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 873 | struct radeon_sa_manager sa_manager; |
| 874 | uint32_t max_pfn; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 875 | /* number of VMIDs */ |
| 876 | unsigned nvm; |
| 877 | /* vram base address for page table entry */ |
| 878 | u64 vram_base_offset; |
Alex Deucher | 67e915e | 2012-01-06 09:38:15 -0500 | [diff] [blame] | 879 | /* is vm enabled? */ |
| 880 | bool enabled; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 881 | }; |
| 882 | |
| 883 | /* |
| 884 | * file private structure |
| 885 | */ |
| 886 | struct radeon_fpriv { |
| 887 | struct radeon_vm vm; |
| 888 | }; |
| 889 | |
| 890 | /* |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 891 | * R6xx+ IH ring |
| 892 | */ |
| 893 | struct r600_ih { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 894 | struct radeon_bo *ring_obj; |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 895 | volatile uint32_t *ring; |
| 896 | unsigned rptr; |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 897 | unsigned ring_size; |
| 898 | uint64_t gpu_addr; |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 899 | uint32_t ptr_mask; |
Christian Koenig | c20dc36 | 2012-05-16 21:45:24 +0200 | [diff] [blame] | 900 | atomic_t lock; |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 901 | bool enabled; |
| 902 | }; |
| 903 | |
Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 904 | /* |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 905 | * RLC stuff |
Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 906 | */ |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 907 | #include "clearstate_defs.h" |
| 908 | |
| 909 | struct radeon_rlc { |
Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 910 | /* for power gating */ |
| 911 | struct radeon_bo *save_restore_obj; |
| 912 | uint64_t save_restore_gpu_addr; |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 913 | volatile uint32_t *sr_ptr; |
Alex Deucher | 1fd1177 | 2013-04-17 17:53:50 -0400 | [diff] [blame] | 914 | const u32 *reg_list; |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 915 | u32 reg_list_size; |
Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 916 | /* for clear state */ |
| 917 | struct radeon_bo *clear_state_obj; |
| 918 | uint64_t clear_state_gpu_addr; |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 919 | volatile uint32_t *cs_ptr; |
Alex Deucher | 1fd1177 | 2013-04-17 17:53:50 -0400 | [diff] [blame] | 920 | const struct cs_section_def *cs_data; |
Alex Deucher | 22c775c | 2013-07-23 09:41:05 -0400 | [diff] [blame] | 921 | u32 clear_state_size; |
| 922 | /* for cp tables */ |
| 923 | struct radeon_bo *cp_table_obj; |
| 924 | uint64_t cp_table_gpu_addr; |
| 925 | volatile uint32_t *cp_table_ptr; |
| 926 | u32 cp_table_size; |
Alex Deucher | 347e759 | 2012-03-20 17:18:21 -0400 | [diff] [blame] | 927 | }; |
| 928 | |
Jerome Glisse | 69e130a | 2011-12-21 12:13:46 -0500 | [diff] [blame] | 929 | int radeon_ib_get(struct radeon_device *rdev, int ring, |
Christian König | 4bf3dd9 | 2012-08-06 18:57:44 +0200 | [diff] [blame] | 930 | struct radeon_ib *ib, struct radeon_vm *vm, |
| 931 | unsigned size); |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 932 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib); |
Christian König | 4ef7256 | 2012-07-13 13:06:00 +0200 | [diff] [blame] | 933 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib, |
| 934 | struct radeon_ib *const_ib); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 935 | int radeon_ib_pool_init(struct radeon_device *rdev); |
| 936 | void radeon_ib_pool_fini(struct radeon_device *rdev); |
Christian König | 7bd560e | 2012-05-02 15:11:12 +0200 | [diff] [blame] | 937 | int radeon_ib_ring_tests(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 938 | /* Ring access between begin & end cannot sleep */ |
Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 939 | bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev, |
| 940 | struct radeon_ring *ring); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 941 | void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp); |
| 942 | int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw); |
| 943 | int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw); |
| 944 | void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp); |
| 945 | void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp); |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 946 | void radeon_ring_undo(struct radeon_ring *ring); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 947 | void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp); |
| 948 | int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); |
Christian König | 7b9ef16 | 2012-05-02 15:11:23 +0200 | [diff] [blame] | 949 | void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring); |
Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 950 | void radeon_ring_lockup_update(struct radeon_ring *ring); |
| 951 | bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring); |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 952 | unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring, |
| 953 | uint32_t **data); |
| 954 | int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring, |
| 955 | unsigned size, uint32_t *data); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 956 | int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size, |
Christian König | 2e1e6da | 2013-08-13 11:56:52 +0200 | [diff] [blame] | 957 | unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 958 | void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 959 | |
| 960 | |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 961 | /* r600 async dma */ |
| 962 | void r600_dma_stop(struct radeon_device *rdev); |
| 963 | int r600_dma_resume(struct radeon_device *rdev); |
| 964 | void r600_dma_fini(struct radeon_device *rdev); |
| 965 | |
Alex Deucher | 8c5fd7e | 2012-12-04 15:28:18 -0500 | [diff] [blame] | 966 | void cayman_dma_stop(struct radeon_device *rdev); |
| 967 | int cayman_dma_resume(struct radeon_device *rdev); |
| 968 | void cayman_dma_fini(struct radeon_device *rdev); |
| 969 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 970 | /* |
| 971 | * CS. |
| 972 | */ |
| 973 | struct radeon_cs_reloc { |
| 974 | struct drm_gem_object *gobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 975 | struct radeon_bo *robj; |
| 976 | struct radeon_bo_list lobj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 977 | uint32_t handle; |
| 978 | uint32_t flags; |
| 979 | }; |
| 980 | |
| 981 | struct radeon_cs_chunk { |
| 982 | uint32_t chunk_id; |
| 983 | uint32_t length_dw; |
| 984 | uint32_t *kdata; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 985 | void __user *user_ptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 986 | }; |
| 987 | |
| 988 | struct radeon_cs_parser { |
Jerome Glisse | c8c15ff | 2010-01-18 13:01:36 +0100 | [diff] [blame] | 989 | struct device *dev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 990 | struct radeon_device *rdev; |
| 991 | struct drm_file *filp; |
| 992 | /* chunks */ |
| 993 | unsigned nchunks; |
| 994 | struct radeon_cs_chunk *chunks; |
| 995 | uint64_t *chunks_array; |
| 996 | /* IB */ |
| 997 | unsigned idx; |
| 998 | /* relocations */ |
| 999 | unsigned nrelocs; |
| 1000 | struct radeon_cs_reloc *relocs; |
| 1001 | struct radeon_cs_reloc **relocs_ptr; |
| 1002 | struct list_head validated; |
Alex Deucher | cf4ccd0 | 2011-11-18 10:19:47 -0500 | [diff] [blame] | 1003 | unsigned dma_reloc_idx; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1004 | /* indices of various chunks */ |
| 1005 | int chunk_ib_idx; |
| 1006 | int chunk_relocs_idx; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1007 | int chunk_flags_idx; |
Alex Deucher | dfcf5f3 | 2012-03-20 17:18:14 -0400 | [diff] [blame] | 1008 | int chunk_const_ib_idx; |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 1009 | struct radeon_ib ib; |
| 1010 | struct radeon_ib const_ib; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1011 | void *track; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1012 | unsigned family; |
Marek Olšák | e70f224 | 2011-10-25 01:38:45 +0200 | [diff] [blame] | 1013 | int parser_error; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1014 | u32 cs_flags; |
| 1015 | u32 ring; |
| 1016 | s32 priority; |
Maarten Lankhorst | ecff665 | 2013-06-27 13:48:17 +0200 | [diff] [blame] | 1017 | struct ww_acquire_ctx ticket; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1018 | }; |
| 1019 | |
Maarten Lankhorst | 28a326c | 2013-10-09 14:36:57 +0200 | [diff] [blame] | 1020 | static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx) |
| 1021 | { |
| 1022 | struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx]; |
| 1023 | |
| 1024 | if (ibc->kdata) |
| 1025 | return ibc->kdata[idx]; |
| 1026 | return p->ib.ptr[idx]; |
| 1027 | } |
| 1028 | |
Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 1029 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1030 | struct radeon_cs_packet { |
| 1031 | unsigned idx; |
| 1032 | unsigned type; |
| 1033 | unsigned reg; |
| 1034 | unsigned opcode; |
| 1035 | int count; |
| 1036 | unsigned one_reg_wr; |
| 1037 | }; |
| 1038 | |
| 1039 | typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p, |
| 1040 | struct radeon_cs_packet *pkt, |
| 1041 | unsigned idx, unsigned reg); |
| 1042 | typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p, |
| 1043 | struct radeon_cs_packet *pkt); |
| 1044 | |
| 1045 | |
| 1046 | /* |
| 1047 | * AGP |
| 1048 | */ |
| 1049 | int radeon_agp_init(struct radeon_device *rdev); |
Dave Airlie | 0ebf171 | 2009-11-05 15:39:10 +1000 | [diff] [blame] | 1050 | void radeon_agp_resume(struct radeon_device *rdev); |
Jerome Glisse | 10b0612 | 2010-05-21 18:48:54 +0200 | [diff] [blame] | 1051 | void radeon_agp_suspend(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1052 | void radeon_agp_fini(struct radeon_device *rdev); |
| 1053 | |
| 1054 | |
| 1055 | /* |
| 1056 | * Writeback |
| 1057 | */ |
| 1058 | struct radeon_wb { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1059 | struct radeon_bo *wb_obj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1060 | volatile uint32_t *wb; |
| 1061 | uint64_t gpu_addr; |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1062 | bool enabled; |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 1063 | bool use_event; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1064 | }; |
| 1065 | |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1066 | #define RADEON_WB_SCRATCH_OFFSET 0 |
Alex Deucher | 89d3580 | 2012-07-17 14:02:31 -0400 | [diff] [blame] | 1067 | #define RADEON_WB_RING0_NEXT_RPTR 256 |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1068 | #define RADEON_WB_CP_RPTR_OFFSET 1024 |
Alex Deucher | 0c88a02 | 2011-03-02 20:07:31 -0500 | [diff] [blame] | 1069 | #define RADEON_WB_CP1_RPTR_OFFSET 1280 |
| 1070 | #define RADEON_WB_CP2_RPTR_OFFSET 1536 |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 1071 | #define R600_WB_DMA_RPTR_OFFSET 1792 |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1072 | #define R600_WB_IH_WPTR_OFFSET 2048 |
Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 1073 | #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304 |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 1074 | #define R600_WB_EVENT_OFFSET 3072 |
Alex Deucher | 963e81f | 2013-06-26 17:37:11 -0400 | [diff] [blame] | 1075 | #define CIK_WB_CP1_WPTR_OFFSET 3328 |
| 1076 | #define CIK_WB_CP2_WPTR_OFFSET 3584 |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 1077 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1078 | /** |
| 1079 | * struct radeon_pm - power management datas |
| 1080 | * @max_bandwidth: maximum bandwidth the gpu has (MByte/s) |
| 1081 | * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880) |
| 1082 | * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880) |
| 1083 | * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880) |
| 1084 | * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880) |
| 1085 | * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP) |
| 1086 | * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP) |
| 1087 | * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP) |
| 1088 | * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP) |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1089 | * @sclk: GPU clock Mhz (core bandwidth depends of this clock) |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1090 | * @needed_bandwidth: current bandwidth needs |
| 1091 | * |
| 1092 | * It keeps track of various data needed to take powermanagement decision. |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1093 | * Bandwidth need is used to determine minimun clock of the GPU and memory. |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1094 | * Equation between gpu/memory clock and available bandwidth is hw dependent |
| 1095 | * (type of memory, bus size, efficiency, ...) |
| 1096 | */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1097 | |
| 1098 | enum radeon_pm_method { |
| 1099 | PM_METHOD_PROFILE, |
| 1100 | PM_METHOD_DYNPM, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1101 | PM_METHOD_DPM, |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1102 | }; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1103 | |
| 1104 | enum radeon_dynpm_state { |
| 1105 | DYNPM_STATE_DISABLED, |
| 1106 | DYNPM_STATE_MINIMUM, |
| 1107 | DYNPM_STATE_PAUSED, |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 1108 | DYNPM_STATE_ACTIVE, |
| 1109 | DYNPM_STATE_SUSPENDED, |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1110 | }; |
| 1111 | enum radeon_dynpm_action { |
| 1112 | DYNPM_ACTION_NONE, |
| 1113 | DYNPM_ACTION_MINIMUM, |
| 1114 | DYNPM_ACTION_DOWNCLOCK, |
| 1115 | DYNPM_ACTION_UPCLOCK, |
| 1116 | DYNPM_ACTION_DEFAULT |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1117 | }; |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1118 | |
| 1119 | enum radeon_voltage_type { |
| 1120 | VOLTAGE_NONE = 0, |
| 1121 | VOLTAGE_GPIO, |
| 1122 | VOLTAGE_VDDC, |
| 1123 | VOLTAGE_SW |
| 1124 | }; |
| 1125 | |
Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1126 | enum radeon_pm_state_type { |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1127 | /* not used for dpm */ |
Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1128 | POWER_STATE_TYPE_DEFAULT, |
| 1129 | POWER_STATE_TYPE_POWERSAVE, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1130 | /* user selectable states */ |
Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1131 | POWER_STATE_TYPE_BATTERY, |
| 1132 | POWER_STATE_TYPE_BALANCED, |
| 1133 | POWER_STATE_TYPE_PERFORMANCE, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1134 | /* internal states */ |
| 1135 | POWER_STATE_TYPE_INTERNAL_UVD, |
| 1136 | POWER_STATE_TYPE_INTERNAL_UVD_SD, |
| 1137 | POWER_STATE_TYPE_INTERNAL_UVD_HD, |
| 1138 | POWER_STATE_TYPE_INTERNAL_UVD_HD2, |
| 1139 | POWER_STATE_TYPE_INTERNAL_UVD_MVC, |
| 1140 | POWER_STATE_TYPE_INTERNAL_BOOT, |
| 1141 | POWER_STATE_TYPE_INTERNAL_THERMAL, |
| 1142 | POWER_STATE_TYPE_INTERNAL_ACPI, |
| 1143 | POWER_STATE_TYPE_INTERNAL_ULV, |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 1144 | POWER_STATE_TYPE_INTERNAL_3DPERF, |
Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1145 | }; |
| 1146 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1147 | enum radeon_pm_profile_type { |
| 1148 | PM_PROFILE_DEFAULT, |
| 1149 | PM_PROFILE_AUTO, |
| 1150 | PM_PROFILE_LOW, |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 1151 | PM_PROFILE_MID, |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1152 | PM_PROFILE_HIGH, |
| 1153 | }; |
| 1154 | |
| 1155 | #define PM_PROFILE_DEFAULT_IDX 0 |
| 1156 | #define PM_PROFILE_LOW_SH_IDX 1 |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 1157 | #define PM_PROFILE_MID_SH_IDX 2 |
| 1158 | #define PM_PROFILE_HIGH_SH_IDX 3 |
| 1159 | #define PM_PROFILE_LOW_MH_IDX 4 |
| 1160 | #define PM_PROFILE_MID_MH_IDX 5 |
| 1161 | #define PM_PROFILE_HIGH_MH_IDX 6 |
| 1162 | #define PM_PROFILE_MAX 7 |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1163 | |
| 1164 | struct radeon_pm_profile { |
| 1165 | int dpms_off_ps_idx; |
| 1166 | int dpms_on_ps_idx; |
| 1167 | int dpms_off_cm_idx; |
| 1168 | int dpms_on_cm_idx; |
Alex Deucher | 516d0e4 | 2009-12-23 14:28:05 -0500 | [diff] [blame] | 1169 | }; |
| 1170 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1171 | enum radeon_int_thermal_type { |
| 1172 | THERMAL_TYPE_NONE, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1173 | THERMAL_TYPE_EXTERNAL, |
| 1174 | THERMAL_TYPE_EXTERNAL_GPIO, |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1175 | THERMAL_TYPE_RV6XX, |
| 1176 | THERMAL_TYPE_RV770, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1177 | THERMAL_TYPE_ADT7473_WITH_INTERNAL, |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1178 | THERMAL_TYPE_EVERGREEN, |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 1179 | THERMAL_TYPE_SUMO, |
Alex Deucher | 4fddba1 | 2011-01-06 21:19:22 -0500 | [diff] [blame] | 1180 | THERMAL_TYPE_NI, |
Alex Deucher | 14607d0 | 2012-03-20 17:18:09 -0400 | [diff] [blame] | 1181 | THERMAL_TYPE_SI, |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1182 | THERMAL_TYPE_EMC2103_WITH_INTERNAL, |
Alex Deucher | 5115020 | 2012-12-18 22:07:14 -0500 | [diff] [blame] | 1183 | THERMAL_TYPE_CI, |
Alex Deucher | 16fbe00 | 2013-04-22 21:41:26 -0400 | [diff] [blame] | 1184 | THERMAL_TYPE_KV, |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1185 | }; |
| 1186 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1187 | struct radeon_voltage { |
| 1188 | enum radeon_voltage_type type; |
| 1189 | /* gpio voltage */ |
| 1190 | struct radeon_gpio_rec gpio; |
| 1191 | u32 delay; /* delay in usec from voltage drop to sclk change */ |
| 1192 | bool active_high; /* voltage drop is active when bit is high */ |
| 1193 | /* VDDC voltage */ |
| 1194 | u8 vddc_id; /* index into vddc voltage table */ |
| 1195 | u8 vddci_id; /* index into vddci voltage table */ |
| 1196 | bool vddci_enabled; |
| 1197 | /* r6xx+ sw */ |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1198 | u16 voltage; |
| 1199 | /* evergreen+ vddci */ |
| 1200 | u16 vddci; |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1201 | }; |
| 1202 | |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1203 | /* clock mode flags */ |
| 1204 | #define RADEON_PM_MODE_NO_DISPLAY (1 << 0) |
| 1205 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1206 | struct radeon_pm_clock_info { |
| 1207 | /* memory clock */ |
| 1208 | u32 mclk; |
| 1209 | /* engine clock */ |
| 1210 | u32 sclk; |
| 1211 | /* voltage info */ |
| 1212 | struct radeon_voltage voltage; |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1213 | /* standardized clock flags */ |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1214 | u32 flags; |
| 1215 | }; |
| 1216 | |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1217 | /* state flags */ |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1218 | #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0) |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1219 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1220 | struct radeon_power_state { |
Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 1221 | enum radeon_pm_state_type type; |
Alex Deucher | 8f3f1c9 | 2011-11-04 10:09:43 -0400 | [diff] [blame] | 1222 | struct radeon_pm_clock_info *clock_info; |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1223 | /* number of valid clock modes in this power state */ |
| 1224 | int num_clock_modes; |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1225 | struct radeon_pm_clock_info *default_clock_mode; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1226 | /* standardized state flags */ |
| 1227 | u32 flags; |
Alex Deucher | 79daedc | 2010-04-22 14:25:19 -0400 | [diff] [blame] | 1228 | u32 misc; /* vbios specific flags */ |
| 1229 | u32 misc2; /* vbios specific flags */ |
| 1230 | int pcie_lanes; /* pcie lanes */ |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1231 | }; |
| 1232 | |
Rafał Miłecki | 2745932 | 2010-02-11 22:16:36 +0000 | [diff] [blame] | 1233 | /* |
| 1234 | * Some modes are overclocked by very low value, accept them |
| 1235 | */ |
| 1236 | #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */ |
| 1237 | |
Alex Deucher | 2e9d4c0 | 2013-04-12 13:58:03 -0400 | [diff] [blame] | 1238 | enum radeon_dpm_auto_throttle_src { |
| 1239 | RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, |
| 1240 | RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL |
| 1241 | }; |
| 1242 | |
| 1243 | enum radeon_dpm_event_src { |
| 1244 | RADEON_DPM_EVENT_SRC_ANALOG = 0, |
| 1245 | RADEON_DPM_EVENT_SRC_EXTERNAL = 1, |
| 1246 | RADEON_DPM_EVENT_SRC_DIGITAL = 2, |
| 1247 | RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3, |
| 1248 | RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4 |
| 1249 | }; |
| 1250 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1251 | struct radeon_ps { |
| 1252 | u32 caps; /* vbios flags */ |
| 1253 | u32 class; /* vbios flags */ |
| 1254 | u32 class2; /* vbios flags */ |
| 1255 | /* UVD clocks */ |
| 1256 | u32 vclk; |
| 1257 | u32 dclk; |
Alex Deucher | c4453e6 | 2013-05-15 15:53:57 -0400 | [diff] [blame] | 1258 | /* VCE clocks */ |
| 1259 | u32 evclk; |
| 1260 | u32 ecclk; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1261 | /* asic priv */ |
| 1262 | void *ps_priv; |
| 1263 | }; |
| 1264 | |
| 1265 | struct radeon_dpm_thermal { |
| 1266 | /* thermal interrupt work */ |
| 1267 | struct work_struct work; |
| 1268 | /* low temperature threshold */ |
| 1269 | int min_temp; |
| 1270 | /* high temperature threshold */ |
| 1271 | int max_temp; |
| 1272 | /* was interrupt low to high or high to low */ |
| 1273 | bool high_to_low; |
| 1274 | }; |
| 1275 | |
Alex Deucher | d22b7e4 | 2012-11-29 19:27:56 -0500 | [diff] [blame] | 1276 | enum radeon_clk_action |
| 1277 | { |
| 1278 | RADEON_SCLK_UP = 1, |
| 1279 | RADEON_SCLK_DOWN |
| 1280 | }; |
| 1281 | |
| 1282 | struct radeon_blacklist_clocks |
| 1283 | { |
| 1284 | u32 sclk; |
| 1285 | u32 mclk; |
| 1286 | enum radeon_clk_action action; |
| 1287 | }; |
| 1288 | |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1289 | struct radeon_clock_and_voltage_limits { |
| 1290 | u32 sclk; |
| 1291 | u32 mclk; |
Alex Deucher | cdf6e80 | 2013-10-23 16:13:42 -0400 | [diff] [blame] | 1292 | u16 vddc; |
| 1293 | u16 vddci; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1294 | }; |
| 1295 | |
| 1296 | struct radeon_clock_array { |
| 1297 | u32 count; |
| 1298 | u32 *values; |
| 1299 | }; |
| 1300 | |
| 1301 | struct radeon_clock_voltage_dependency_entry { |
| 1302 | u32 clk; |
| 1303 | u16 v; |
| 1304 | }; |
| 1305 | |
| 1306 | struct radeon_clock_voltage_dependency_table { |
| 1307 | u32 count; |
| 1308 | struct radeon_clock_voltage_dependency_entry *entries; |
| 1309 | }; |
| 1310 | |
Alex Deucher | ef976ec | 2013-05-06 11:31:04 -0400 | [diff] [blame] | 1311 | union radeon_cac_leakage_entry { |
| 1312 | struct { |
| 1313 | u16 vddc; |
| 1314 | u32 leakage; |
| 1315 | }; |
| 1316 | struct { |
| 1317 | u16 vddc1; |
| 1318 | u16 vddc2; |
| 1319 | u16 vddc3; |
| 1320 | }; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1321 | }; |
| 1322 | |
| 1323 | struct radeon_cac_leakage_table { |
| 1324 | u32 count; |
Alex Deucher | ef976ec | 2013-05-06 11:31:04 -0400 | [diff] [blame] | 1325 | union radeon_cac_leakage_entry *entries; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1326 | }; |
| 1327 | |
Alex Deucher | 929ee7a | 2013-03-20 12:30:25 -0400 | [diff] [blame] | 1328 | struct radeon_phase_shedding_limits_entry { |
| 1329 | u16 voltage; |
| 1330 | u32 sclk; |
| 1331 | u32 mclk; |
| 1332 | }; |
| 1333 | |
| 1334 | struct radeon_phase_shedding_limits_table { |
| 1335 | u32 count; |
| 1336 | struct radeon_phase_shedding_limits_entry *entries; |
| 1337 | }; |
| 1338 | |
Alex Deucher | 84a9d9e | 2013-04-19 19:11:37 -0400 | [diff] [blame] | 1339 | struct radeon_uvd_clock_voltage_dependency_entry { |
| 1340 | u32 vclk; |
| 1341 | u32 dclk; |
| 1342 | u16 v; |
| 1343 | }; |
| 1344 | |
| 1345 | struct radeon_uvd_clock_voltage_dependency_table { |
| 1346 | u8 count; |
| 1347 | struct radeon_uvd_clock_voltage_dependency_entry *entries; |
| 1348 | }; |
| 1349 | |
Alex Deucher | d29f013 | 2013-05-09 16:37:28 -0400 | [diff] [blame] | 1350 | struct radeon_vce_clock_voltage_dependency_entry { |
| 1351 | u32 ecclk; |
| 1352 | u32 evclk; |
| 1353 | u16 v; |
| 1354 | }; |
| 1355 | |
| 1356 | struct radeon_vce_clock_voltage_dependency_table { |
| 1357 | u8 count; |
| 1358 | struct radeon_vce_clock_voltage_dependency_entry *entries; |
| 1359 | }; |
| 1360 | |
Alex Deucher | a5cb318 | 2013-03-20 13:00:18 -0400 | [diff] [blame] | 1361 | struct radeon_ppm_table { |
| 1362 | u8 ppm_design; |
| 1363 | u16 cpu_core_number; |
| 1364 | u32 platform_tdp; |
| 1365 | u32 small_ac_platform_tdp; |
| 1366 | u32 platform_tdc; |
| 1367 | u32 small_ac_platform_tdc; |
| 1368 | u32 apu_tdp; |
| 1369 | u32 dgpu_tdp; |
| 1370 | u32 dgpu_ulv_power; |
| 1371 | u32 tj_max; |
| 1372 | }; |
| 1373 | |
Alex Deucher | 58cb763 | 2013-05-06 12:15:33 -0400 | [diff] [blame] | 1374 | struct radeon_cac_tdp_table { |
| 1375 | u16 tdp; |
| 1376 | u16 configurable_tdp; |
| 1377 | u16 tdc; |
| 1378 | u16 battery_power_limit; |
| 1379 | u16 small_power_limit; |
| 1380 | u16 low_cac_leakage; |
| 1381 | u16 high_cac_leakage; |
| 1382 | u16 maximum_power_delivery_limit; |
| 1383 | }; |
| 1384 | |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1385 | struct radeon_dpm_dynamic_state { |
| 1386 | struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk; |
| 1387 | struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk; |
| 1388 | struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk; |
Alex Deucher | dd621a2 | 2013-05-06 14:37:56 -0400 | [diff] [blame] | 1389 | struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk; |
Alex Deucher | 4489cd62 | 2013-03-22 15:59:10 -0400 | [diff] [blame] | 1390 | struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk; |
Alex Deucher | 84a9d9e | 2013-04-19 19:11:37 -0400 | [diff] [blame] | 1391 | struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table; |
Alex Deucher | d29f013 | 2013-05-09 16:37:28 -0400 | [diff] [blame] | 1392 | struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table; |
Alex Deucher | 94a914f | 2013-05-09 16:42:33 -0400 | [diff] [blame] | 1393 | struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table; |
| 1394 | struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1395 | struct radeon_clock_array valid_sclk_values; |
| 1396 | struct radeon_clock_array valid_mclk_values; |
| 1397 | struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc; |
| 1398 | struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac; |
| 1399 | u32 mclk_sclk_ratio; |
| 1400 | u32 sclk_mclk_delta; |
| 1401 | u16 vddc_vddci_delta; |
| 1402 | u16 min_vddc_for_pcie_gen2; |
| 1403 | struct radeon_cac_leakage_table cac_leakage_table; |
Alex Deucher | 929ee7a | 2013-03-20 12:30:25 -0400 | [diff] [blame] | 1404 | struct radeon_phase_shedding_limits_table phase_shedding_limits_table; |
Alex Deucher | a5cb318 | 2013-03-20 13:00:18 -0400 | [diff] [blame] | 1405 | struct radeon_ppm_table *ppm_table; |
Alex Deucher | 58cb763 | 2013-05-06 12:15:33 -0400 | [diff] [blame] | 1406 | struct radeon_cac_tdp_table *cac_tdp_table; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1407 | }; |
| 1408 | |
| 1409 | struct radeon_dpm_fan { |
| 1410 | u16 t_min; |
| 1411 | u16 t_med; |
| 1412 | u16 t_high; |
| 1413 | u16 pwm_min; |
| 1414 | u16 pwm_med; |
| 1415 | u16 pwm_high; |
| 1416 | u8 t_hyst; |
| 1417 | u32 cycle_delay; |
| 1418 | u16 t_max; |
| 1419 | bool ucode_fan_control; |
| 1420 | }; |
| 1421 | |
Alex Deucher | 32ce465 | 2013-03-18 17:03:01 -0400 | [diff] [blame] | 1422 | enum radeon_pcie_gen { |
| 1423 | RADEON_PCIE_GEN1 = 0, |
| 1424 | RADEON_PCIE_GEN2 = 1, |
| 1425 | RADEON_PCIE_GEN3 = 2, |
| 1426 | RADEON_PCIE_GEN_INVALID = 0xffff |
| 1427 | }; |
| 1428 | |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1429 | enum radeon_dpm_forced_level { |
| 1430 | RADEON_DPM_FORCED_LEVEL_AUTO = 0, |
| 1431 | RADEON_DPM_FORCED_LEVEL_LOW = 1, |
| 1432 | RADEON_DPM_FORCED_LEVEL_HIGH = 2, |
| 1433 | }; |
| 1434 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1435 | struct radeon_dpm { |
| 1436 | struct radeon_ps *ps; |
| 1437 | /* number of valid power states */ |
| 1438 | int num_ps; |
| 1439 | /* current power state that is active */ |
| 1440 | struct radeon_ps *current_ps; |
| 1441 | /* requested power state */ |
| 1442 | struct radeon_ps *requested_ps; |
| 1443 | /* boot up power state */ |
| 1444 | struct radeon_ps *boot_ps; |
| 1445 | /* default uvd power state */ |
| 1446 | struct radeon_ps *uvd_ps; |
| 1447 | enum radeon_pm_state_type state; |
| 1448 | enum radeon_pm_state_type user_state; |
| 1449 | u32 platform_caps; |
| 1450 | u32 voltage_response_time; |
| 1451 | u32 backbias_response_time; |
| 1452 | void *priv; |
| 1453 | u32 new_active_crtcs; |
| 1454 | int new_active_crtc_count; |
| 1455 | u32 current_active_crtcs; |
| 1456 | int current_active_crtc_count; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1457 | struct radeon_dpm_dynamic_state dyn_state; |
| 1458 | struct radeon_dpm_fan fan; |
| 1459 | u32 tdp_limit; |
| 1460 | u32 near_tdp_limit; |
Alex Deucher | a9e6141 | 2013-06-25 17:56:16 -0400 | [diff] [blame] | 1461 | u32 near_tdp_limit_adjusted; |
Alex Deucher | 61b7d60 | 2012-11-14 19:57:42 -0500 | [diff] [blame] | 1462 | u32 sq_ramping_threshold; |
| 1463 | u32 cac_leakage; |
| 1464 | u16 tdp_od_limit; |
| 1465 | u32 tdp_adjustment; |
| 1466 | u16 load_line_slope; |
| 1467 | bool power_control; |
Alex Deucher | 5ca302f | 2012-11-30 10:56:57 -0500 | [diff] [blame] | 1468 | bool ac_power; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1469 | /* special states active */ |
| 1470 | bool thermal_active; |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 1471 | bool uvd_active; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1472 | /* thermal handling */ |
| 1473 | struct radeon_dpm_thermal thermal; |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1474 | /* forced levels */ |
| 1475 | enum radeon_dpm_forced_level forced_level; |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 1476 | /* track UVD streams */ |
| 1477 | unsigned sd; |
| 1478 | unsigned hd; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1479 | }; |
| 1480 | |
Alex Deucher | ce3537d | 2013-07-24 12:12:49 -0400 | [diff] [blame] | 1481 | void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1482 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1483 | struct radeon_pm { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1484 | struct mutex mutex; |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 1485 | /* write locked while reprogramming mclk */ |
| 1486 | struct rw_semaphore mclk_lock; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1487 | u32 active_crtcs; |
| 1488 | int active_crtc_count; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1489 | int req_vblank; |
Rafał Miłecki | 839461d | 2010-03-02 22:06:51 +0100 | [diff] [blame] | 1490 | bool vblank_sync; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1491 | fixed20_12 max_bandwidth; |
| 1492 | fixed20_12 igp_sideport_mclk; |
| 1493 | fixed20_12 igp_system_mclk; |
| 1494 | fixed20_12 igp_ht_link_clk; |
| 1495 | fixed20_12 igp_ht_link_width; |
| 1496 | fixed20_12 k8_bandwidth; |
| 1497 | fixed20_12 sideport_bandwidth; |
| 1498 | fixed20_12 ht_bandwidth; |
| 1499 | fixed20_12 core_bandwidth; |
| 1500 | fixed20_12 sclk; |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1501 | fixed20_12 mclk; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1502 | fixed20_12 needed_bandwidth; |
Alex Deucher | 0975b16 | 2011-02-02 18:42:03 -0500 | [diff] [blame] | 1503 | struct radeon_power_state *power_state; |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1504 | /* number of valid power states */ |
| 1505 | int num_power_states; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1506 | int current_power_state_index; |
| 1507 | int current_clock_mode_index; |
| 1508 | int requested_power_state_index; |
| 1509 | int requested_clock_mode_index; |
| 1510 | int default_power_state_index; |
| 1511 | u32 current_sclk; |
| 1512 | u32 current_mclk; |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1513 | u16 current_vddc; |
| 1514 | u16 current_vddci; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 1515 | u32 default_sclk; |
| 1516 | u32 default_mclk; |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 1517 | u16 default_vddc; |
| 1518 | u16 default_vddci; |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1519 | struct radeon_i2c_chan *i2c_bus; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1520 | /* selected pm method */ |
| 1521 | enum radeon_pm_method pm_method; |
| 1522 | /* dynpm power management */ |
| 1523 | struct delayed_work dynpm_idle_work; |
| 1524 | enum radeon_dynpm_state dynpm_state; |
| 1525 | enum radeon_dynpm_action dynpm_planned_action; |
| 1526 | unsigned long dynpm_action_timeout; |
| 1527 | bool dynpm_can_upclock; |
| 1528 | bool dynpm_can_downclock; |
| 1529 | /* profile-based power management */ |
| 1530 | enum radeon_pm_profile_type profile; |
| 1531 | int profile_index; |
| 1532 | struct radeon_pm_profile profiles[PM_PROFILE_MAX]; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1533 | /* internal thermal controller on rv6xx+ */ |
| 1534 | enum radeon_int_thermal_type int_thermal_type; |
| 1535 | struct device *int_hwmon_dev; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1536 | /* dpm */ |
| 1537 | bool dpm_enabled; |
| 1538 | struct radeon_dpm dpm; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1539 | }; |
| 1540 | |
Alex Deucher | a4c9e2e | 2011-11-04 10:09:41 -0400 | [diff] [blame] | 1541 | int radeon_pm_get_type_index(struct radeon_device *rdev, |
| 1542 | enum radeon_pm_state_type ps_type, |
| 1543 | int instance); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1544 | /* |
| 1545 | * UVD |
| 1546 | */ |
| 1547 | #define RADEON_MAX_UVD_HANDLES 10 |
| 1548 | #define RADEON_UVD_STACK_SIZE (1024*1024) |
| 1549 | #define RADEON_UVD_HEAP_SIZE (1024*1024) |
| 1550 | |
| 1551 | struct radeon_uvd { |
| 1552 | struct radeon_bo *vcpu_bo; |
| 1553 | void *cpu_addr; |
| 1554 | uint64_t gpu_addr; |
Christian König | 9cc2e0e | 2013-07-12 10:18:09 -0400 | [diff] [blame] | 1555 | void *saved_bo; |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1556 | atomic_t handles[RADEON_MAX_UVD_HANDLES]; |
| 1557 | struct drm_file *filp[RADEON_MAX_UVD_HANDLES]; |
Alex Deucher | 85a129c | 2013-08-05 12:41:20 -0400 | [diff] [blame] | 1558 | unsigned img_size[RADEON_MAX_UVD_HANDLES]; |
Christian König | 55b51c8 | 2013-04-18 15:25:59 +0200 | [diff] [blame] | 1559 | struct delayed_work idle_work; |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 1560 | }; |
| 1561 | |
| 1562 | int radeon_uvd_init(struct radeon_device *rdev); |
| 1563 | void radeon_uvd_fini(struct radeon_device *rdev); |
| 1564 | int radeon_uvd_suspend(struct radeon_device *rdev); |
| 1565 | int radeon_uvd_resume(struct radeon_device *rdev); |
| 1566 | int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring, |
| 1567 | uint32_t handle, struct radeon_fence **fence); |
| 1568 | int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring, |
| 1569 | uint32_t handle, struct radeon_fence **fence); |
| 1570 | void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo); |
| 1571 | void radeon_uvd_free_handles(struct radeon_device *rdev, |
| 1572 | struct drm_file *filp); |
| 1573 | int radeon_uvd_cs_parse(struct radeon_cs_parser *parser); |
Christian König | 55b51c8 | 2013-04-18 15:25:59 +0200 | [diff] [blame] | 1574 | void radeon_uvd_note_usage(struct radeon_device *rdev); |
Christian König | facd112 | 2013-04-29 11:55:02 +0200 | [diff] [blame] | 1575 | int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev, |
| 1576 | unsigned vclk, unsigned dclk, |
| 1577 | unsigned vco_min, unsigned vco_max, |
| 1578 | unsigned fb_factor, unsigned fb_mask, |
| 1579 | unsigned pd_min, unsigned pd_max, |
| 1580 | unsigned pd_even, |
| 1581 | unsigned *optimal_fb_div, |
| 1582 | unsigned *optimal_vclk_div, |
| 1583 | unsigned *optimal_dclk_div); |
| 1584 | int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev, |
| 1585 | unsigned cg_upll_func_cntl); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1586 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1587 | struct r600_audio_pin { |
Rafał Miłecki | a92553a | 2012-04-28 23:35:20 +0200 | [diff] [blame] | 1588 | int channels; |
| 1589 | int rate; |
| 1590 | int bits_per_sample; |
| 1591 | u8 status_bits; |
| 1592 | u8 category_code; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1593 | u32 offset; |
| 1594 | bool connected; |
| 1595 | u32 id; |
| 1596 | }; |
| 1597 | |
| 1598 | struct r600_audio { |
| 1599 | bool enabled; |
| 1600 | struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS]; |
| 1601 | int num_pins; |
Rafał Miłecki | a92553a | 2012-04-28 23:35:20 +0200 | [diff] [blame] | 1602 | }; |
| 1603 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1604 | /* |
| 1605 | * Benchmarking |
| 1606 | */ |
Ilija Hadzic | 638dd7d | 2011-10-12 23:29:39 -0400 | [diff] [blame] | 1607 | void radeon_benchmark(struct radeon_device *rdev, int test_number); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1608 | |
| 1609 | |
| 1610 | /* |
Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 1611 | * Testing |
| 1612 | */ |
| 1613 | void radeon_test_moves(struct radeon_device *rdev); |
Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1614 | void radeon_test_ring_sync(struct radeon_device *rdev, |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 1615 | struct radeon_ring *cpA, |
| 1616 | struct radeon_ring *cpB); |
Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1617 | void radeon_test_syncing(struct radeon_device *rdev); |
Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 1618 | |
| 1619 | |
| 1620 | /* |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1621 | * Debugfs |
| 1622 | */ |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1623 | struct radeon_debugfs { |
| 1624 | struct drm_info_list *files; |
| 1625 | unsigned num_files; |
| 1626 | }; |
| 1627 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1628 | int radeon_debugfs_add_files(struct radeon_device *rdev, |
| 1629 | struct drm_info_list *files, |
| 1630 | unsigned nfiles); |
| 1631 | int radeon_debugfs_fence_init(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1632 | |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 1633 | /* |
| 1634 | * ASIC ring specific functions. |
| 1635 | */ |
| 1636 | struct radeon_asic_ring { |
| 1637 | /* ring read/write ptr handling */ |
| 1638 | u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring); |
| 1639 | u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring); |
| 1640 | void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring); |
| 1641 | |
| 1642 | /* validating and patching of IBs */ |
| 1643 | int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib); |
| 1644 | int (*cs_parse)(struct radeon_cs_parser *p); |
| 1645 | |
| 1646 | /* command emmit functions */ |
| 1647 | void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib); |
| 1648 | void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence); |
Christian König | 1654b81 | 2013-11-12 12:58:05 +0100 | [diff] [blame] | 1649 | bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp, |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 1650 | struct radeon_semaphore *semaphore, bool emit_wait); |
| 1651 | void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); |
| 1652 | |
| 1653 | /* testing functions */ |
| 1654 | int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp); |
| 1655 | int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp); |
| 1656 | bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp); |
| 1657 | |
| 1658 | /* deprecated */ |
| 1659 | void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp); |
| 1660 | }; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1661 | |
| 1662 | /* |
| 1663 | * ASIC specific functions. |
| 1664 | */ |
| 1665 | struct radeon_asic { |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1666 | int (*init)(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1667 | void (*fini)(struct radeon_device *rdev); |
| 1668 | int (*resume)(struct radeon_device *rdev); |
| 1669 | int (*suspend)(struct radeon_device *rdev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1670 | void (*vga_set_state)(struct radeon_device *rdev, bool state); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1671 | int (*asic_reset)(struct radeon_device *rdev); |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1672 | /* ioctl hw specific callback. Some hw might want to perform special |
| 1673 | * operation on specific ioctl. For instance on wait idle some hw |
| 1674 | * might want to perform and HDP flush through MMIO as it seems that |
| 1675 | * some R6XX/R7XX hw doesn't take HDP flush into account if programmed |
| 1676 | * through ring. |
| 1677 | */ |
| 1678 | void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo); |
| 1679 | /* check if 3D engine is idle */ |
| 1680 | bool (*gui_idle)(struct radeon_device *rdev); |
| 1681 | /* wait for mc_idle */ |
| 1682 | int (*mc_wait_for_idle)(struct radeon_device *rdev); |
Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 1683 | /* get the reference clock */ |
| 1684 | u32 (*get_xclk)(struct radeon_device *rdev); |
Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 1685 | /* get the gpu clock counter */ |
| 1686 | uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev); |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1687 | /* gart */ |
Alex Deucher | c5b3b85 | 2012-02-23 17:53:46 -0500 | [diff] [blame] | 1688 | struct { |
| 1689 | void (*tlb_flush)(struct radeon_device *rdev); |
| 1690 | int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr); |
| 1691 | } gart; |
Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 1692 | struct { |
| 1693 | int (*init)(struct radeon_device *rdev); |
| 1694 | void (*fini)(struct radeon_device *rdev); |
Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 1695 | void (*set_page)(struct radeon_device *rdev, |
| 1696 | struct radeon_ib *ib, |
| 1697 | uint64_t pe, |
Christian König | dce34bf | 2012-09-17 19:36:18 +0200 | [diff] [blame] | 1698 | uint64_t addr, unsigned count, |
| 1699 | uint32_t incr, uint32_t flags); |
Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 1700 | } vm; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1701 | /* ring specific callbacks */ |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 1702 | struct radeon_asic_ring *ring[RADEON_NUM_RINGS]; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1703 | /* irqs */ |
Alex Deucher | b35ea4a | 2012-02-23 17:53:43 -0500 | [diff] [blame] | 1704 | struct { |
| 1705 | int (*set)(struct radeon_device *rdev); |
| 1706 | int (*process)(struct radeon_device *rdev); |
| 1707 | } irq; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1708 | /* displays */ |
Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1709 | struct { |
| 1710 | /* display watermarks */ |
| 1711 | void (*bandwidth_update)(struct radeon_device *rdev); |
| 1712 | /* get frame count */ |
| 1713 | u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc); |
| 1714 | /* wait for vblank */ |
| 1715 | void (*wait_for_vblank)(struct radeon_device *rdev, int crtc); |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 1716 | /* set backlight level */ |
| 1717 | void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level); |
Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 1718 | /* get backlight level */ |
| 1719 | u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder); |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 1720 | /* audio callbacks */ |
| 1721 | void (*hdmi_enable)(struct drm_encoder *encoder, bool enable); |
| 1722 | void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode); |
Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 1723 | } display; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1724 | /* copy functions for bo handling */ |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1725 | struct { |
| 1726 | int (*blit)(struct radeon_device *rdev, |
| 1727 | uint64_t src_offset, |
| 1728 | uint64_t dst_offset, |
| 1729 | unsigned num_gpu_pages, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1730 | struct radeon_fence **fence); |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1731 | u32 blit_ring_index; |
| 1732 | int (*dma)(struct radeon_device *rdev, |
| 1733 | uint64_t src_offset, |
| 1734 | uint64_t dst_offset, |
| 1735 | unsigned num_gpu_pages, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1736 | struct radeon_fence **fence); |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1737 | u32 dma_ring_index; |
| 1738 | /* method used for bo copy */ |
| 1739 | int (*copy)(struct radeon_device *rdev, |
| 1740 | uint64_t src_offset, |
| 1741 | uint64_t dst_offset, |
| 1742 | unsigned num_gpu_pages, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 1743 | struct radeon_fence **fence); |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 1744 | /* ring used for bo copies */ |
| 1745 | u32 copy_ring_index; |
| 1746 | } copy; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1747 | /* surfaces */ |
Alex Deucher | 9e6f3d0 | 2012-02-23 17:53:49 -0500 | [diff] [blame] | 1748 | struct { |
| 1749 | int (*set_reg)(struct radeon_device *rdev, int reg, |
| 1750 | uint32_t tiling_flags, uint32_t pitch, |
| 1751 | uint32_t offset, uint32_t obj_size); |
| 1752 | void (*clear_reg)(struct radeon_device *rdev, int reg); |
| 1753 | } surface; |
Alex Deucher | 54e88e0 | 2012-02-23 18:10:29 -0500 | [diff] [blame] | 1754 | /* hotplug detect */ |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1755 | struct { |
| 1756 | void (*init)(struct radeon_device *rdev); |
| 1757 | void (*fini)(struct radeon_device *rdev); |
| 1758 | bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 1759 | void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 1760 | } hpd; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1761 | /* static power management */ |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1762 | struct { |
| 1763 | void (*misc)(struct radeon_device *rdev); |
| 1764 | void (*prepare)(struct radeon_device *rdev); |
| 1765 | void (*finish)(struct radeon_device *rdev); |
| 1766 | void (*init_profile)(struct radeon_device *rdev); |
| 1767 | void (*get_dynpm_state)(struct radeon_device *rdev); |
Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 1768 | uint32_t (*get_engine_clock)(struct radeon_device *rdev); |
| 1769 | void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock); |
| 1770 | uint32_t (*get_memory_clock)(struct radeon_device *rdev); |
| 1771 | void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock); |
| 1772 | int (*get_pcie_lanes)(struct radeon_device *rdev); |
| 1773 | void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes); |
| 1774 | void (*set_clock_gating)(struct radeon_device *rdev, int enable); |
Alex Deucher | 73afc70 | 2013-04-08 12:41:30 +0200 | [diff] [blame] | 1775 | int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk); |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 1776 | int (*get_temperature)(struct radeon_device *rdev); |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1777 | } pm; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1778 | /* dynamic power management */ |
| 1779 | struct { |
| 1780 | int (*init)(struct radeon_device *rdev); |
| 1781 | void (*setup_asic)(struct radeon_device *rdev); |
| 1782 | int (*enable)(struct radeon_device *rdev); |
| 1783 | void (*disable)(struct radeon_device *rdev); |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 1784 | int (*pre_set_power_state)(struct radeon_device *rdev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1785 | int (*set_power_state)(struct radeon_device *rdev); |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 1786 | void (*post_set_power_state)(struct radeon_device *rdev); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1787 | void (*display_configuration_changed)(struct radeon_device *rdev); |
| 1788 | void (*fini)(struct radeon_device *rdev); |
| 1789 | u32 (*get_sclk)(struct radeon_device *rdev, bool low); |
| 1790 | u32 (*get_mclk)(struct radeon_device *rdev, bool low); |
| 1791 | void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps); |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1792 | void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1793 | int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level); |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 1794 | bool (*vblank_too_short)(struct radeon_device *rdev); |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 1795 | void (*powergate_uvd)(struct radeon_device *rdev, bool gate); |
Alex Deucher | 1c71bda | 2013-09-09 19:11:52 -0400 | [diff] [blame] | 1796 | void (*enable_bapm)(struct radeon_device *rdev, bool enable); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1797 | } dpm; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 1798 | /* pageflipping */ |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1799 | struct { |
| 1800 | void (*pre_page_flip)(struct radeon_device *rdev, int crtc); |
| 1801 | u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base); |
| 1802 | void (*post_page_flip)(struct radeon_device *rdev, int crtc); |
| 1803 | } pflip; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1804 | }; |
| 1805 | |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1806 | /* |
| 1807 | * Asic structures |
| 1808 | */ |
Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1809 | struct r100_asic { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1810 | const unsigned *reg_safe_bm; |
| 1811 | unsigned reg_safe_bm_size; |
| 1812 | u32 hdp_cntl; |
Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1813 | }; |
| 1814 | |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1815 | struct r300_asic { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1816 | const unsigned *reg_safe_bm; |
| 1817 | unsigned reg_safe_bm_size; |
| 1818 | u32 resync_scratch; |
| 1819 | u32 hdp_cntl; |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1820 | }; |
| 1821 | |
| 1822 | struct r600_asic { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1823 | unsigned max_pipes; |
| 1824 | unsigned max_tile_pipes; |
| 1825 | unsigned max_simds; |
| 1826 | unsigned max_backends; |
| 1827 | unsigned max_gprs; |
| 1828 | unsigned max_threads; |
| 1829 | unsigned max_stack_entries; |
| 1830 | unsigned max_hw_contexts; |
| 1831 | unsigned max_gs_threads; |
| 1832 | unsigned sx_max_export_size; |
| 1833 | unsigned sx_max_export_pos_size; |
| 1834 | unsigned sx_max_export_smx_size; |
| 1835 | unsigned sq_num_cf_insts; |
| 1836 | unsigned tiling_nbanks; |
| 1837 | unsigned tiling_npipes; |
| 1838 | unsigned tiling_group_size; |
Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1839 | unsigned tile_config; |
Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1840 | unsigned backend_map; |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1841 | }; |
| 1842 | |
| 1843 | struct rv770_asic { |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1844 | unsigned max_pipes; |
| 1845 | unsigned max_tile_pipes; |
| 1846 | unsigned max_simds; |
| 1847 | unsigned max_backends; |
| 1848 | unsigned max_gprs; |
| 1849 | unsigned max_threads; |
| 1850 | unsigned max_stack_entries; |
| 1851 | unsigned max_hw_contexts; |
| 1852 | unsigned max_gs_threads; |
| 1853 | unsigned sx_max_export_size; |
| 1854 | unsigned sx_max_export_pos_size; |
| 1855 | unsigned sx_max_export_smx_size; |
| 1856 | unsigned sq_num_cf_insts; |
| 1857 | unsigned sx_num_of_sets; |
| 1858 | unsigned sc_prim_fifo_size; |
| 1859 | unsigned sc_hiz_tile_fifo_size; |
| 1860 | unsigned sc_earlyz_tile_fifo_fize; |
| 1861 | unsigned tiling_nbanks; |
| 1862 | unsigned tiling_npipes; |
| 1863 | unsigned tiling_group_size; |
Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1864 | unsigned tile_config; |
Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1865 | unsigned backend_map; |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1866 | }; |
| 1867 | |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1868 | struct evergreen_asic { |
| 1869 | unsigned num_ses; |
| 1870 | unsigned max_pipes; |
| 1871 | unsigned max_tile_pipes; |
| 1872 | unsigned max_simds; |
| 1873 | unsigned max_backends; |
| 1874 | unsigned max_gprs; |
| 1875 | unsigned max_threads; |
| 1876 | unsigned max_stack_entries; |
| 1877 | unsigned max_hw_contexts; |
| 1878 | unsigned max_gs_threads; |
| 1879 | unsigned sx_max_export_size; |
| 1880 | unsigned sx_max_export_pos_size; |
| 1881 | unsigned sx_max_export_smx_size; |
| 1882 | unsigned sq_num_cf_insts; |
| 1883 | unsigned sx_num_of_sets; |
| 1884 | unsigned sc_prim_fifo_size; |
| 1885 | unsigned sc_hiz_tile_fifo_size; |
| 1886 | unsigned sc_earlyz_tile_fifo_size; |
| 1887 | unsigned tiling_nbanks; |
| 1888 | unsigned tiling_npipes; |
| 1889 | unsigned tiling_group_size; |
Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 1890 | unsigned tile_config; |
Alex Deucher | e55b942 | 2011-07-15 19:53:52 +0000 | [diff] [blame] | 1891 | unsigned backend_map; |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1892 | }; |
| 1893 | |
Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1894 | struct cayman_asic { |
| 1895 | unsigned max_shader_engines; |
| 1896 | unsigned max_pipes_per_simd; |
| 1897 | unsigned max_tile_pipes; |
| 1898 | unsigned max_simds_per_se; |
| 1899 | unsigned max_backends_per_se; |
| 1900 | unsigned max_texture_channel_caches; |
| 1901 | unsigned max_gprs; |
| 1902 | unsigned max_threads; |
| 1903 | unsigned max_gs_threads; |
| 1904 | unsigned max_stack_entries; |
| 1905 | unsigned sx_num_of_sets; |
| 1906 | unsigned sx_max_export_size; |
| 1907 | unsigned sx_max_export_pos_size; |
| 1908 | unsigned sx_max_export_smx_size; |
| 1909 | unsigned max_hw_contexts; |
| 1910 | unsigned sq_num_cf_insts; |
| 1911 | unsigned sc_prim_fifo_size; |
| 1912 | unsigned sc_hiz_tile_fifo_size; |
| 1913 | unsigned sc_earlyz_tile_fifo_size; |
| 1914 | |
| 1915 | unsigned num_shader_engines; |
| 1916 | unsigned num_shader_pipes_per_simd; |
| 1917 | unsigned num_tile_pipes; |
| 1918 | unsigned num_simds_per_se; |
| 1919 | unsigned num_backends_per_se; |
| 1920 | unsigned backend_disable_mask_per_asic; |
| 1921 | unsigned backend_map; |
| 1922 | unsigned num_texture_channel_caches; |
| 1923 | unsigned mem_max_burst_length_bytes; |
| 1924 | unsigned mem_row_size_in_kb; |
| 1925 | unsigned shader_engine_tile_size; |
| 1926 | unsigned num_gpus; |
| 1927 | unsigned multi_gpu_tile_size; |
| 1928 | |
| 1929 | unsigned tile_config; |
Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1930 | }; |
| 1931 | |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1932 | struct si_asic { |
| 1933 | unsigned max_shader_engines; |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1934 | unsigned max_tile_pipes; |
Alex Deucher | 1a8ca75 | 2012-06-01 18:58:22 -0400 | [diff] [blame] | 1935 | unsigned max_cu_per_sh; |
| 1936 | unsigned max_sh_per_se; |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1937 | unsigned max_backends_per_se; |
| 1938 | unsigned max_texture_channel_caches; |
| 1939 | unsigned max_gprs; |
| 1940 | unsigned max_gs_threads; |
| 1941 | unsigned max_hw_contexts; |
| 1942 | unsigned sc_prim_fifo_size_frontend; |
| 1943 | unsigned sc_prim_fifo_size_backend; |
| 1944 | unsigned sc_hiz_tile_fifo_size; |
| 1945 | unsigned sc_earlyz_tile_fifo_size; |
| 1946 | |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1947 | unsigned num_tile_pipes; |
| 1948 | unsigned num_backends_per_se; |
| 1949 | unsigned backend_disable_mask_per_asic; |
| 1950 | unsigned backend_map; |
| 1951 | unsigned num_texture_channel_caches; |
| 1952 | unsigned mem_max_burst_length_bytes; |
| 1953 | unsigned mem_row_size_in_kb; |
| 1954 | unsigned shader_engine_tile_size; |
| 1955 | unsigned num_gpus; |
| 1956 | unsigned multi_gpu_tile_size; |
| 1957 | |
| 1958 | unsigned tile_config; |
Jerome Glisse | 64d7b8b | 2013-04-09 11:17:08 -0400 | [diff] [blame] | 1959 | uint32_t tile_mode_array[32]; |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 1960 | }; |
| 1961 | |
Alex Deucher | 8cc1a53 | 2013-04-09 12:41:24 -0400 | [diff] [blame] | 1962 | struct cik_asic { |
| 1963 | unsigned max_shader_engines; |
| 1964 | unsigned max_tile_pipes; |
| 1965 | unsigned max_cu_per_sh; |
| 1966 | unsigned max_sh_per_se; |
| 1967 | unsigned max_backends_per_se; |
| 1968 | unsigned max_texture_channel_caches; |
| 1969 | unsigned max_gprs; |
| 1970 | unsigned max_gs_threads; |
| 1971 | unsigned max_hw_contexts; |
| 1972 | unsigned sc_prim_fifo_size_frontend; |
| 1973 | unsigned sc_prim_fifo_size_backend; |
| 1974 | unsigned sc_hiz_tile_fifo_size; |
| 1975 | unsigned sc_earlyz_tile_fifo_size; |
| 1976 | |
| 1977 | unsigned num_tile_pipes; |
| 1978 | unsigned num_backends_per_se; |
| 1979 | unsigned backend_disable_mask_per_asic; |
| 1980 | unsigned backend_map; |
| 1981 | unsigned num_texture_channel_caches; |
| 1982 | unsigned mem_max_burst_length_bytes; |
| 1983 | unsigned mem_row_size_in_kb; |
| 1984 | unsigned shader_engine_tile_size; |
| 1985 | unsigned num_gpus; |
| 1986 | unsigned multi_gpu_tile_size; |
| 1987 | |
| 1988 | unsigned tile_config; |
Alex Deucher | 39aee49 | 2013-04-10 13:41:25 -0400 | [diff] [blame] | 1989 | uint32_t tile_mode_array[32]; |
Michel Dänzer | 32f79a8 | 2013-11-18 18:26:00 +0900 | [diff] [blame] | 1990 | uint32_t macrotile_mode_array[16]; |
Alex Deucher | 8cc1a53 | 2013-04-09 12:41:24 -0400 | [diff] [blame] | 1991 | }; |
| 1992 | |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1993 | union radeon_asic_config { |
| 1994 | struct r300_asic r300; |
Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 1995 | struct r100_asic r100; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1996 | struct r600_asic r600; |
| 1997 | struct rv770_asic rv770; |
Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 1998 | struct evergreen_asic evergreen; |
Alex Deucher | fecf1d0 | 2011-03-02 20:07:29 -0500 | [diff] [blame] | 1999 | struct cayman_asic cayman; |
Alex Deucher | 0a96d72 | 2012-03-20 17:18:11 -0400 | [diff] [blame] | 2000 | struct si_asic si; |
Alex Deucher | 8cc1a53 | 2013-04-09 12:41:24 -0400 | [diff] [blame] | 2001 | struct cik_asic cik; |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 2002 | }; |
| 2003 | |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 2004 | /* |
| 2005 | * asic initizalization from radeon_asic.c |
| 2006 | */ |
| 2007 | void radeon_agp_disable(struct radeon_device *rdev); |
| 2008 | int radeon_asic_init(struct radeon_device *rdev); |
| 2009 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2010 | |
| 2011 | /* |
| 2012 | * IOCTL. |
| 2013 | */ |
| 2014 | int radeon_gem_info_ioctl(struct drm_device *dev, void *data, |
| 2015 | struct drm_file *filp); |
| 2016 | int radeon_gem_create_ioctl(struct drm_device *dev, void *data, |
| 2017 | struct drm_file *filp); |
| 2018 | int radeon_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 2019 | struct drm_file *file_priv); |
| 2020 | int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 2021 | struct drm_file *file_priv); |
| 2022 | int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
| 2023 | struct drm_file *file_priv); |
| 2024 | int radeon_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 2025 | struct drm_file *file_priv); |
| 2026 | int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 2027 | struct drm_file *filp); |
| 2028 | int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 2029 | struct drm_file *filp); |
| 2030 | int radeon_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 2031 | struct drm_file *filp); |
| 2032 | int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data, |
| 2033 | struct drm_file *filp); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2034 | int radeon_gem_va_ioctl(struct drm_device *dev, void *data, |
| 2035 | struct drm_file *filp); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2036 | int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 2037 | int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data, |
| 2038 | struct drm_file *filp); |
| 2039 | int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data, |
| 2040 | struct drm_file *filp); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2041 | |
Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 2042 | /* VRAM scratch page for HDP bug, default vram page */ |
| 2043 | struct r600_vram_scratch { |
Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 2044 | struct radeon_bo *robj; |
| 2045 | volatile uint32_t *ptr; |
Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 2046 | u64 gpu_addr; |
Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 2047 | }; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2048 | |
Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 2049 | /* |
| 2050 | * ACPI |
| 2051 | */ |
| 2052 | struct radeon_atif_notification_cfg { |
| 2053 | bool enabled; |
| 2054 | int command_code; |
| 2055 | }; |
| 2056 | |
| 2057 | struct radeon_atif_notifications { |
| 2058 | bool display_switch; |
| 2059 | bool expansion_mode_change; |
| 2060 | bool thermal_state; |
| 2061 | bool forced_power_state; |
| 2062 | bool system_power_state; |
| 2063 | bool display_conf_change; |
| 2064 | bool px_gfx_switch; |
| 2065 | bool brightness_change; |
| 2066 | bool dgpu_display_event; |
| 2067 | }; |
| 2068 | |
| 2069 | struct radeon_atif_functions { |
| 2070 | bool system_params; |
| 2071 | bool sbios_requests; |
| 2072 | bool select_active_disp; |
| 2073 | bool lid_state; |
| 2074 | bool get_tv_standard; |
| 2075 | bool set_tv_standard; |
| 2076 | bool get_panel_expansion_mode; |
| 2077 | bool set_panel_expansion_mode; |
| 2078 | bool temperature_change; |
| 2079 | bool graphics_device_types; |
| 2080 | }; |
| 2081 | |
| 2082 | struct radeon_atif { |
| 2083 | struct radeon_atif_notifications notifications; |
| 2084 | struct radeon_atif_functions functions; |
| 2085 | struct radeon_atif_notification_cfg notification_cfg; |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 2086 | struct radeon_encoder *encoder_for_bl; |
Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 2087 | }; |
Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 2088 | |
Alex Deucher | e3a1592 | 2012-08-16 11:13:43 -0400 | [diff] [blame] | 2089 | struct radeon_atcs_functions { |
| 2090 | bool get_ext_state; |
| 2091 | bool pcie_perf_req; |
| 2092 | bool pcie_dev_rdy; |
| 2093 | bool pcie_bus_width; |
| 2094 | }; |
| 2095 | |
| 2096 | struct radeon_atcs { |
| 2097 | struct radeon_atcs_functions functions; |
| 2098 | }; |
| 2099 | |
Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 2100 | /* |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2101 | * Core structure, functions and helpers. |
| 2102 | */ |
| 2103 | typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t); |
| 2104 | typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t); |
| 2105 | |
| 2106 | struct radeon_device { |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 2107 | struct device *dev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2108 | struct drm_device *ddev; |
| 2109 | struct pci_dev *pdev; |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 2110 | struct rw_semaphore exclusive_lock; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2111 | /* ASIC */ |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 2112 | union radeon_asic_config config; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2113 | enum radeon_family family; |
| 2114 | unsigned long flags; |
| 2115 | int usec_timeout; |
| 2116 | enum radeon_pll_errata pll_errata; |
| 2117 | int num_gb_pipes; |
Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 2118 | int num_z_pipes; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2119 | int disp_priority; |
| 2120 | /* BIOS */ |
| 2121 | uint8_t *bios; |
| 2122 | bool is_atom_bios; |
| 2123 | uint16_t bios_header_start; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 2124 | struct radeon_bo *stollen_vga_memory; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2125 | /* Register mmio */ |
Dave Airlie | 4c9bc75 | 2009-06-29 18:29:12 +1000 | [diff] [blame] | 2126 | resource_size_t rmmio_base; |
| 2127 | resource_size_t rmmio_size; |
Daniel Vetter | 2c38515 | 2012-12-02 14:06:15 +0100 | [diff] [blame] | 2128 | /* protects concurrent MM_INDEX/DATA based register access */ |
| 2129 | spinlock_t mmio_idx_lock; |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2130 | /* protects concurrent SMC based register access */ |
| 2131 | spinlock_t smc_idx_lock; |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2132 | /* protects concurrent PLL register access */ |
| 2133 | spinlock_t pll_idx_lock; |
| 2134 | /* protects concurrent MC register access */ |
| 2135 | spinlock_t mc_idx_lock; |
| 2136 | /* protects concurrent PCIE register access */ |
| 2137 | spinlock_t pcie_idx_lock; |
| 2138 | /* protects concurrent PCIE_PORT register access */ |
| 2139 | spinlock_t pciep_idx_lock; |
| 2140 | /* protects concurrent PIF register access */ |
| 2141 | spinlock_t pif_idx_lock; |
| 2142 | /* protects concurrent CG register access */ |
| 2143 | spinlock_t cg_idx_lock; |
| 2144 | /* protects concurrent UVD register access */ |
| 2145 | spinlock_t uvd_idx_lock; |
| 2146 | /* protects concurrent RCU register access */ |
| 2147 | spinlock_t rcu_idx_lock; |
| 2148 | /* protects concurrent DIDT register access */ |
| 2149 | spinlock_t didt_idx_lock; |
| 2150 | /* protects concurrent ENDPOINT (audio) register access */ |
| 2151 | spinlock_t end_idx_lock; |
Benjamin Herrenschmidt | a0533fb | 2011-07-13 06:28:12 +0000 | [diff] [blame] | 2152 | void __iomem *rmmio; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2153 | radeon_rreg_t mc_rreg; |
| 2154 | radeon_wreg_t mc_wreg; |
| 2155 | radeon_rreg_t pll_rreg; |
| 2156 | radeon_wreg_t pll_wreg; |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2157 | uint32_t pcie_reg_mask; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2158 | radeon_rreg_t pciep_rreg; |
| 2159 | radeon_wreg_t pciep_wreg; |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 2160 | /* io port */ |
| 2161 | void __iomem *rio_mem; |
| 2162 | resource_size_t rio_mem_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2163 | struct radeon_clock clock; |
| 2164 | struct radeon_mc mc; |
| 2165 | struct radeon_gart gart; |
| 2166 | struct radeon_mode_info mode_info; |
| 2167 | struct radeon_scratch scratch; |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 2168 | struct radeon_doorbell doorbell; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2169 | struct radeon_mman mman; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 2170 | struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS]; |
Jerome Glisse | 0085c950 | 2012-05-09 15:34:55 +0200 | [diff] [blame] | 2171 | wait_queue_head_t fence_queue; |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 2172 | struct mutex ring_lock; |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 2173 | struct radeon_ring ring[RADEON_NUM_RINGS]; |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 2174 | bool ib_pool_ready; |
| 2175 | struct radeon_sa_manager ring_tmp_bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2176 | struct radeon_irq irq; |
| 2177 | struct radeon_asic *asic; |
| 2178 | struct radeon_gem gem; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 2179 | struct radeon_pm pm; |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 2180 | struct radeon_uvd uvd; |
Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 2181 | uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH]; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2182 | struct radeon_wb wb; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 2183 | struct radeon_dummy_page dummy_page; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2184 | bool shutdown; |
| 2185 | bool suspend; |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 2186 | bool need_dma32; |
Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 2187 | bool accel_working; |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 2188 | bool fastfb_working; /* IGP feature*/ |
Christian König | f9eaf9a | 2013-10-29 20:14:47 +0100 | [diff] [blame] | 2189 | bool needs_reset; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 2190 | struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES]; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 2191 | const struct firmware *me_fw; /* all family ME firmware */ |
| 2192 | const struct firmware *pfp_fw; /* r6/700 PFP firmware */ |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 2193 | const struct firmware *rlc_fw; /* r6/700 RLC firmware */ |
Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 2194 | const struct firmware *mc_fw; /* NI MC firmware */ |
Alex Deucher | 0f0de06 | 2012-03-20 17:18:17 -0400 | [diff] [blame] | 2195 | const struct firmware *ce_fw; /* SI CE firmware */ |
Alex Deucher | 02c8132 | 2012-12-18 21:43:07 -0500 | [diff] [blame] | 2196 | const struct firmware *mec_fw; /* CIK MEC firmware */ |
Alex Deucher | 21a93e1 | 2013-04-09 12:47:11 -0400 | [diff] [blame] | 2197 | const struct firmware *sdma_fw; /* CIK SDMA firmware */ |
Alex Deucher | 66229b2 | 2013-06-26 00:11:19 -0400 | [diff] [blame] | 2198 | const struct firmware *smc_fw; /* SMC firmware */ |
Christian König | 4ad9c1c | 2013-08-05 14:10:55 +0200 | [diff] [blame] | 2199 | const struct firmware *uvd_fw; /* UVD firmware */ |
Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 2200 | struct r600_vram_scratch vram_scratch; |
Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 2201 | int msi_enabled; /* msi enabled */ |
Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 2202 | struct r600_ih ih; /* r6/700 interrupt ring */ |
Alex Deucher | 2948f5e | 2013-04-12 13:52:52 -0400 | [diff] [blame] | 2203 | struct radeon_rlc rlc; |
Alex Deucher | 963e81f | 2013-06-26 17:37:11 -0400 | [diff] [blame] | 2204 | struct radeon_mec mec; |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 2205 | struct work_struct hotplug_work; |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 2206 | struct work_struct audio_work; |
Alex Deucher | 8f61b34 | 2013-06-14 09:13:52 -0400 | [diff] [blame] | 2207 | struct work_struct reset_work; |
Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 2208 | int num_crtc; /* number of crtcs */ |
Alex Deucher | 40bacf1 | 2009-12-23 03:23:21 -0500 | [diff] [blame] | 2209 | struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */ |
Alex Deucher | 948bee3 | 2013-05-14 12:08:35 -0400 | [diff] [blame] | 2210 | bool has_uvd; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 2211 | struct r600_audio audio; /* audio stuff */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 2212 | struct notifier_block acpi_nb; |
Marek Olšák | 9eba4a9 | 2011-01-05 05:46:48 +0100 | [diff] [blame] | 2213 | /* only one userspace can use Hyperz features or CMASK at a time */ |
Dave Airlie | ab9e1f5 | 2010-07-13 11:11:11 +1000 | [diff] [blame] | 2214 | struct drm_file *hyperz_filp; |
Marek Olšák | 9eba4a9 | 2011-01-05 05:46:48 +0100 | [diff] [blame] | 2215 | struct drm_file *cmask_filp; |
Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 2216 | /* i2c buses */ |
| 2217 | struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS]; |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 2218 | /* debugfs */ |
| 2219 | struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS]; |
| 2220 | unsigned debugfs_count; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2221 | /* virtual memory */ |
| 2222 | struct radeon_vm_manager vm_manager; |
Marek Olšák | 6759a0a | 2012-08-09 16:34:17 +0200 | [diff] [blame] | 2223 | struct mutex gpu_clock_mutex; |
Luca Tettamanti | fd64ca8 | 2012-08-16 11:11:18 -0400 | [diff] [blame] | 2224 | /* ACPI interface */ |
| 2225 | struct radeon_atif atif; |
Alex Deucher | e3a1592 | 2012-08-16 11:13:43 -0400 | [diff] [blame] | 2226 | struct radeon_atcs atcs; |
Alex Deucher | f61d5b46 | 2013-08-06 12:40:16 -0400 | [diff] [blame] | 2227 | /* srbm instance registers */ |
| 2228 | struct mutex srbm_mutex; |
Alex Deucher | 64d8a72 | 2013-08-08 16:31:25 -0400 | [diff] [blame] | 2229 | /* clock, powergating flags */ |
| 2230 | u32 cg_flags; |
| 2231 | u32 pg_flags; |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 2232 | |
| 2233 | struct dev_pm_domain vga_pm_domain; |
| 2234 | bool have_disp_power_ref; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2235 | }; |
| 2236 | |
| 2237 | int radeon_device_init(struct radeon_device *rdev, |
| 2238 | struct drm_device *ddev, |
| 2239 | struct pci_dev *pdev, |
| 2240 | uint32_t flags); |
| 2241 | void radeon_device_fini(struct radeon_device *rdev); |
| 2242 | int radeon_gpu_wait_for_idle(struct radeon_device *rdev); |
| 2243 | |
Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 2244 | uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg, |
| 2245 | bool always_indirect); |
| 2246 | void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v, |
| 2247 | bool always_indirect); |
Andi Kleen | 6fcbef7 | 2011-10-13 16:08:42 -0700 | [diff] [blame] | 2248 | u32 r100_io_rreg(struct radeon_device *rdev, u32 reg); |
| 2249 | void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v); |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 2250 | |
Andrew Lewycky | d5754ab | 2013-11-13 15:54:17 -0500 | [diff] [blame] | 2251 | u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index); |
| 2252 | void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v); |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 2253 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 2254 | /* |
| 2255 | * Cast helper |
| 2256 | */ |
| 2257 | #define to_radeon_fence(p) ((struct radeon_fence *)(p)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2258 | |
| 2259 | /* |
| 2260 | * Registers read & write functions. |
| 2261 | */ |
Benjamin Herrenschmidt | a0533fb | 2011-07-13 06:28:12 +0000 | [diff] [blame] | 2262 | #define RREG8(reg) readb((rdev->rmmio) + (reg)) |
| 2263 | #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg)) |
| 2264 | #define RREG16(reg) readw((rdev->rmmio) + (reg)) |
| 2265 | #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg)) |
Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 2266 | #define RREG32(reg) r100_mm_rreg(rdev, (reg), false) |
| 2267 | #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true) |
| 2268 | #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false)) |
| 2269 | #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false) |
| 2270 | #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2271 | #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) |
| 2272 | #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) |
| 2273 | #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg)) |
| 2274 | #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v)) |
| 2275 | #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg)) |
| 2276 | #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v)) |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2277 | #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg)) |
| 2278 | #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v)) |
Alex Deucher | 492d2b6 | 2012-10-25 16:06:59 -0400 | [diff] [blame] | 2279 | #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg)) |
| 2280 | #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v)) |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2281 | #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg)) |
| 2282 | #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v)) |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2283 | #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg)) |
| 2284 | #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v)) |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2285 | #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg)) |
| 2286 | #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v)) |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2287 | #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg)) |
| 2288 | #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v)) |
| 2289 | #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg)) |
| 2290 | #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v)) |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2291 | #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg)) |
| 2292 | #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v)) |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2293 | #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg)) |
| 2294 | #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2295 | #define WREG32_P(reg, val, mask) \ |
| 2296 | do { \ |
| 2297 | uint32_t tmp_ = RREG32(reg); \ |
| 2298 | tmp_ &= (mask); \ |
| 2299 | tmp_ |= ((val) & ~(mask)); \ |
| 2300 | WREG32(reg, tmp_); \ |
| 2301 | } while (0) |
Rafał Miłecki | d5169fc | 2013-04-14 01:26:19 +0200 | [diff] [blame] | 2302 | #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) |
Rafał Miłecki | d43a93c | 2013-08-15 18:55:22 +0200 | [diff] [blame] | 2303 | #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2304 | #define WREG32_PLL_P(reg, val, mask) \ |
| 2305 | do { \ |
| 2306 | uint32_t tmp_ = RREG32_PLL(reg); \ |
| 2307 | tmp_ &= (mask); \ |
| 2308 | tmp_ |= ((val) & ~(mask)); \ |
| 2309 | WREG32_PLL(reg, tmp_); \ |
| 2310 | } while (0) |
Daniel Vetter | 2ef9bdf | 2012-12-02 14:02:51 +0100 | [diff] [blame] | 2311 | #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false)) |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 2312 | #define RREG32_IO(reg) r100_io_rreg(rdev, (reg)) |
| 2313 | #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2314 | |
Andrew Lewycky | d5754ab | 2013-11-13 15:54:17 -0500 | [diff] [blame] | 2315 | #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index)) |
| 2316 | #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v)) |
Alex Deucher | 75efdee | 2013-03-04 12:47:46 -0500 | [diff] [blame] | 2317 | |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2318 | /* |
| 2319 | * Indirect registers accessor |
| 2320 | */ |
| 2321 | static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg) |
| 2322 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2323 | unsigned long flags; |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2324 | uint32_t r; |
| 2325 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2326 | spin_lock_irqsave(&rdev->pcie_idx_lock, flags); |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2327 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); |
| 2328 | r = RREG32(RADEON_PCIE_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2329 | spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags); |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2330 | return r; |
| 2331 | } |
| 2332 | |
| 2333 | static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 2334 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2335 | unsigned long flags; |
| 2336 | |
| 2337 | spin_lock_irqsave(&rdev->pcie_idx_lock, flags); |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2338 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); |
| 2339 | WREG32(RADEON_PCIE_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2340 | spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags); |
Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 2341 | } |
| 2342 | |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2343 | static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg) |
| 2344 | { |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2345 | unsigned long flags; |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2346 | u32 r; |
| 2347 | |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2348 | spin_lock_irqsave(&rdev->smc_idx_lock, flags); |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2349 | WREG32(TN_SMC_IND_INDEX_0, (reg)); |
| 2350 | r = RREG32(TN_SMC_IND_DATA_0); |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2351 | spin_unlock_irqrestore(&rdev->smc_idx_lock, flags); |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2352 | return r; |
| 2353 | } |
| 2354 | |
| 2355 | static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2356 | { |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2357 | unsigned long flags; |
| 2358 | |
| 2359 | spin_lock_irqsave(&rdev->smc_idx_lock, flags); |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2360 | WREG32(TN_SMC_IND_INDEX_0, (reg)); |
| 2361 | WREG32(TN_SMC_IND_DATA_0, (v)); |
Alex Deucher | fe78118 | 2013-09-03 18:19:42 -0400 | [diff] [blame] | 2362 | spin_unlock_irqrestore(&rdev->smc_idx_lock, flags); |
Alex Deucher | 1d5d0c3 | 2012-04-20 12:39:49 -0400 | [diff] [blame] | 2363 | } |
| 2364 | |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2365 | static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg) |
| 2366 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2367 | unsigned long flags; |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2368 | u32 r; |
| 2369 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2370 | spin_lock_irqsave(&rdev->rcu_idx_lock, flags); |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2371 | WREG32(R600_RCU_INDEX, ((reg) & 0x1fff)); |
| 2372 | r = RREG32(R600_RCU_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2373 | spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags); |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2374 | return r; |
| 2375 | } |
| 2376 | |
| 2377 | static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2378 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2379 | unsigned long flags; |
| 2380 | |
| 2381 | spin_lock_irqsave(&rdev->rcu_idx_lock, flags); |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2382 | WREG32(R600_RCU_INDEX, ((reg) & 0x1fff)); |
| 2383 | WREG32(R600_RCU_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2384 | spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags); |
Alex Deucher | ff82bbc | 2013-04-12 11:27:20 -0400 | [diff] [blame] | 2385 | } |
| 2386 | |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2387 | static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg) |
| 2388 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2389 | unsigned long flags; |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2390 | u32 r; |
| 2391 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2392 | spin_lock_irqsave(&rdev->cg_idx_lock, flags); |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2393 | WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff)); |
| 2394 | r = RREG32(EVERGREEN_CG_IND_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2395 | spin_unlock_irqrestore(&rdev->cg_idx_lock, flags); |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2396 | return r; |
| 2397 | } |
| 2398 | |
| 2399 | static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2400 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2401 | unsigned long flags; |
| 2402 | |
| 2403 | spin_lock_irqsave(&rdev->cg_idx_lock, flags); |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2404 | WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff)); |
| 2405 | WREG32(EVERGREEN_CG_IND_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2406 | spin_unlock_irqrestore(&rdev->cg_idx_lock, flags); |
Alex Deucher | 46f9564 | 2013-04-12 11:49:51 -0400 | [diff] [blame] | 2407 | } |
| 2408 | |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2409 | static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg) |
| 2410 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2411 | unsigned long flags; |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2412 | u32 r; |
| 2413 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2414 | spin_lock_irqsave(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2415 | WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff)); |
| 2416 | r = RREG32(EVERGREEN_PIF_PHY0_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2417 | spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2418 | return r; |
| 2419 | } |
| 2420 | |
| 2421 | static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2422 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2423 | unsigned long flags; |
| 2424 | |
| 2425 | spin_lock_irqsave(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2426 | WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff)); |
| 2427 | WREG32(EVERGREEN_PIF_PHY0_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2428 | spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2429 | } |
| 2430 | |
| 2431 | static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg) |
| 2432 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2433 | unsigned long flags; |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2434 | u32 r; |
| 2435 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2436 | spin_lock_irqsave(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2437 | WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff)); |
| 2438 | r = RREG32(EVERGREEN_PIF_PHY1_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2439 | spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2440 | return r; |
| 2441 | } |
| 2442 | |
| 2443 | static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2444 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2445 | unsigned long flags; |
| 2446 | |
| 2447 | spin_lock_irqsave(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2448 | WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff)); |
| 2449 | WREG32(EVERGREEN_PIF_PHY1_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2450 | spin_unlock_irqrestore(&rdev->pif_idx_lock, flags); |
Alex Deucher | 792edd6 | 2013-02-14 18:18:12 -0500 | [diff] [blame] | 2451 | } |
| 2452 | |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2453 | static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg) |
| 2454 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2455 | unsigned long flags; |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2456 | u32 r; |
| 2457 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2458 | spin_lock_irqsave(&rdev->uvd_idx_lock, flags); |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2459 | WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff)); |
| 2460 | r = RREG32(R600_UVD_CTX_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2461 | spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags); |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2462 | return r; |
| 2463 | } |
| 2464 | |
| 2465 | static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2466 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2467 | unsigned long flags; |
| 2468 | |
| 2469 | spin_lock_irqsave(&rdev->uvd_idx_lock, flags); |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2470 | WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff)); |
| 2471 | WREG32(R600_UVD_CTX_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2472 | spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags); |
Alex Deucher | 93656cd | 2013-02-25 15:18:39 -0500 | [diff] [blame] | 2473 | } |
| 2474 | |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2475 | |
| 2476 | static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg) |
| 2477 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2478 | unsigned long flags; |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2479 | u32 r; |
| 2480 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2481 | spin_lock_irqsave(&rdev->didt_idx_lock, flags); |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2482 | WREG32(CIK_DIDT_IND_INDEX, (reg)); |
| 2483 | r = RREG32(CIK_DIDT_IND_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2484 | spin_unlock_irqrestore(&rdev->didt_idx_lock, flags); |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2485 | return r; |
| 2486 | } |
| 2487 | |
| 2488 | static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 2489 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2490 | unsigned long flags; |
| 2491 | |
| 2492 | spin_lock_irqsave(&rdev->didt_idx_lock, flags); |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2493 | WREG32(CIK_DIDT_IND_INDEX, (reg)); |
| 2494 | WREG32(CIK_DIDT_IND_DATA, (v)); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 2495 | spin_unlock_irqrestore(&rdev->didt_idx_lock, flags); |
Alex Deucher | 1d58234 | 2013-04-19 13:03:37 -0400 | [diff] [blame] | 2496 | } |
| 2497 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2498 | void r100_pll_errata_after_index(struct radeon_device *rdev); |
| 2499 | |
| 2500 | |
| 2501 | /* |
| 2502 | * ASICs helpers. |
| 2503 | */ |
Dave Airlie | b995e43 | 2009-07-14 02:02:32 +1000 | [diff] [blame] | 2504 | #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \ |
| 2505 | (rdev->pdev->device == 0x5969)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2506 | #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \ |
| 2507 | (rdev->family == CHIP_RV200) || \ |
| 2508 | (rdev->family == CHIP_RS100) || \ |
| 2509 | (rdev->family == CHIP_RS200) || \ |
| 2510 | (rdev->family == CHIP_RV250) || \ |
| 2511 | (rdev->family == CHIP_RV280) || \ |
| 2512 | (rdev->family == CHIP_RS300)) |
| 2513 | #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \ |
| 2514 | (rdev->family == CHIP_RV350) || \ |
| 2515 | (rdev->family == CHIP_R350) || \ |
| 2516 | (rdev->family == CHIP_RV380) || \ |
| 2517 | (rdev->family == CHIP_R420) || \ |
| 2518 | (rdev->family == CHIP_R423) || \ |
| 2519 | (rdev->family == CHIP_RV410) || \ |
| 2520 | (rdev->family == CHIP_RS400) || \ |
| 2521 | (rdev->family == CHIP_RS480)) |
Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 2522 | #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \ |
| 2523 | (rdev->ddev->pdev->device == 0x9443) || \ |
| 2524 | (rdev->ddev->pdev->device == 0x944B) || \ |
| 2525 | (rdev->ddev->pdev->device == 0x9506) || \ |
| 2526 | (rdev->ddev->pdev->device == 0x9509) || \ |
| 2527 | (rdev->ddev->pdev->device == 0x950F) || \ |
| 2528 | (rdev->ddev->pdev->device == 0x689C) || \ |
| 2529 | (rdev->ddev->pdev->device == 0x689D)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2530 | #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600)) |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 2531 | #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \ |
| 2532 | (rdev->family == CHIP_RS690) || \ |
| 2533 | (rdev->family == CHIP_RS740) || \ |
| 2534 | (rdev->family >= CHIP_R600)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2535 | #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620)) |
| 2536 | #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730)) |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 2537 | #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR)) |
Alex Deucher | 633b916 | 2011-01-06 21:19:11 -0500 | [diff] [blame] | 2538 | #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \ |
| 2539 | (rdev->flags & RADEON_IS_IGP)) |
Alex Deucher | 1fe1830 | 2011-01-06 21:19:12 -0500 | [diff] [blame] | 2540 | #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS)) |
Alex Deucher | 8848f75 | 2012-03-20 17:18:28 -0400 | [diff] [blame] | 2541 | #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA)) |
| 2542 | #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \ |
| 2543 | (rdev->flags & RADEON_IS_IGP)) |
Alex Deucher | 624d352 | 2012-12-18 17:01:35 -0500 | [diff] [blame] | 2544 | #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND)) |
Alex Deucher | b5d9d72 | 2012-07-26 18:53:55 -0400 | [diff] [blame] | 2545 | #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN)) |
Alex Deucher | e282917 | 2013-06-07 11:37:11 -0400 | [diff] [blame] | 2546 | #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2547 | |
Alex Deucher | dc50ba7 | 2013-06-26 00:33:35 -0400 | [diff] [blame] | 2548 | #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \ |
| 2549 | (rdev->ddev->pdev->device == 0x6850) || \ |
| 2550 | (rdev->ddev->pdev->device == 0x6858) || \ |
| 2551 | (rdev->ddev->pdev->device == 0x6859) || \ |
| 2552 | (rdev->ddev->pdev->device == 0x6840) || \ |
| 2553 | (rdev->ddev->pdev->device == 0x6841) || \ |
| 2554 | (rdev->ddev->pdev->device == 0x6842) || \ |
| 2555 | (rdev->ddev->pdev->device == 0x6843)) |
| 2556 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2557 | /* |
| 2558 | * BIOS helpers. |
| 2559 | */ |
| 2560 | #define RBIOS8(i) (rdev->bios[i]) |
| 2561 | #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) |
| 2562 | #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) |
| 2563 | |
| 2564 | int radeon_combios_init(struct radeon_device *rdev); |
| 2565 | void radeon_combios_fini(struct radeon_device *rdev); |
| 2566 | int radeon_atombios_init(struct radeon_device *rdev); |
| 2567 | void radeon_atombios_fini(struct radeon_device *rdev); |
| 2568 | |
| 2569 | |
| 2570 | /* |
| 2571 | * RING helpers. |
| 2572 | */ |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 2573 | #if DRM_DEBUG_CODE == 0 |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 2574 | static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2575 | { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 2576 | ring->ring[ring->wptr++] = v; |
| 2577 | ring->wptr &= ring->ptr_mask; |
| 2578 | ring->count_dw--; |
| 2579 | ring->ring_free_dw--; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2580 | } |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 2581 | #else |
| 2582 | /* With debugging this is just too big to inline */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 2583 | void radeon_ring_write(struct radeon_ring *ring, uint32_t v); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 2584 | #endif |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2585 | |
| 2586 | /* |
| 2587 | * ASICs macro. |
| 2588 | */ |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 2589 | #define radeon_init(rdev) (rdev)->asic->init((rdev)) |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 2590 | #define radeon_fini(rdev) (rdev)->asic->fini((rdev)) |
| 2591 | #define radeon_resume(rdev) (rdev)->asic->resume((rdev)) |
| 2592 | #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev)) |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 2593 | #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p)) |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 2594 | #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state)) |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 2595 | #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev)) |
Alex Deucher | c5b3b85 | 2012-02-23 17:53:46 -0500 | [diff] [blame] | 2596 | #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev)) |
| 2597 | #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p)) |
Christian König | 05b0714 | 2012-08-06 20:21:10 +0200 | [diff] [blame] | 2598 | #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev)) |
| 2599 | #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev)) |
Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 2600 | #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags))) |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 2601 | #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp)) |
| 2602 | #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp)) |
| 2603 | #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp)) |
| 2604 | #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib)) |
| 2605 | #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib)) |
| 2606 | #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp)) |
| 2607 | #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm)) |
| 2608 | #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r)) |
| 2609 | #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r)) |
| 2610 | #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r)) |
Alex Deucher | b35ea4a | 2012-02-23 17:53:43 -0500 | [diff] [blame] | 2611 | #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev)) |
| 2612 | #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev)) |
Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 2613 | #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc)) |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 2614 | #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l)) |
Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 2615 | #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e)) |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 2616 | #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b)) |
| 2617 | #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m)) |
Christian König | 76a0df8 | 2013-08-13 11:56:50 +0200 | [diff] [blame] | 2618 | #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence)) |
| 2619 | #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait)) |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame] | 2620 | #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f)) |
| 2621 | #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f)) |
| 2622 | #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f)) |
| 2623 | #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index |
| 2624 | #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index |
| 2625 | #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index |
Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 2626 | #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev)) |
| 2627 | #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e)) |
| 2628 | #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev)) |
| 2629 | #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e)) |
| 2630 | #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev)) |
| 2631 | #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l)) |
| 2632 | #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e)) |
Alex Deucher | 73afc70 | 2013-04-08 12:41:30 +0200 | [diff] [blame] | 2633 | #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d)) |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 2634 | #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev)) |
Alex Deucher | 9e6f3d0 | 2012-02-23 17:53:49 -0500 | [diff] [blame] | 2635 | #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s))) |
| 2636 | #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r))) |
Alex Deucher | c79a49c | 2012-02-23 17:53:47 -0500 | [diff] [blame] | 2637 | #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev)) |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 2638 | #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev)) |
| 2639 | #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev)) |
| 2640 | #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h)) |
| 2641 | #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h)) |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 2642 | #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev)) |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 2643 | #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev)) |
| 2644 | #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev)) |
| 2645 | #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev)) |
| 2646 | #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev)) |
| 2647 | #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev)) |
Alex Deucher | 69b62ad | 2012-08-03 11:50:54 -0400 | [diff] [blame] | 2648 | #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc)) |
| 2649 | #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base)) |
| 2650 | #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc)) |
| 2651 | #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc)) |
| 2652 | #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev)) |
Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 2653 | #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev)) |
Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 2654 | #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev)) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 2655 | #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev)) |
| 2656 | #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev)) |
| 2657 | #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev)) |
| 2658 | #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev)) |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 2659 | #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev)) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 2660 | #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev)) |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 2661 | #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev)) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 2662 | #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev)) |
| 2663 | #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev)) |
| 2664 | #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l)) |
| 2665 | #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l)) |
| 2666 | #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps)) |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 2667 | #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m)) |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 2668 | #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l)) |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 2669 | #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev)) |
Alex Deucher | 9e9d976 | 2013-07-31 18:13:23 -0400 | [diff] [blame] | 2670 | #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g)) |
Alex Deucher | 1c71bda | 2013-09-09 19:11:52 -0400 | [diff] [blame] | 2671 | #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2672 | |
Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 2673 | /* Common functions */ |
Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 2674 | /* AGP */ |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 2675 | extern int radeon_gpu_reset(struct radeon_device *rdev); |
Alex Deucher | 410a341 | 2013-01-18 13:05:39 -0500 | [diff] [blame] | 2676 | extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung); |
Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 2677 | extern void radeon_agp_disable(struct radeon_device *rdev); |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 2678 | extern int radeon_modeset_init(struct radeon_device *rdev); |
| 2679 | extern void radeon_modeset_fini(struct radeon_device *rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 2680 | extern bool radeon_card_posted(struct radeon_device *rdev); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 2681 | extern void radeon_update_bandwidth_info(struct radeon_device *rdev); |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 2682 | extern void radeon_update_display_priority(struct radeon_device *rdev); |
Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 2683 | extern bool radeon_boot_test_post_card(struct radeon_device *rdev); |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 2684 | extern void radeon_scratch_init(struct radeon_device *rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 2685 | extern void radeon_wb_fini(struct radeon_device *rdev); |
| 2686 | extern int radeon_wb_init(struct radeon_device *rdev); |
| 2687 | extern void radeon_wb_disable(struct radeon_device *rdev); |
Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 2688 | extern void radeon_surface_init(struct radeon_device *rdev); |
| 2689 | extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data); |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 2690 | extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 2691 | extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 2692 | extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain); |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 2693 | extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 2694 | extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base); |
| 2695 | extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 2696 | extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon); |
| 2697 | extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon); |
Dave Airlie | 5359533 | 2011-03-14 09:47:24 +1000 | [diff] [blame] | 2698 | extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size); |
Alex Deucher | 2e1b65f | 2013-02-26 11:26:51 -0500 | [diff] [blame] | 2699 | extern void radeon_program_register_sequence(struct radeon_device *rdev, |
| 2700 | const u32 *registers, |
| 2701 | const u32 array_size); |
Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 2702 | |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 2703 | /* |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2704 | * vm |
| 2705 | */ |
| 2706 | int radeon_vm_manager_init(struct radeon_device *rdev); |
| 2707 | void radeon_vm_manager_fini(struct radeon_device *rdev); |
Christian König | d72d43c | 2012-10-09 13:31:18 +0200 | [diff] [blame] | 2708 | void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2709 | void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm); |
Christian König | ddf03f5 | 2012-08-09 20:02:28 +0200 | [diff] [blame] | 2710 | int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm); |
Christian König | 13e55c3 | 2012-10-09 13:31:19 +0200 | [diff] [blame] | 2711 | void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm); |
Christian König | ee60e29 | 2012-08-09 16:21:08 +0200 | [diff] [blame] | 2712 | struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev, |
| 2713 | struct radeon_vm *vm, int ring); |
| 2714 | void radeon_vm_fence(struct radeon_device *rdev, |
| 2715 | struct radeon_vm *vm, |
| 2716 | struct radeon_fence *fence); |
Christian König | dce34bf | 2012-09-17 19:36:18 +0200 | [diff] [blame] | 2717 | uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr); |
Christian König | 9c57a6b | 2013-11-25 15:42:11 +0100 | [diff] [blame] | 2718 | int radeon_vm_bo_update(struct radeon_device *rdev, |
| 2719 | struct radeon_vm *vm, |
| 2720 | struct radeon_bo *bo, |
| 2721 | struct ttm_mem_reg *mem); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2722 | void radeon_vm_bo_invalidate(struct radeon_device *rdev, |
| 2723 | struct radeon_bo *bo); |
Christian König | 421ca7a | 2012-09-11 16:10:00 +0200 | [diff] [blame] | 2724 | struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm, |
| 2725 | struct radeon_bo *bo); |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 2726 | struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev, |
| 2727 | struct radeon_vm *vm, |
| 2728 | struct radeon_bo *bo); |
| 2729 | int radeon_vm_bo_set_addr(struct radeon_device *rdev, |
| 2730 | struct radeon_bo_va *bo_va, |
| 2731 | uint64_t offset, |
| 2732 | uint32_t flags); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2733 | int radeon_vm_bo_rmv(struct radeon_device *rdev, |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 2734 | struct radeon_bo_va *bo_va); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2735 | |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 2736 | /* audio */ |
| 2737 | void r600_audio_update_hdmi(struct work_struct *work); |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 2738 | struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev); |
| 2739 | struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 2740 | |
| 2741 | /* |
Alex Deucher | 16cdf04 | 2011-10-28 10:30:02 -0400 | [diff] [blame] | 2742 | * R600 vram scratch functions |
| 2743 | */ |
| 2744 | int r600_vram_scratch_init(struct radeon_device *rdev); |
| 2745 | void r600_vram_scratch_fini(struct radeon_device *rdev); |
| 2746 | |
| 2747 | /* |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 2748 | * r600 cs checking helper |
| 2749 | */ |
| 2750 | unsigned r600_mip_minify(unsigned size, unsigned level); |
| 2751 | bool r600_fmt_is_valid_color(u32 format); |
| 2752 | bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family); |
| 2753 | int r600_fmt_get_blocksize(u32 format); |
| 2754 | int r600_fmt_get_nblocksx(u32 format, u32 w); |
| 2755 | int r600_fmt_get_nblocksy(u32 format, u32 h); |
| 2756 | |
| 2757 | /* |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 2758 | * r600 functions used by radeon_encoder.c |
| 2759 | */ |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 2760 | struct radeon_hdmi_acr { |
| 2761 | u32 clock; |
| 2762 | |
| 2763 | int n_32khz; |
| 2764 | int cts_32khz; |
| 2765 | |
| 2766 | int n_44_1khz; |
| 2767 | int cts_44_1khz; |
| 2768 | |
| 2769 | int n_48khz; |
| 2770 | int cts_48khz; |
| 2771 | |
| 2772 | }; |
| 2773 | |
Rafał Miłecki | e55d3e6 | 2012-05-06 17:29:44 +0200 | [diff] [blame] | 2774 | extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock); |
| 2775 | |
Alex Deucher | 416a2bd | 2012-05-31 19:00:25 -0400 | [diff] [blame] | 2776 | extern u32 r6xx_remap_render_backend(struct radeon_device *rdev, |
| 2777 | u32 tiling_pipe_num, |
| 2778 | u32 max_rb_num, |
| 2779 | u32 total_max_rb_num, |
| 2780 | u32 enabled_rb_mask); |
Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 2781 | |
Rafał Miłecki | e55d3e6 | 2012-05-06 17:29:44 +0200 | [diff] [blame] | 2782 | /* |
| 2783 | * evergreen functions used by radeon_encoder.c |
| 2784 | */ |
| 2785 | |
Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 2786 | extern int ni_init_microcode(struct radeon_device *rdev); |
Alex Deucher | 755d819 | 2011-03-02 20:07:34 -0500 | [diff] [blame] | 2787 | extern int ni_mc_load_microcode(struct radeon_device *rdev); |
Alex Deucher | 0af62b0 | 2011-01-06 21:19:31 -0500 | [diff] [blame] | 2788 | |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 2789 | /* radeon_acpi.c */ |
| 2790 | #if defined(CONFIG_ACPI) |
| 2791 | extern int radeon_acpi_init(struct radeon_device *rdev); |
| 2792 | extern void radeon_acpi_fini(struct radeon_device *rdev); |
Alex Deucher | dc50ba7 | 2013-06-26 00:33:35 -0400 | [diff] [blame] | 2793 | extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev); |
| 2794 | extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev, |
Alex Deucher | e37e6a0 | 2013-02-13 15:47:24 -0500 | [diff] [blame] | 2795 | u8 perf_req, bool advertise); |
Alex Deucher | dc50ba7 | 2013-06-26 00:33:35 -0400 | [diff] [blame] | 2796 | extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev); |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 2797 | #else |
| 2798 | static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } |
| 2799 | static inline void radeon_acpi_fini(struct radeon_device *rdev) { } |
| 2800 | #endif |
Alberto Milone | d7a2952 | 2010-07-06 11:40:24 -0400 | [diff] [blame] | 2801 | |
Ilija Hadzic | c38f34b | 2013-01-02 18:27:41 -0500 | [diff] [blame] | 2802 | int radeon_cs_packet_parse(struct radeon_cs_parser *p, |
| 2803 | struct radeon_cs_packet *pkt, |
| 2804 | unsigned idx); |
Ilija Hadzic | 9ffb7a6 | 2013-01-02 18:27:42 -0500 | [diff] [blame] | 2805 | bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p); |
Ilija Hadzic | c3ad63a | 2013-01-02 18:27:45 -0500 | [diff] [blame] | 2806 | void radeon_cs_dump_packet(struct radeon_cs_parser *p, |
| 2807 | struct radeon_cs_packet *pkt); |
Ilija Hadzic | e971699 | 2013-01-02 18:27:46 -0500 | [diff] [blame] | 2808 | int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p, |
| 2809 | struct radeon_cs_reloc **cs_reloc, |
| 2810 | int nomm); |
Ilija Hadzic | 40592a1 | 2013-01-02 18:27:43 -0500 | [diff] [blame] | 2811 | int r600_cs_common_vline_parse(struct radeon_cs_parser *p, |
| 2812 | uint32_t *vline_start_end, |
| 2813 | uint32_t *vline_status); |
Ilija Hadzic | c38f34b | 2013-01-02 18:27:41 -0500 | [diff] [blame] | 2814 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 2815 | #include "radeon_object.h" |
| 2816 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2817 | #endif |