blob: b0b843b321bb582514522cad7b1847780abd75b3 [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
Mark Brownc2573122011-11-10 10:57:32 +000023#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000024#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
27#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000028#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000029#include <linux/spi/spi.h>
30
31#include <mach/dma.h>
Jassi Brare6b873c2010-01-20 13:49:45 -070032#include <plat/s3c64xx-spi.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000033
34/* Registers and bit-fields */
35
36#define S3C64XX_SPI_CH_CFG 0x00
37#define S3C64XX_SPI_CLK_CFG 0x04
38#define S3C64XX_SPI_MODE_CFG 0x08
39#define S3C64XX_SPI_SLAVE_SEL 0x0C
40#define S3C64XX_SPI_INT_EN 0x10
41#define S3C64XX_SPI_STATUS 0x14
42#define S3C64XX_SPI_TX_DATA 0x18
43#define S3C64XX_SPI_RX_DATA 0x1C
44#define S3C64XX_SPI_PACKET_CNT 0x20
45#define S3C64XX_SPI_PENDING_CLR 0x24
46#define S3C64XX_SPI_SWAP_CFG 0x28
47#define S3C64XX_SPI_FB_CLK 0x2C
48
49#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
50#define S3C64XX_SPI_CH_SW_RST (1<<5)
51#define S3C64XX_SPI_CH_SLAVE (1<<4)
52#define S3C64XX_SPI_CPOL_L (1<<3)
53#define S3C64XX_SPI_CPHA_B (1<<2)
54#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
55#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
56
57#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
58#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
59#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
60#define S3C64XX_SPI_PSR_MASK 0xff
61
62#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
63#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
64#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
65#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
66#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
67#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
68#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
69#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
70#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
71#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
72#define S3C64XX_SPI_MODE_4BURST (1<<0)
73
74#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
75#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
76
77#define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
78
79#define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
80 (c)->regs + S3C64XX_SPI_SLAVE_SEL)
81
82#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
83#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
84#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
85#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
86#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
87#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
88#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
89
90#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
91#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
92#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
93#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
94#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
95#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
96
97#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
98
99#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
100#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
101#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
102#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
103#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
104
105#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
106#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
107#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
108#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
109#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
110#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
111#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
112#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
113
114#define S3C64XX_SPI_FBCLK_MSK (3<<0)
115
116#define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
117 (((i)->fifo_lvl_mask + 1))) \
118 ? 1 : 0)
119
Padmavathi Venna30757412011-07-05 17:14:02 +0900120#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & (1 << (i)->tx_st_done)) ? 1 : 0)
Jassi Brar230d42d2009-11-30 07:39:42 +0000121#define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
122#define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
123
124#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
125#define S3C64XX_SPI_TRAILCNT_OFF 19
126
127#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
128
129#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
130
131#define SUSPND (1<<0)
132#define SPIBUSY (1<<1)
133#define RXBUSY (1<<2)
134#define TXBUSY (1<<3)
135
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900136struct s3c64xx_spi_dma_data {
137 unsigned ch;
138 enum dma_data_direction direction;
139 enum dma_ch dmach;
140};
141
Jassi Brar230d42d2009-11-30 07:39:42 +0000142/**
143 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
144 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700145 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000146 * @master: Pointer to the SPI Protocol master.
147 * @workqueue: Work queue for the SPI xfer requests.
148 * @cntrlr_info: Platform specific data for the controller this driver manages.
149 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
150 * @work: Work
151 * @queue: To log SPI xfer requests.
152 * @lock: Controller specific lock.
153 * @state: Set of FLAGS to indicate status.
154 * @rx_dmach: Controller's DMA channel for Rx.
155 * @tx_dmach: Controller's DMA channel for Tx.
156 * @sfr_start: BUS address of SPI controller regs.
157 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000158 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000159 * @xfer_completion: To indicate completion of xfer task.
160 * @cur_mode: Stores the active configuration of the controller.
161 * @cur_bpw: Stores the active bits per word settings.
162 * @cur_speed: Stores the active xfer clock speed.
163 */
164struct s3c64xx_spi_driver_data {
165 void __iomem *regs;
166 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700167 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000168 struct platform_device *pdev;
169 struct spi_master *master;
170 struct workqueue_struct *workqueue;
Jassi Brarad7de722010-01-20 13:49:44 -0700171 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000172 struct spi_device *tgl_spi;
173 struct work_struct work;
174 struct list_head queue;
175 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000176 unsigned long sfr_start;
177 struct completion xfer_completion;
178 unsigned state;
179 unsigned cur_mode, cur_bpw;
180 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900181 struct s3c64xx_spi_dma_data rx_dma;
182 struct s3c64xx_spi_dma_data tx_dma;
Boojin Kim39d3e802011-09-02 09:44:41 +0900183 struct samsung_dma_ops *ops;
Jassi Brar230d42d2009-11-30 07:39:42 +0000184};
185
186static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
187 .name = "samsung-spi-dma",
188};
189
190static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
191{
Jassi Brarad7de722010-01-20 13:49:44 -0700192 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000193 void __iomem *regs = sdd->regs;
194 unsigned long loops;
195 u32 val;
196
197 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
198
199 val = readl(regs + S3C64XX_SPI_CH_CFG);
200 val |= S3C64XX_SPI_CH_SW_RST;
201 val &= ~S3C64XX_SPI_CH_HS_EN;
202 writel(val, regs + S3C64XX_SPI_CH_CFG);
203
204 /* Flush TxFIFO*/
205 loops = msecs_to_loops(1);
206 do {
207 val = readl(regs + S3C64XX_SPI_STATUS);
208 } while (TX_FIFO_LVL(val, sci) && loops--);
209
Mark Brownbe7852a2010-08-23 17:40:56 +0100210 if (loops == 0)
211 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
212
Jassi Brar230d42d2009-11-30 07:39:42 +0000213 /* Flush RxFIFO*/
214 loops = msecs_to_loops(1);
215 do {
216 val = readl(regs + S3C64XX_SPI_STATUS);
217 if (RX_FIFO_LVL(val, sci))
218 readl(regs + S3C64XX_SPI_RX_DATA);
219 else
220 break;
221 } while (loops--);
222
Mark Brownbe7852a2010-08-23 17:40:56 +0100223 if (loops == 0)
224 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
225
Jassi Brar230d42d2009-11-30 07:39:42 +0000226 val = readl(regs + S3C64XX_SPI_CH_CFG);
227 val &= ~S3C64XX_SPI_CH_SW_RST;
228 writel(val, regs + S3C64XX_SPI_CH_CFG);
229
230 val = readl(regs + S3C64XX_SPI_MODE_CFG);
231 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
232 writel(val, regs + S3C64XX_SPI_MODE_CFG);
233
234 val = readl(regs + S3C64XX_SPI_CH_CFG);
235 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
236 writel(val, regs + S3C64XX_SPI_CH_CFG);
237}
238
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900239static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900240{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900241 struct s3c64xx_spi_driver_data *sdd;
242 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900243 unsigned long flags;
244
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900245 if (dma->direction == DMA_FROM_DEVICE)
246 sdd = container_of(data,
247 struct s3c64xx_spi_driver_data, rx_dma);
248 else
249 sdd = container_of(data,
250 struct s3c64xx_spi_driver_data, tx_dma);
251
Boojin Kim39d3e802011-09-02 09:44:41 +0900252 spin_lock_irqsave(&sdd->lock, flags);
253
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900254 if (dma->direction == DMA_FROM_DEVICE) {
255 sdd->state &= ~RXBUSY;
256 if (!(sdd->state & TXBUSY))
257 complete(&sdd->xfer_completion);
258 } else {
259 sdd->state &= ~TXBUSY;
260 if (!(sdd->state & RXBUSY))
261 complete(&sdd->xfer_completion);
262 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900263
264 spin_unlock_irqrestore(&sdd->lock, flags);
265}
266
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900267static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
268 unsigned len, dma_addr_t buf)
Boojin Kim39d3e802011-09-02 09:44:41 +0900269{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900270 struct s3c64xx_spi_driver_data *sdd;
271 struct samsung_dma_prep_info info;
Boojin Kim39d3e802011-09-02 09:44:41 +0900272
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900273 if (dma->direction == DMA_FROM_DEVICE)
274 sdd = container_of((void *)dma,
275 struct s3c64xx_spi_driver_data, rx_dma);
276 else
277 sdd = container_of((void *)dma,
278 struct s3c64xx_spi_driver_data, tx_dma);
Boojin Kim39d3e802011-09-02 09:44:41 +0900279
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900280 info.cap = DMA_SLAVE;
281 info.len = len;
282 info.fp = s3c64xx_spi_dmacb;
283 info.fp_param = dma;
284 info.direction = dma->direction;
285 info.buf = buf;
Boojin Kim39d3e802011-09-02 09:44:41 +0900286
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900287 sdd->ops->prepare(dma->ch, &info);
288 sdd->ops->trigger(dma->ch);
289}
290
291static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
292{
293 struct samsung_dma_info info;
294
295 sdd->ops = samsung_dma_get_ops();
296
297 info.cap = DMA_SLAVE;
298 info.client = &s3c64xx_spi_dma_client;
299 info.width = sdd->cur_bpw / 8;
300
301 info.direction = sdd->rx_dma.direction;
302 info.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
303 sdd->rx_dma.ch = sdd->ops->request(sdd->rx_dma.dmach, &info);
304 info.direction = sdd->tx_dma.direction;
305 info.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
306 sdd->tx_dma.ch = sdd->ops->request(sdd->tx_dma.dmach, &info);
307
308 return 1;
Boojin Kim39d3e802011-09-02 09:44:41 +0900309}
310
Jassi Brar230d42d2009-11-30 07:39:42 +0000311static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
312 struct spi_device *spi,
313 struct spi_transfer *xfer, int dma_mode)
314{
Jassi Brarad7de722010-01-20 13:49:44 -0700315 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000316 void __iomem *regs = sdd->regs;
317 u32 modecfg, chcfg;
318
319 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
320 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
321
322 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
323 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
324
325 if (dma_mode) {
326 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
327 } else {
328 /* Always shift in data in FIFO, even if xfer is Tx only,
329 * this helps setting PCKT_CNT value for generating clocks
330 * as exactly needed.
331 */
332 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
333 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
334 | S3C64XX_SPI_PACKET_CNT_EN,
335 regs + S3C64XX_SPI_PACKET_CNT);
336 }
337
338 if (xfer->tx_buf != NULL) {
339 sdd->state |= TXBUSY;
340 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
341 if (dma_mode) {
342 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900343 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000344 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900345 switch (sdd->cur_bpw) {
346 case 32:
347 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
348 xfer->tx_buf, xfer->len / 4);
349 break;
350 case 16:
351 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
352 xfer->tx_buf, xfer->len / 2);
353 break;
354 default:
355 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
356 xfer->tx_buf, xfer->len);
357 break;
358 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000359 }
360 }
361
362 if (xfer->rx_buf != NULL) {
363 sdd->state |= RXBUSY;
364
365 if (sci->high_speed && sdd->cur_speed >= 30000000UL
366 && !(sdd->cur_mode & SPI_CPHA))
367 chcfg |= S3C64XX_SPI_CH_HS_EN;
368
369 if (dma_mode) {
370 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
371 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
372 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
373 | S3C64XX_SPI_PACKET_CNT_EN,
374 regs + S3C64XX_SPI_PACKET_CNT);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900375 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000376 }
377 }
378
379 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
380 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
381}
382
383static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
384 struct spi_device *spi)
385{
386 struct s3c64xx_spi_csinfo *cs;
387
388 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
389 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
390 /* Deselect the last toggled device */
391 cs = sdd->tgl_spi->controller_data;
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700392 cs->set_level(cs->line,
393 spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000394 }
395 sdd->tgl_spi = NULL;
396 }
397
398 cs = spi->controller_data;
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700399 cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
Jassi Brar230d42d2009-11-30 07:39:42 +0000400}
401
402static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
403 struct spi_transfer *xfer, int dma_mode)
404{
Jassi Brarad7de722010-01-20 13:49:44 -0700405 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000406 void __iomem *regs = sdd->regs;
407 unsigned long val;
408 int ms;
409
410 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
411 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100412 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000413
414 if (dma_mode) {
415 val = msecs_to_jiffies(ms) + 10;
416 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
417 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900418 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000419 val = msecs_to_loops(ms);
420 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900421 status = readl(regs + S3C64XX_SPI_STATUS);
422 } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000423 }
424
425 if (!val)
426 return -EIO;
427
428 if (dma_mode) {
429 u32 status;
430
431 /*
432 * DmaTx returns after simply writing data in the FIFO,
433 * w/o waiting for real transmission on the bus to finish.
434 * DmaRx returns only after Dma read data from FIFO which
435 * needs bus transmission to finish, so we don't worry if
436 * Xfer involved Rx(with or without Tx).
437 */
438 if (xfer->rx_buf == NULL) {
439 val = msecs_to_loops(10);
440 status = readl(regs + S3C64XX_SPI_STATUS);
441 while ((TX_FIFO_LVL(status, sci)
442 || !S3C64XX_SPI_ST_TX_DONE(status, sci))
443 && --val) {
444 cpu_relax();
445 status = readl(regs + S3C64XX_SPI_STATUS);
446 }
447
448 if (!val)
449 return -EIO;
450 }
451 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000452 /* If it was only Tx */
453 if (xfer->rx_buf == NULL) {
454 sdd->state &= ~TXBUSY;
455 return 0;
456 }
457
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900458 switch (sdd->cur_bpw) {
459 case 32:
460 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
461 xfer->rx_buf, xfer->len / 4);
462 break;
463 case 16:
464 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
465 xfer->rx_buf, xfer->len / 2);
466 break;
467 default:
468 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
469 xfer->rx_buf, xfer->len);
470 break;
471 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000472 sdd->state &= ~RXBUSY;
473 }
474
475 return 0;
476}
477
478static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
479 struct spi_device *spi)
480{
481 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
482
483 if (sdd->tgl_spi == spi)
484 sdd->tgl_spi = NULL;
485
Jassi Brarfa0fcde2010-01-20 13:49:45 -0700486 cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000487}
488
489static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
490{
Jassi Brarb42a81c2010-09-29 17:31:33 +0900491 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000492 void __iomem *regs = sdd->regs;
493 u32 val;
494
495 /* Disable Clock */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900496 if (sci->clk_from_cmu) {
497 clk_disable(sdd->src_clk);
498 } else {
499 val = readl(regs + S3C64XX_SPI_CLK_CFG);
500 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
501 writel(val, regs + S3C64XX_SPI_CLK_CFG);
502 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000503
504 /* Set Polarity and Phase */
505 val = readl(regs + S3C64XX_SPI_CH_CFG);
506 val &= ~(S3C64XX_SPI_CH_SLAVE |
507 S3C64XX_SPI_CPOL_L |
508 S3C64XX_SPI_CPHA_B);
509
510 if (sdd->cur_mode & SPI_CPOL)
511 val |= S3C64XX_SPI_CPOL_L;
512
513 if (sdd->cur_mode & SPI_CPHA)
514 val |= S3C64XX_SPI_CPHA_B;
515
516 writel(val, regs + S3C64XX_SPI_CH_CFG);
517
518 /* Set Channel & DMA Mode */
519 val = readl(regs + S3C64XX_SPI_MODE_CFG);
520 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
521 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
522
523 switch (sdd->cur_bpw) {
524 case 32:
525 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900526 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000527 break;
528 case 16:
529 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900530 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000531 break;
532 default:
533 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900534 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000535 break;
536 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000537
538 writel(val, regs + S3C64XX_SPI_MODE_CFG);
539
Jassi Brarb42a81c2010-09-29 17:31:33 +0900540 if (sci->clk_from_cmu) {
541 /* Configure Clock */
542 /* There is half-multiplier before the SPI */
543 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
544 /* Enable Clock */
545 clk_enable(sdd->src_clk);
546 } else {
547 /* Configure Clock */
548 val = readl(regs + S3C64XX_SPI_CLK_CFG);
549 val &= ~S3C64XX_SPI_PSR_MASK;
550 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
551 & S3C64XX_SPI_PSR_MASK);
552 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000553
Jassi Brarb42a81c2010-09-29 17:31:33 +0900554 /* Enable Clock */
555 val = readl(regs + S3C64XX_SPI_CLK_CFG);
556 val |= S3C64XX_SPI_ENCLK_ENABLE;
557 writel(val, regs + S3C64XX_SPI_CLK_CFG);
558 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000559}
560
Jassi Brar230d42d2009-11-30 07:39:42 +0000561#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
562
563static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
564 struct spi_message *msg)
565{
Jassi Brare02ddd42010-09-29 17:31:31 +0900566 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000567 struct device *dev = &sdd->pdev->dev;
568 struct spi_transfer *xfer;
569
570 if (msg->is_dma_mapped)
571 return 0;
572
573 /* First mark all xfer unmapped */
574 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
575 xfer->rx_dma = XFER_DMAADDR_INVALID;
576 xfer->tx_dma = XFER_DMAADDR_INVALID;
577 }
578
579 /* Map until end or first fail */
580 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
581
Jassi Brare02ddd42010-09-29 17:31:31 +0900582 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
583 continue;
584
Jassi Brar230d42d2009-11-30 07:39:42 +0000585 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900586 xfer->tx_dma = dma_map_single(dev,
587 (void *)xfer->tx_buf, xfer->len,
588 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000589 if (dma_mapping_error(dev, xfer->tx_dma)) {
590 dev_err(dev, "dma_map_single Tx failed\n");
591 xfer->tx_dma = XFER_DMAADDR_INVALID;
592 return -ENOMEM;
593 }
594 }
595
596 if (xfer->rx_buf != NULL) {
597 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
598 xfer->len, DMA_FROM_DEVICE);
599 if (dma_mapping_error(dev, xfer->rx_dma)) {
600 dev_err(dev, "dma_map_single Rx failed\n");
601 dma_unmap_single(dev, xfer->tx_dma,
602 xfer->len, DMA_TO_DEVICE);
603 xfer->tx_dma = XFER_DMAADDR_INVALID;
604 xfer->rx_dma = XFER_DMAADDR_INVALID;
605 return -ENOMEM;
606 }
607 }
608 }
609
610 return 0;
611}
612
613static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
614 struct spi_message *msg)
615{
Jassi Brare02ddd42010-09-29 17:31:31 +0900616 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000617 struct device *dev = &sdd->pdev->dev;
618 struct spi_transfer *xfer;
619
620 if (msg->is_dma_mapped)
621 return;
622
623 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
624
Jassi Brare02ddd42010-09-29 17:31:31 +0900625 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
626 continue;
627
Jassi Brar230d42d2009-11-30 07:39:42 +0000628 if (xfer->rx_buf != NULL
629 && xfer->rx_dma != XFER_DMAADDR_INVALID)
630 dma_unmap_single(dev, xfer->rx_dma,
631 xfer->len, DMA_FROM_DEVICE);
632
633 if (xfer->tx_buf != NULL
634 && xfer->tx_dma != XFER_DMAADDR_INVALID)
635 dma_unmap_single(dev, xfer->tx_dma,
636 xfer->len, DMA_TO_DEVICE);
637 }
638}
639
640static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
641 struct spi_message *msg)
642{
Jassi Brarad7de722010-01-20 13:49:44 -0700643 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000644 struct spi_device *spi = msg->spi;
645 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
646 struct spi_transfer *xfer;
647 int status = 0, cs_toggle = 0;
648 u32 speed;
649 u8 bpw;
650
651 /* If Master's(controller) state differs from that needed by Slave */
652 if (sdd->cur_speed != spi->max_speed_hz
653 || sdd->cur_mode != spi->mode
654 || sdd->cur_bpw != spi->bits_per_word) {
655 sdd->cur_bpw = spi->bits_per_word;
656 sdd->cur_speed = spi->max_speed_hz;
657 sdd->cur_mode = spi->mode;
658 s3c64xx_spi_config(sdd);
659 }
660
661 /* Map all the transfers if needed */
662 if (s3c64xx_spi_map_mssg(sdd, msg)) {
663 dev_err(&spi->dev,
664 "Xfer: Unable to map message buffers!\n");
665 status = -ENOMEM;
666 goto out;
667 }
668
669 /* Configure feedback delay */
670 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
671
672 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
673
674 unsigned long flags;
675 int use_dma;
676
677 INIT_COMPLETION(sdd->xfer_completion);
678
679 /* Only BPW and Speed may change across transfers */
680 bpw = xfer->bits_per_word ? : spi->bits_per_word;
681 speed = xfer->speed_hz ? : spi->max_speed_hz;
682
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900683 if (xfer->len % (bpw / 8)) {
684 dev_err(&spi->dev,
685 "Xfer length(%u) not a multiple of word size(%u)\n",
686 xfer->len, bpw / 8);
687 status = -EIO;
688 goto out;
689 }
690
Jassi Brar230d42d2009-11-30 07:39:42 +0000691 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
692 sdd->cur_bpw = bpw;
693 sdd->cur_speed = speed;
694 s3c64xx_spi_config(sdd);
695 }
696
697 /* Polling method for xfers not bigger than FIFO capacity */
698 if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
699 use_dma = 0;
700 else
701 use_dma = 1;
702
703 spin_lock_irqsave(&sdd->lock, flags);
704
705 /* Pending only which is to be done */
706 sdd->state &= ~RXBUSY;
707 sdd->state &= ~TXBUSY;
708
709 enable_datapath(sdd, spi, xfer, use_dma);
710
711 /* Slave Select */
712 enable_cs(sdd, spi);
713
714 /* Start the signals */
715 S3C64XX_SPI_ACT(sdd);
716
717 spin_unlock_irqrestore(&sdd->lock, flags);
718
719 status = wait_for_xfer(sdd, xfer, use_dma);
720
721 /* Quiese the signals */
722 S3C64XX_SPI_DEACT(sdd);
723
724 if (status) {
Joe Perches8a349d42010-02-02 07:22:13 +0000725 dev_err(&spi->dev, "I/O Error: "
726 "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
Jassi Brar230d42d2009-11-30 07:39:42 +0000727 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
728 (sdd->state & RXBUSY) ? 'f' : 'p',
729 (sdd->state & TXBUSY) ? 'f' : 'p',
730 xfer->len);
731
732 if (use_dma) {
733 if (xfer->tx_buf != NULL
734 && (sdd->state & TXBUSY))
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900735 sdd->ops->stop(sdd->tx_dma.ch);
Jassi Brar230d42d2009-11-30 07:39:42 +0000736 if (xfer->rx_buf != NULL
737 && (sdd->state & RXBUSY))
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900738 sdd->ops->stop(sdd->rx_dma.ch);
Jassi Brar230d42d2009-11-30 07:39:42 +0000739 }
740
741 goto out;
742 }
743
744 if (xfer->delay_usecs)
745 udelay(xfer->delay_usecs);
746
747 if (xfer->cs_change) {
748 /* Hint that the next mssg is gonna be
749 for the same device */
750 if (list_is_last(&xfer->transfer_list,
751 &msg->transfers))
752 cs_toggle = 1;
753 else
754 disable_cs(sdd, spi);
755 }
756
757 msg->actual_length += xfer->len;
758
759 flush_fifo(sdd);
760 }
761
762out:
763 if (!cs_toggle || status)
764 disable_cs(sdd, spi);
765 else
766 sdd->tgl_spi = spi;
767
768 s3c64xx_spi_unmap_mssg(sdd, msg);
769
770 msg->status = status;
771
772 if (msg->complete)
773 msg->complete(msg->context);
774}
775
Jassi Brar230d42d2009-11-30 07:39:42 +0000776static void s3c64xx_spi_work(struct work_struct *work)
777{
778 struct s3c64xx_spi_driver_data *sdd = container_of(work,
779 struct s3c64xx_spi_driver_data, work);
780 unsigned long flags;
781
782 /* Acquire DMA channels */
783 while (!acquire_dma(sdd))
784 msleep(10);
785
Mark Brownb97b6622011-12-04 00:58:06 +0000786 pm_runtime_get_sync(&sdd->pdev->dev);
787
Jassi Brar230d42d2009-11-30 07:39:42 +0000788 spin_lock_irqsave(&sdd->lock, flags);
789
790 while (!list_empty(&sdd->queue)
791 && !(sdd->state & SUSPND)) {
792
793 struct spi_message *msg;
794
795 msg = container_of(sdd->queue.next, struct spi_message, queue);
796
797 list_del_init(&msg->queue);
798
799 /* Set Xfer busy flag */
800 sdd->state |= SPIBUSY;
801
802 spin_unlock_irqrestore(&sdd->lock, flags);
803
804 handle_msg(sdd, msg);
805
806 spin_lock_irqsave(&sdd->lock, flags);
807
808 sdd->state &= ~SPIBUSY;
809 }
810
811 spin_unlock_irqrestore(&sdd->lock, flags);
812
813 /* Free DMA channels */
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900814 sdd->ops->release(sdd->rx_dma.ch, &s3c64xx_spi_dma_client);
815 sdd->ops->release(sdd->tx_dma.ch, &s3c64xx_spi_dma_client);
Mark Brownb97b6622011-12-04 00:58:06 +0000816
817 pm_runtime_put(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000818}
819
820static int s3c64xx_spi_transfer(struct spi_device *spi,
821 struct spi_message *msg)
822{
823 struct s3c64xx_spi_driver_data *sdd;
824 unsigned long flags;
825
826 sdd = spi_master_get_devdata(spi->master);
827
828 spin_lock_irqsave(&sdd->lock, flags);
829
830 if (sdd->state & SUSPND) {
831 spin_unlock_irqrestore(&sdd->lock, flags);
832 return -ESHUTDOWN;
833 }
834
835 msg->status = -EINPROGRESS;
836 msg->actual_length = 0;
837
838 list_add_tail(&msg->queue, &sdd->queue);
839
840 queue_work(sdd->workqueue, &sdd->work);
841
842 spin_unlock_irqrestore(&sdd->lock, flags);
843
844 return 0;
845}
846
847/*
848 * Here we only check the validity of requested configuration
849 * and save the configuration in a local data-structure.
850 * The controller is actually configured only just before we
851 * get a message to transfer.
852 */
853static int s3c64xx_spi_setup(struct spi_device *spi)
854{
855 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
856 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700857 struct s3c64xx_spi_info *sci;
Jassi Brar230d42d2009-11-30 07:39:42 +0000858 struct spi_message *msg;
Jassi Brar230d42d2009-11-30 07:39:42 +0000859 unsigned long flags;
860 int err = 0;
861
862 if (cs == NULL || cs->set_level == NULL) {
863 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
864 return -ENODEV;
865 }
866
867 sdd = spi_master_get_devdata(spi->master);
868 sci = sdd->cntrlr_info;
869
870 spin_lock_irqsave(&sdd->lock, flags);
871
872 list_for_each_entry(msg, &sdd->queue, queue) {
873 /* Is some mssg is already queued for this device */
874 if (msg->spi == spi) {
875 dev_err(&spi->dev,
876 "setup: attempt while mssg in queue!\n");
877 spin_unlock_irqrestore(&sdd->lock, flags);
878 return -EBUSY;
879 }
880 }
881
882 if (sdd->state & SUSPND) {
883 spin_unlock_irqrestore(&sdd->lock, flags);
884 dev_err(&spi->dev,
885 "setup: SPI-%d not active!\n", spi->master->bus_num);
886 return -ESHUTDOWN;
887 }
888
889 spin_unlock_irqrestore(&sdd->lock, flags);
890
891 if (spi->bits_per_word != 8
892 && spi->bits_per_word != 16
893 && spi->bits_per_word != 32) {
894 dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
895 spi->bits_per_word);
896 err = -EINVAL;
897 goto setup_exit;
898 }
899
Mark Brownb97b6622011-12-04 00:58:06 +0000900 pm_runtime_get_sync(&sdd->pdev->dev);
901
Jassi Brar230d42d2009-11-30 07:39:42 +0000902 /* Check if we can provide the requested rate */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900903 if (!sci->clk_from_cmu) {
904 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000905
Jassi Brarb42a81c2010-09-29 17:31:33 +0900906 /* Max possible */
907 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000908
Jassi Brarb42a81c2010-09-29 17:31:33 +0900909 if (spi->max_speed_hz > speed)
910 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000911
Jassi Brarb42a81c2010-09-29 17:31:33 +0900912 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
913 psr &= S3C64XX_SPI_PSR_MASK;
914 if (psr == S3C64XX_SPI_PSR_MASK)
915 psr--;
916
917 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
918 if (spi->max_speed_hz < speed) {
919 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
920 psr++;
921 } else {
922 err = -EINVAL;
923 goto setup_exit;
924 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000925 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000926
Jassi Brarb42a81c2010-09-29 17:31:33 +0900927 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
928 if (spi->max_speed_hz >= speed)
929 spi->max_speed_hz = speed;
930 else
931 err = -EINVAL;
932 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000933
Mark Brownb97b6622011-12-04 00:58:06 +0000934 pm_runtime_put(&sdd->pdev->dev);
935
Jassi Brar230d42d2009-11-30 07:39:42 +0000936setup_exit:
937
938 /* setup() returns with device de-selected */
939 disable_cs(sdd, spi);
940
941 return err;
942}
943
Mark Brownc2573122011-11-10 10:57:32 +0000944static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
945{
946 struct s3c64xx_spi_driver_data *sdd = data;
947 struct spi_master *spi = sdd->master;
948 unsigned int val;
949
950 val = readl(sdd->regs + S3C64XX_SPI_PENDING_CLR);
951
952 val &= S3C64XX_SPI_PND_RX_OVERRUN_CLR |
953 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
954 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
955 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
956
957 writel(val, sdd->regs + S3C64XX_SPI_PENDING_CLR);
958
959 if (val & S3C64XX_SPI_PND_RX_OVERRUN_CLR)
960 dev_err(&spi->dev, "RX overrun\n");
961 if (val & S3C64XX_SPI_PND_RX_UNDERRUN_CLR)
962 dev_err(&spi->dev, "RX underrun\n");
963 if (val & S3C64XX_SPI_PND_TX_OVERRUN_CLR)
964 dev_err(&spi->dev, "TX overrun\n");
965 if (val & S3C64XX_SPI_PND_TX_UNDERRUN_CLR)
966 dev_err(&spi->dev, "TX underrun\n");
967
968 return IRQ_HANDLED;
969}
970
Jassi Brar230d42d2009-11-30 07:39:42 +0000971static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
972{
Jassi Brarad7de722010-01-20 13:49:44 -0700973 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000974 void __iomem *regs = sdd->regs;
975 unsigned int val;
976
977 sdd->cur_speed = 0;
978
979 S3C64XX_SPI_DEACT(sdd);
980
981 /* Disable Interrupts - we use Polling if not DMA mode */
982 writel(0, regs + S3C64XX_SPI_INT_EN);
983
Jassi Brarb42a81c2010-09-29 17:31:33 +0900984 if (!sci->clk_from_cmu)
985 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000986 regs + S3C64XX_SPI_CLK_CFG);
987 writel(0, regs + S3C64XX_SPI_MODE_CFG);
988 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
989
990 /* Clear any irq pending bits */
991 writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
992 regs + S3C64XX_SPI_PENDING_CLR);
993
994 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
995
996 val = readl(regs + S3C64XX_SPI_MODE_CFG);
997 val &= ~S3C64XX_SPI_MODE_4BURST;
998 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
999 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1000 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1001
1002 flush_fifo(sdd);
1003}
1004
1005static int __init s3c64xx_spi_probe(struct platform_device *pdev)
1006{
1007 struct resource *mem_res, *dmatx_res, *dmarx_res;
1008 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -07001009 struct s3c64xx_spi_info *sci;
Jassi Brar230d42d2009-11-30 07:39:42 +00001010 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001011 int ret, irq;
1012 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001013
1014 if (pdev->id < 0) {
1015 dev_err(&pdev->dev,
1016 "Invalid platform device id-%d\n", pdev->id);
1017 return -ENODEV;
1018 }
1019
1020 if (pdev->dev.platform_data == NULL) {
1021 dev_err(&pdev->dev, "platform_data missing!\n");
1022 return -ENODEV;
1023 }
1024
Mark Browncc0fc0b2010-09-01 08:55:22 -06001025 sci = pdev->dev.platform_data;
1026 if (!sci->src_clk_name) {
1027 dev_err(&pdev->dev,
1028 "Board init must call s3c64xx_spi_set_info()\n");
1029 return -EINVAL;
1030 }
1031
Jassi Brar230d42d2009-11-30 07:39:42 +00001032 /* Check for availability of necessary resource */
1033
1034 dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1035 if (dmatx_res == NULL) {
1036 dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
1037 return -ENXIO;
1038 }
1039
1040 dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1041 if (dmarx_res == NULL) {
1042 dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
1043 return -ENXIO;
1044 }
1045
1046 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1047 if (mem_res == NULL) {
1048 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1049 return -ENXIO;
1050 }
1051
Mark Brownc2573122011-11-10 10:57:32 +00001052 irq = platform_get_irq(pdev, 0);
1053 if (irq < 0) {
1054 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1055 return irq;
1056 }
1057
Jassi Brar230d42d2009-11-30 07:39:42 +00001058 master = spi_alloc_master(&pdev->dev,
1059 sizeof(struct s3c64xx_spi_driver_data));
1060 if (master == NULL) {
1061 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1062 return -ENOMEM;
1063 }
1064
Jassi Brar230d42d2009-11-30 07:39:42 +00001065 platform_set_drvdata(pdev, master);
1066
1067 sdd = spi_master_get_devdata(master);
1068 sdd->master = master;
1069 sdd->cntrlr_info = sci;
1070 sdd->pdev = pdev;
1071 sdd->sfr_start = mem_res->start;
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001072 sdd->tx_dma.dmach = dmatx_res->start;
1073 sdd->tx_dma.direction = DMA_TO_DEVICE;
1074 sdd->rx_dma.dmach = dmarx_res->start;
1075 sdd->rx_dma.direction = DMA_FROM_DEVICE;
Jassi Brar230d42d2009-11-30 07:39:42 +00001076
1077 sdd->cur_bpw = 8;
1078
1079 master->bus_num = pdev->id;
1080 master->setup = s3c64xx_spi_setup;
1081 master->transfer = s3c64xx_spi_transfer;
1082 master->num_chipselect = sci->num_cs;
1083 master->dma_alignment = 8;
1084 /* the spi->mode bits understood by this driver: */
1085 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1086
1087 if (request_mem_region(mem_res->start,
1088 resource_size(mem_res), pdev->name) == NULL) {
1089 dev_err(&pdev->dev, "Req mem region failed\n");
1090 ret = -ENXIO;
1091 goto err0;
1092 }
1093
1094 sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
1095 if (sdd->regs == NULL) {
1096 dev_err(&pdev->dev, "Unable to remap IO\n");
1097 ret = -ENXIO;
1098 goto err1;
1099 }
1100
1101 if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
1102 dev_err(&pdev->dev, "Unable to config gpio\n");
1103 ret = -EBUSY;
1104 goto err2;
1105 }
1106
1107 /* Setup clocks */
1108 sdd->clk = clk_get(&pdev->dev, "spi");
1109 if (IS_ERR(sdd->clk)) {
1110 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1111 ret = PTR_ERR(sdd->clk);
1112 goto err3;
1113 }
1114
1115 if (clk_enable(sdd->clk)) {
1116 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1117 ret = -EBUSY;
1118 goto err4;
1119 }
1120
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001121 sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
1122 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001123 dev_err(&pdev->dev,
1124 "Unable to acquire clock '%s'\n", sci->src_clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001125 ret = PTR_ERR(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001126 goto err5;
1127 }
1128
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001129 if (clk_enable(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001130 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
1131 sci->src_clk_name);
1132 ret = -EBUSY;
1133 goto err6;
1134 }
1135
1136 sdd->workqueue = create_singlethread_workqueue(
1137 dev_name(master->dev.parent));
1138 if (sdd->workqueue == NULL) {
1139 dev_err(&pdev->dev, "Unable to create workqueue\n");
1140 ret = -ENOMEM;
1141 goto err7;
1142 }
1143
1144 /* Setup Deufult Mode */
1145 s3c64xx_spi_hwinit(sdd, pdev->id);
1146
1147 spin_lock_init(&sdd->lock);
1148 init_completion(&sdd->xfer_completion);
1149 INIT_WORK(&sdd->work, s3c64xx_spi_work);
1150 INIT_LIST_HEAD(&sdd->queue);
1151
Mark Brownc2573122011-11-10 10:57:32 +00001152 ret = request_irq(irq, s3c64xx_spi_irq, 0, "spi-s3c64xx", sdd);
1153 if (ret != 0) {
1154 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1155 irq, ret);
1156 goto err8;
1157 }
1158
1159 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1160 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1161 sdd->regs + S3C64XX_SPI_INT_EN);
1162
Jassi Brar230d42d2009-11-30 07:39:42 +00001163 if (spi_register_master(master)) {
1164 dev_err(&pdev->dev, "cannot register SPI master\n");
1165 ret = -EBUSY;
Mark Brownc2573122011-11-10 10:57:32 +00001166 goto err9;
Jassi Brar230d42d2009-11-30 07:39:42 +00001167 }
1168
Joe Perches8a349d42010-02-02 07:22:13 +00001169 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
1170 "with %d Slaves attached\n",
Jassi Brar230d42d2009-11-30 07:39:42 +00001171 pdev->id, master->num_chipselect);
Joe Perches8a349d42010-02-02 07:22:13 +00001172 dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
Jassi Brar230d42d2009-11-30 07:39:42 +00001173 mem_res->end, mem_res->start,
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001174 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
Jassi Brar230d42d2009-11-30 07:39:42 +00001175
Mark Brownb97b6622011-12-04 00:58:06 +00001176 pm_runtime_enable(&pdev->dev);
1177
Jassi Brar230d42d2009-11-30 07:39:42 +00001178 return 0;
1179
Mark Brownc2573122011-11-10 10:57:32 +00001180err9:
1181 free_irq(irq, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +00001182err8:
1183 destroy_workqueue(sdd->workqueue);
1184err7:
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001185 clk_disable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001186err6:
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001187 clk_put(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001188err5:
1189 clk_disable(sdd->clk);
1190err4:
1191 clk_put(sdd->clk);
1192err3:
1193err2:
1194 iounmap((void *) sdd->regs);
1195err1:
1196 release_mem_region(mem_res->start, resource_size(mem_res));
1197err0:
1198 platform_set_drvdata(pdev, NULL);
1199 spi_master_put(master);
1200
1201 return ret;
1202}
1203
1204static int s3c64xx_spi_remove(struct platform_device *pdev)
1205{
1206 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1207 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001208 struct resource *mem_res;
1209 unsigned long flags;
1210
Mark Brownb97b6622011-12-04 00:58:06 +00001211 pm_runtime_disable(&pdev->dev);
1212
Jassi Brar230d42d2009-11-30 07:39:42 +00001213 spin_lock_irqsave(&sdd->lock, flags);
1214 sdd->state |= SUSPND;
1215 spin_unlock_irqrestore(&sdd->lock, flags);
1216
1217 while (sdd->state & SPIBUSY)
1218 msleep(10);
1219
1220 spi_unregister_master(master);
1221
Mark Brownc2573122011-11-10 10:57:32 +00001222 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1223
1224 free_irq(platform_get_irq(pdev, 0), sdd);
1225
Jassi Brar230d42d2009-11-30 07:39:42 +00001226 destroy_workqueue(sdd->workqueue);
1227
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001228 clk_disable(sdd->src_clk);
1229 clk_put(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001230
1231 clk_disable(sdd->clk);
1232 clk_put(sdd->clk);
1233
1234 iounmap((void *) sdd->regs);
1235
1236 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jassi Braref6c6802010-01-20 13:49:44 -07001237 if (mem_res != NULL)
1238 release_mem_region(mem_res->start, resource_size(mem_res));
Jassi Brar230d42d2009-11-30 07:39:42 +00001239
1240 platform_set_drvdata(pdev, NULL);
1241 spi_master_put(master);
1242
1243 return 0;
1244}
1245
1246#ifdef CONFIG_PM
Mark Browne25d0bf2011-12-04 00:36:18 +00001247static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001248{
Mark Browne25d0bf2011-12-04 00:36:18 +00001249 struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
Jassi Brar230d42d2009-11-30 07:39:42 +00001250 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001251 unsigned long flags;
1252
1253 spin_lock_irqsave(&sdd->lock, flags);
1254 sdd->state |= SUSPND;
1255 spin_unlock_irqrestore(&sdd->lock, flags);
1256
1257 while (sdd->state & SPIBUSY)
1258 msleep(10);
1259
1260 /* Disable the clock */
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001261 clk_disable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001262 clk_disable(sdd->clk);
1263
1264 sdd->cur_speed = 0; /* Output Clock is stopped */
1265
1266 return 0;
1267}
1268
Mark Browne25d0bf2011-12-04 00:36:18 +00001269static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001270{
Mark Browne25d0bf2011-12-04 00:36:18 +00001271 struct platform_device *pdev = to_platform_device(dev);
1272 struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
Jassi Brar230d42d2009-11-30 07:39:42 +00001273 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001274 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001275 unsigned long flags;
1276
1277 sci->cfg_gpio(pdev);
1278
1279 /* Enable the clock */
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001280 clk_enable(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001281 clk_enable(sdd->clk);
1282
1283 s3c64xx_spi_hwinit(sdd, pdev->id);
1284
1285 spin_lock_irqsave(&sdd->lock, flags);
1286 sdd->state &= ~SUSPND;
1287 spin_unlock_irqrestore(&sdd->lock, flags);
1288
1289 return 0;
1290}
Jassi Brar230d42d2009-11-30 07:39:42 +00001291#endif /* CONFIG_PM */
1292
Mark Brownb97b6622011-12-04 00:58:06 +00001293#ifdef CONFIG_PM_RUNTIME
1294static int s3c64xx_spi_runtime_suspend(struct device *dev)
1295{
1296 struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
1297 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1298
1299 clk_disable(sdd->clk);
1300 clk_disable(sdd->src_clk);
1301
1302 return 0;
1303}
1304
1305static int s3c64xx_spi_runtime_resume(struct device *dev)
1306{
1307 struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
1308 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1309
1310 clk_enable(sdd->src_clk);
1311 clk_enable(sdd->clk);
1312
1313 return 0;
1314}
1315#endif /* CONFIG_PM_RUNTIME */
1316
Mark Browne25d0bf2011-12-04 00:36:18 +00001317static const struct dev_pm_ops s3c64xx_spi_pm = {
1318 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001319 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1320 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001321};
1322
Jassi Brar230d42d2009-11-30 07:39:42 +00001323static struct platform_driver s3c64xx_spi_driver = {
1324 .driver = {
1325 .name = "s3c64xx-spi",
1326 .owner = THIS_MODULE,
Mark Browne25d0bf2011-12-04 00:36:18 +00001327 .pm = &s3c64xx_spi_pm,
Jassi Brar230d42d2009-11-30 07:39:42 +00001328 },
1329 .remove = s3c64xx_spi_remove,
Jassi Brar230d42d2009-11-30 07:39:42 +00001330};
1331MODULE_ALIAS("platform:s3c64xx-spi");
1332
1333static int __init s3c64xx_spi_init(void)
1334{
1335 return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
1336}
Mark Brownd2a787f2010-09-07 11:29:17 +01001337subsys_initcall(s3c64xx_spi_init);
Jassi Brar230d42d2009-11-30 07:39:42 +00001338
1339static void __exit s3c64xx_spi_exit(void)
1340{
1341 platform_driver_unregister(&s3c64xx_spi_driver);
1342}
1343module_exit(s3c64xx_spi_exit);
1344
1345MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1346MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1347MODULE_LICENSE("GPL");