blob: 4615ed4311e8b8ba10c9e7d897c41cf2bbc2bba5 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
Michael Chan5049e332016-05-15 03:04:50 -040081 BCM57314,
Michael Chanc0c050c2015-10-22 16:01:17 -040082 BCM57304_VF,
83 BCM57404_VF,
84};
85
86/* indexed by enum above */
87static const struct {
88 char *name;
89} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050090 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
91 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040092 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050093 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040094 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050095 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chan5049e332016-05-15 03:04:50 -040096 { "Broadcom BCM57314 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040097 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
98 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
99};
100
101static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500102 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400103 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
104 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500105 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400106 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
107 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan5049e332016-05-15 03:04:50 -0400108 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400109#ifdef CONFIG_BNXT_SRIOV
110 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
111 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
112#endif
113 { 0 }
114};
115
116MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
117
118static const u16 bnxt_vf_req_snif[] = {
119 HWRM_FUNC_CFG,
120 HWRM_PORT_PHY_QCFG,
121 HWRM_CFA_L2_FILTER_ALLOC,
122};
123
Michael Chan25be8622016-04-05 14:09:00 -0400124static const u16 bnxt_async_events_arr[] = {
125 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
126 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400127 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chan8cbde112016-04-11 04:11:14 -0400128 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400129};
130
Michael Chanc0c050c2015-10-22 16:01:17 -0400131static bool bnxt_vf_pciid(enum board_idx idx)
132{
133 return (idx == BCM57304_VF || idx == BCM57404_VF);
134}
135
136#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
137#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
138#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
139
140#define BNXT_CP_DB_REARM(db, raw_cons) \
141 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
142
143#define BNXT_CP_DB(db, raw_cons) \
144 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
145
146#define BNXT_CP_DB_IRQ_DIS(db) \
147 writel(DB_CP_IRQ_DIS_FLAGS, db)
148
149static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
150{
151 /* Tell compiler to fetch tx indices from memory. */
152 barrier();
153
154 return bp->tx_ring_size -
155 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
156}
157
158static const u16 bnxt_lhint_arr[] = {
159 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
160 TX_BD_FLAGS_LHINT_512_TO_1023,
161 TX_BD_FLAGS_LHINT_1024_TO_2047,
162 TX_BD_FLAGS_LHINT_1024_TO_2047,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
176 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
177 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
178};
179
180static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
181{
182 struct bnxt *bp = netdev_priv(dev);
183 struct tx_bd *txbd;
184 struct tx_bd_ext *txbd1;
185 struct netdev_queue *txq;
186 int i;
187 dma_addr_t mapping;
188 unsigned int length, pad = 0;
189 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
190 u16 prod, last_frag;
191 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400192 struct bnxt_tx_ring_info *txr;
193 struct bnxt_sw_tx_bd *tx_buf;
194
195 i = skb_get_queue_mapping(skb);
196 if (unlikely(i >= bp->tx_nr_rings)) {
197 dev_kfree_skb_any(skb);
198 return NETDEV_TX_OK;
199 }
200
Michael Chanb6ab4b02016-01-02 23:44:59 -0500201 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400202 txq = netdev_get_tx_queue(dev, i);
203 prod = txr->tx_prod;
204
205 free_size = bnxt_tx_avail(bp, txr);
206 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
207 netif_tx_stop_queue(txq);
208 return NETDEV_TX_BUSY;
209 }
210
211 length = skb->len;
212 len = skb_headlen(skb);
213 last_frag = skb_shinfo(skb)->nr_frags;
214
215 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
216
217 txbd->tx_bd_opaque = prod;
218
219 tx_buf = &txr->tx_buf_ring[prod];
220 tx_buf->skb = skb;
221 tx_buf->nr_frags = last_frag;
222
223 vlan_tag_flags = 0;
224 cfa_action = 0;
225 if (skb_vlan_tag_present(skb)) {
226 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
227 skb_vlan_tag_get(skb);
228 /* Currently supports 8021Q, 8021AD vlan offloads
229 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
230 */
231 if (skb->vlan_proto == htons(ETH_P_8021Q))
232 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
233 }
234
235 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500236 struct tx_push_buffer *tx_push_buf = txr->tx_push;
237 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
238 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
239 void *pdata = tx_push_buf->data;
240 u64 *end;
241 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400242
243 /* Set COAL_NOW to be ready quickly for the next push */
244 tx_push->tx_bd_len_flags_type =
245 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
246 TX_BD_TYPE_LONG_TX_BD |
247 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
248 TX_BD_FLAGS_COAL_NOW |
249 TX_BD_FLAGS_PACKET_END |
250 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
251
252 if (skb->ip_summed == CHECKSUM_PARTIAL)
253 tx_push1->tx_bd_hsize_lflags =
254 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
255 else
256 tx_push1->tx_bd_hsize_lflags = 0;
257
258 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
259 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
260
Michael Chanfbb0fa82016-02-22 02:10:26 -0500261 end = pdata + length;
262 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500263 *end = 0;
264
Michael Chanc0c050c2015-10-22 16:01:17 -0400265 skb_copy_from_linear_data(skb, pdata, len);
266 pdata += len;
267 for (j = 0; j < last_frag; j++) {
268 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
269 void *fptr;
270
271 fptr = skb_frag_address_safe(frag);
272 if (!fptr)
273 goto normal_tx;
274
275 memcpy(pdata, fptr, skb_frag_size(frag));
276 pdata += skb_frag_size(frag);
277 }
278
Michael Chan4419dbe2016-02-10 17:33:49 -0500279 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
280 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400281 prod = NEXT_TX(prod);
282 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
283 memcpy(txbd, tx_push1, sizeof(*txbd));
284 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500285 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400286 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
287 txr->tx_prod = prod;
288
Michael Chanb9a84602016-06-06 02:37:14 -0400289 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400290 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400291 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400292
Michael Chan4419dbe2016-02-10 17:33:49 -0500293 push_len = (length + sizeof(*tx_push) + 7) / 8;
294 if (push_len > 16) {
295 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
296 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
297 push_len - 16);
298 } else {
299 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
300 push_len);
301 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400302
Michael Chanc0c050c2015-10-22 16:01:17 -0400303 goto tx_done;
304 }
305
306normal_tx:
307 if (length < BNXT_MIN_PKT_SIZE) {
308 pad = BNXT_MIN_PKT_SIZE - length;
309 if (skb_pad(skb, pad)) {
310 /* SKB already freed. */
311 tx_buf->skb = NULL;
312 return NETDEV_TX_OK;
313 }
314 length = BNXT_MIN_PKT_SIZE;
315 }
316
317 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
318
319 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
320 dev_kfree_skb_any(skb);
321 tx_buf->skb = NULL;
322 return NETDEV_TX_OK;
323 }
324
325 dma_unmap_addr_set(tx_buf, mapping, mapping);
326 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
327 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
328
329 txbd->tx_bd_haddr = cpu_to_le64(mapping);
330
331 prod = NEXT_TX(prod);
332 txbd1 = (struct tx_bd_ext *)
333 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
334
335 txbd1->tx_bd_hsize_lflags = 0;
336 if (skb_is_gso(skb)) {
337 u32 hdr_len;
338
339 if (skb->encapsulation)
340 hdr_len = skb_inner_network_offset(skb) +
341 skb_inner_network_header_len(skb) +
342 inner_tcp_hdrlen(skb);
343 else
344 hdr_len = skb_transport_offset(skb) +
345 tcp_hdrlen(skb);
346
347 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
348 TX_BD_FLAGS_T_IPID |
349 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
350 length = skb_shinfo(skb)->gso_size;
351 txbd1->tx_bd_mss = cpu_to_le32(length);
352 length += hdr_len;
353 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
354 txbd1->tx_bd_hsize_lflags =
355 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
356 txbd1->tx_bd_mss = 0;
357 }
358
359 length >>= 9;
360 flags |= bnxt_lhint_arr[length];
361 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
362
363 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
364 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
365 for (i = 0; i < last_frag; i++) {
366 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
367
368 prod = NEXT_TX(prod);
369 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
370
371 len = skb_frag_size(frag);
372 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
373 DMA_TO_DEVICE);
374
375 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
376 goto tx_dma_error;
377
378 tx_buf = &txr->tx_buf_ring[prod];
379 dma_unmap_addr_set(tx_buf, mapping, mapping);
380
381 txbd->tx_bd_haddr = cpu_to_le64(mapping);
382
383 flags = len << TX_BD_LEN_SHIFT;
384 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
385 }
386
387 flags &= ~TX_BD_LEN;
388 txbd->tx_bd_len_flags_type =
389 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
390 TX_BD_FLAGS_PACKET_END);
391
392 netdev_tx_sent_queue(txq, skb->len);
393
394 /* Sync BD data before updating doorbell */
395 wmb();
396
397 prod = NEXT_TX(prod);
398 txr->tx_prod = prod;
399
400 writel(DB_KEY_TX | prod, txr->tx_doorbell);
401 writel(DB_KEY_TX | prod, txr->tx_doorbell);
402
403tx_done:
404
405 mmiowb();
406
407 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
408 netif_tx_stop_queue(txq);
409
410 /* netif_tx_stop_queue() must be done before checking
411 * tx index in bnxt_tx_avail() below, because in
412 * bnxt_tx_int(), we update tx index before checking for
413 * netif_tx_queue_stopped().
414 */
415 smp_mb();
416 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
417 netif_tx_wake_queue(txq);
418 }
419 return NETDEV_TX_OK;
420
421tx_dma_error:
422 last_frag = i;
423
424 /* start back at beginning and unmap skb */
425 prod = txr->tx_prod;
426 tx_buf = &txr->tx_buf_ring[prod];
427 tx_buf->skb = NULL;
428 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
429 skb_headlen(skb), PCI_DMA_TODEVICE);
430 prod = NEXT_TX(prod);
431
432 /* unmap remaining mapped pages */
433 for (i = 0; i < last_frag; i++) {
434 prod = NEXT_TX(prod);
435 tx_buf = &txr->tx_buf_ring[prod];
436 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
437 skb_frag_size(&skb_shinfo(skb)->frags[i]),
438 PCI_DMA_TODEVICE);
439 }
440
441 dev_kfree_skb_any(skb);
442 return NETDEV_TX_OK;
443}
444
445static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
446{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500447 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500448 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400449 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
450 u16 cons = txr->tx_cons;
451 struct pci_dev *pdev = bp->pdev;
452 int i;
453 unsigned int tx_bytes = 0;
454
455 for (i = 0; i < nr_pkts; i++) {
456 struct bnxt_sw_tx_bd *tx_buf;
457 struct sk_buff *skb;
458 int j, last;
459
460 tx_buf = &txr->tx_buf_ring[cons];
461 cons = NEXT_TX(cons);
462 skb = tx_buf->skb;
463 tx_buf->skb = NULL;
464
465 if (tx_buf->is_push) {
466 tx_buf->is_push = 0;
467 goto next_tx_int;
468 }
469
470 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
471 skb_headlen(skb), PCI_DMA_TODEVICE);
472 last = tx_buf->nr_frags;
473
474 for (j = 0; j < last; j++) {
475 cons = NEXT_TX(cons);
476 tx_buf = &txr->tx_buf_ring[cons];
477 dma_unmap_page(
478 &pdev->dev,
479 dma_unmap_addr(tx_buf, mapping),
480 skb_frag_size(&skb_shinfo(skb)->frags[j]),
481 PCI_DMA_TODEVICE);
482 }
483
484next_tx_int:
485 cons = NEXT_TX(cons);
486
487 tx_bytes += skb->len;
488 dev_kfree_skb_any(skb);
489 }
490
491 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
492 txr->tx_cons = cons;
493
494 /* Need to make the tx_cons update visible to bnxt_start_xmit()
495 * before checking for netif_tx_queue_stopped(). Without the
496 * memory barrier, there is a small possibility that bnxt_start_xmit()
497 * will miss it and cause the queue to be stopped forever.
498 */
499 smp_mb();
500
501 if (unlikely(netif_tx_queue_stopped(txq)) &&
502 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
503 __netif_tx_lock(txq, smp_processor_id());
504 if (netif_tx_queue_stopped(txq) &&
505 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
506 txr->dev_state != BNXT_DEV_STATE_CLOSING)
507 netif_tx_wake_queue(txq);
508 __netif_tx_unlock(txq);
509 }
510}
511
512static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
513 gfp_t gfp)
514{
515 u8 *data;
516 struct pci_dev *pdev = bp->pdev;
517
518 data = kmalloc(bp->rx_buf_size, gfp);
519 if (!data)
520 return NULL;
521
522 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
523 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
524
525 if (dma_mapping_error(&pdev->dev, *mapping)) {
526 kfree(data);
527 data = NULL;
528 }
529 return data;
530}
531
532static inline int bnxt_alloc_rx_data(struct bnxt *bp,
533 struct bnxt_rx_ring_info *rxr,
534 u16 prod, gfp_t gfp)
535{
536 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
537 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
538 u8 *data;
539 dma_addr_t mapping;
540
541 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
542 if (!data)
543 return -ENOMEM;
544
545 rx_buf->data = data;
546 dma_unmap_addr_set(rx_buf, mapping, mapping);
547
548 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
549
550 return 0;
551}
552
553static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
554 u8 *data)
555{
556 u16 prod = rxr->rx_prod;
557 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
558 struct rx_bd *cons_bd, *prod_bd;
559
560 prod_rx_buf = &rxr->rx_buf_ring[prod];
561 cons_rx_buf = &rxr->rx_buf_ring[cons];
562
563 prod_rx_buf->data = data;
564
565 dma_unmap_addr_set(prod_rx_buf, mapping,
566 dma_unmap_addr(cons_rx_buf, mapping));
567
568 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
569 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
570
571 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
572}
573
574static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
575{
576 u16 next, max = rxr->rx_agg_bmap_size;
577
578 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
579 if (next >= max)
580 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
581 return next;
582}
583
584static inline int bnxt_alloc_rx_page(struct bnxt *bp,
585 struct bnxt_rx_ring_info *rxr,
586 u16 prod, gfp_t gfp)
587{
588 struct rx_bd *rxbd =
589 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
590 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
591 struct pci_dev *pdev = bp->pdev;
592 struct page *page;
593 dma_addr_t mapping;
594 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400595 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400596
Michael Chan89d0a062016-04-25 02:30:51 -0400597 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
598 page = rxr->rx_page;
599 if (!page) {
600 page = alloc_page(gfp);
601 if (!page)
602 return -ENOMEM;
603 rxr->rx_page = page;
604 rxr->rx_page_offset = 0;
605 }
606 offset = rxr->rx_page_offset;
607 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
608 if (rxr->rx_page_offset == PAGE_SIZE)
609 rxr->rx_page = NULL;
610 else
611 get_page(page);
612 } else {
613 page = alloc_page(gfp);
614 if (!page)
615 return -ENOMEM;
616 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400617
Michael Chan89d0a062016-04-25 02:30:51 -0400618 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400619 PCI_DMA_FROMDEVICE);
620 if (dma_mapping_error(&pdev->dev, mapping)) {
621 __free_page(page);
622 return -EIO;
623 }
624
625 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
626 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
627
628 __set_bit(sw_prod, rxr->rx_agg_bmap);
629 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
630 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
631
632 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400633 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400634 rx_agg_buf->mapping = mapping;
635 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
636 rxbd->rx_bd_opaque = sw_prod;
637 return 0;
638}
639
640static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
641 u32 agg_bufs)
642{
643 struct bnxt *bp = bnapi->bp;
644 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500645 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400646 u16 prod = rxr->rx_agg_prod;
647 u16 sw_prod = rxr->rx_sw_agg_prod;
648 u32 i;
649
650 for (i = 0; i < agg_bufs; i++) {
651 u16 cons;
652 struct rx_agg_cmp *agg;
653 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
654 struct rx_bd *prod_bd;
655 struct page *page;
656
657 agg = (struct rx_agg_cmp *)
658 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
659 cons = agg->rx_agg_cmp_opaque;
660 __clear_bit(cons, rxr->rx_agg_bmap);
661
662 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
663 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
664
665 __set_bit(sw_prod, rxr->rx_agg_bmap);
666 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
667 cons_rx_buf = &rxr->rx_agg_ring[cons];
668
669 /* It is possible for sw_prod to be equal to cons, so
670 * set cons_rx_buf->page to NULL first.
671 */
672 page = cons_rx_buf->page;
673 cons_rx_buf->page = NULL;
674 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400675 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400676
677 prod_rx_buf->mapping = cons_rx_buf->mapping;
678
679 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
680
681 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
682 prod_bd->rx_bd_opaque = sw_prod;
683
684 prod = NEXT_RX_AGG(prod);
685 sw_prod = NEXT_RX_AGG(sw_prod);
686 cp_cons = NEXT_CMP(cp_cons);
687 }
688 rxr->rx_agg_prod = prod;
689 rxr->rx_sw_agg_prod = sw_prod;
690}
691
692static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
693 struct bnxt_rx_ring_info *rxr, u16 cons,
694 u16 prod, u8 *data, dma_addr_t dma_addr,
695 unsigned int len)
696{
697 int err;
698 struct sk_buff *skb;
699
700 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
701 if (unlikely(err)) {
702 bnxt_reuse_rx_data(rxr, cons, data);
703 return NULL;
704 }
705
706 skb = build_skb(data, 0);
707 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
708 PCI_DMA_FROMDEVICE);
709 if (!skb) {
710 kfree(data);
711 return NULL;
712 }
713
714 skb_reserve(skb, BNXT_RX_OFFSET);
715 skb_put(skb, len);
716 return skb;
717}
718
719static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
720 struct sk_buff *skb, u16 cp_cons,
721 u32 agg_bufs)
722{
723 struct pci_dev *pdev = bp->pdev;
724 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500725 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400726 u16 prod = rxr->rx_agg_prod;
727 u32 i;
728
729 for (i = 0; i < agg_bufs; i++) {
730 u16 cons, frag_len;
731 struct rx_agg_cmp *agg;
732 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
733 struct page *page;
734 dma_addr_t mapping;
735
736 agg = (struct rx_agg_cmp *)
737 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
738 cons = agg->rx_agg_cmp_opaque;
739 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
740 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
741
742 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400743 skb_fill_page_desc(skb, i, cons_rx_buf->page,
744 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400745 __clear_bit(cons, rxr->rx_agg_bmap);
746
747 /* It is possible for bnxt_alloc_rx_page() to allocate
748 * a sw_prod index that equals the cons index, so we
749 * need to clear the cons entry now.
750 */
751 mapping = dma_unmap_addr(cons_rx_buf, mapping);
752 page = cons_rx_buf->page;
753 cons_rx_buf->page = NULL;
754
755 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
756 struct skb_shared_info *shinfo;
757 unsigned int nr_frags;
758
759 shinfo = skb_shinfo(skb);
760 nr_frags = --shinfo->nr_frags;
761 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
762
763 dev_kfree_skb(skb);
764
765 cons_rx_buf->page = page;
766
767 /* Update prod since possibly some pages have been
768 * allocated already.
769 */
770 rxr->rx_agg_prod = prod;
771 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
772 return NULL;
773 }
774
Michael Chan2839f282016-04-25 02:30:50 -0400775 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400776 PCI_DMA_FROMDEVICE);
777
778 skb->data_len += frag_len;
779 skb->len += frag_len;
780 skb->truesize += PAGE_SIZE;
781
782 prod = NEXT_RX_AGG(prod);
783 cp_cons = NEXT_CMP(cp_cons);
784 }
785 rxr->rx_agg_prod = prod;
786 return skb;
787}
788
789static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
790 u8 agg_bufs, u32 *raw_cons)
791{
792 u16 last;
793 struct rx_agg_cmp *agg;
794
795 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
796 last = RING_CMP(*raw_cons);
797 agg = (struct rx_agg_cmp *)
798 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
799 return RX_AGG_CMP_VALID(agg, *raw_cons);
800}
801
802static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
803 unsigned int len,
804 dma_addr_t mapping)
805{
806 struct bnxt *bp = bnapi->bp;
807 struct pci_dev *pdev = bp->pdev;
808 struct sk_buff *skb;
809
810 skb = napi_alloc_skb(&bnapi->napi, len);
811 if (!skb)
812 return NULL;
813
814 dma_sync_single_for_cpu(&pdev->dev, mapping,
815 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
816
817 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
818
819 dma_sync_single_for_device(&pdev->dev, mapping,
820 bp->rx_copy_thresh,
821 PCI_DMA_FROMDEVICE);
822
823 skb_put(skb, len);
824 return skb;
825}
826
Michael Chanfa7e2812016-05-10 19:18:00 -0400827static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
828 u32 *raw_cons, void *cmp)
829{
830 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
831 struct rx_cmp *rxcmp = cmp;
832 u32 tmp_raw_cons = *raw_cons;
833 u8 cmp_type, agg_bufs = 0;
834
835 cmp_type = RX_CMP_TYPE(rxcmp);
836
837 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
838 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
839 RX_CMP_AGG_BUFS) >>
840 RX_CMP_AGG_BUFS_SHIFT;
841 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
842 struct rx_tpa_end_cmp *tpa_end = cmp;
843
844 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
845 RX_TPA_END_CMP_AGG_BUFS) >>
846 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
847 }
848
849 if (agg_bufs) {
850 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
851 return -EBUSY;
852 }
853 *raw_cons = tmp_raw_cons;
854 return 0;
855}
856
857static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
858{
859 if (!rxr->bnapi->in_reset) {
860 rxr->bnapi->in_reset = true;
861 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
862 schedule_work(&bp->sp_task);
863 }
864 rxr->rx_next_cons = 0xffff;
865}
866
Michael Chanc0c050c2015-10-22 16:01:17 -0400867static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
868 struct rx_tpa_start_cmp *tpa_start,
869 struct rx_tpa_start_cmp_ext *tpa_start1)
870{
871 u8 agg_id = TPA_START_AGG_ID(tpa_start);
872 u16 cons, prod;
873 struct bnxt_tpa_info *tpa_info;
874 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
875 struct rx_bd *prod_bd;
876 dma_addr_t mapping;
877
878 cons = tpa_start->rx_tpa_start_cmp_opaque;
879 prod = rxr->rx_prod;
880 cons_rx_buf = &rxr->rx_buf_ring[cons];
881 prod_rx_buf = &rxr->rx_buf_ring[prod];
882 tpa_info = &rxr->rx_tpa[agg_id];
883
Michael Chanfa7e2812016-05-10 19:18:00 -0400884 if (unlikely(cons != rxr->rx_next_cons)) {
885 bnxt_sched_reset(bp, rxr);
886 return;
887 }
888
Michael Chanc0c050c2015-10-22 16:01:17 -0400889 prod_rx_buf->data = tpa_info->data;
890
891 mapping = tpa_info->mapping;
892 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
893
894 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
895
896 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
897
898 tpa_info->data = cons_rx_buf->data;
899 cons_rx_buf->data = NULL;
900 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
901
902 tpa_info->len =
903 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
904 RX_TPA_START_CMP_LEN_SHIFT;
905 if (likely(TPA_START_HASH_VALID(tpa_start))) {
906 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
907
908 tpa_info->hash_type = PKT_HASH_TYPE_L4;
909 tpa_info->gso_type = SKB_GSO_TCPV4;
910 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
911 if (hash_type == 3)
912 tpa_info->gso_type = SKB_GSO_TCPV6;
913 tpa_info->rss_hash =
914 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
915 } else {
916 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
917 tpa_info->gso_type = 0;
918 if (netif_msg_rx_err(bp))
919 netdev_warn(bp->dev, "TPA packet without valid hash\n");
920 }
921 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
922 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
923
924 rxr->rx_prod = NEXT_RX(prod);
925 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400926 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400927 cons_rx_buf = &rxr->rx_buf_ring[cons];
928
929 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
930 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
931 cons_rx_buf->data = NULL;
932}
933
934static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
935 u16 cp_cons, u32 agg_bufs)
936{
937 if (agg_bufs)
938 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
939}
940
941#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
942#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
943
944static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
945 struct rx_tpa_end_cmp *tpa_end,
946 struct rx_tpa_end_cmp_ext *tpa_end1,
947 struct sk_buff *skb)
948{
Michael Chand1611c32015-10-25 22:27:57 -0400949#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400950 struct tcphdr *th;
951 int payload_off, tcp_opt_len = 0;
952 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500953 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400954
Michael Chan27e24182015-12-27 18:19:23 -0500955 segs = TPA_END_TPA_SEGS(tpa_end);
956 if (segs == 1)
957 return skb;
958
959 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400960 skb_shinfo(skb)->gso_size =
961 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
962 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
963 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
964 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
965 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
966 if (TPA_END_GRO_TS(tpa_end))
967 tcp_opt_len = 12;
968
Michael Chanc0c050c2015-10-22 16:01:17 -0400969 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
970 struct iphdr *iph;
971
972 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
973 ETH_HLEN;
974 skb_set_network_header(skb, nw_off);
975 iph = ip_hdr(skb);
976 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
977 len = skb->len - skb_transport_offset(skb);
978 th = tcp_hdr(skb);
979 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
980 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
981 struct ipv6hdr *iph;
982
983 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
984 ETH_HLEN;
985 skb_set_network_header(skb, nw_off);
986 iph = ipv6_hdr(skb);
987 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
988 len = skb->len - skb_transport_offset(skb);
989 th = tcp_hdr(skb);
990 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
991 } else {
992 dev_kfree_skb_any(skb);
993 return NULL;
994 }
995 tcp_gro_complete(skb);
996
997 if (nw_off) { /* tunnel */
998 struct udphdr *uh = NULL;
999
1000 if (skb->protocol == htons(ETH_P_IP)) {
1001 struct iphdr *iph = (struct iphdr *)skb->data;
1002
1003 if (iph->protocol == IPPROTO_UDP)
1004 uh = (struct udphdr *)(iph + 1);
1005 } else {
1006 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1007
1008 if (iph->nexthdr == IPPROTO_UDP)
1009 uh = (struct udphdr *)(iph + 1);
1010 }
1011 if (uh) {
1012 if (uh->check)
1013 skb_shinfo(skb)->gso_type |=
1014 SKB_GSO_UDP_TUNNEL_CSUM;
1015 else
1016 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1017 }
1018 }
1019#endif
1020 return skb;
1021}
1022
1023static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1024 struct bnxt_napi *bnapi,
1025 u32 *raw_cons,
1026 struct rx_tpa_end_cmp *tpa_end,
1027 struct rx_tpa_end_cmp_ext *tpa_end1,
1028 bool *agg_event)
1029{
1030 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001031 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001032 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1033 u8 *data, agg_bufs;
1034 u16 cp_cons = RING_CMP(*raw_cons);
1035 unsigned int len;
1036 struct bnxt_tpa_info *tpa_info;
1037 dma_addr_t mapping;
1038 struct sk_buff *skb;
1039
Michael Chanfa7e2812016-05-10 19:18:00 -04001040 if (unlikely(bnapi->in_reset)) {
1041 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1042
1043 if (rc < 0)
1044 return ERR_PTR(-EBUSY);
1045 return NULL;
1046 }
1047
Michael Chanc0c050c2015-10-22 16:01:17 -04001048 tpa_info = &rxr->rx_tpa[agg_id];
1049 data = tpa_info->data;
1050 prefetch(data);
1051 len = tpa_info->len;
1052 mapping = tpa_info->mapping;
1053
1054 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1055 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1056
1057 if (agg_bufs) {
1058 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1059 return ERR_PTR(-EBUSY);
1060
1061 *agg_event = true;
1062 cp_cons = NEXT_CMP(cp_cons);
1063 }
1064
1065 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1066 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1067 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1068 agg_bufs, (int)MAX_SKB_FRAGS);
1069 return NULL;
1070 }
1071
1072 if (len <= bp->rx_copy_thresh) {
1073 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1074 if (!skb) {
1075 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1076 return NULL;
1077 }
1078 } else {
1079 u8 *new_data;
1080 dma_addr_t new_mapping;
1081
1082 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1083 if (!new_data) {
1084 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1085 return NULL;
1086 }
1087
1088 tpa_info->data = new_data;
1089 tpa_info->mapping = new_mapping;
1090
1091 skb = build_skb(data, 0);
1092 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1093 PCI_DMA_FROMDEVICE);
1094
1095 if (!skb) {
1096 kfree(data);
1097 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1098 return NULL;
1099 }
1100 skb_reserve(skb, BNXT_RX_OFFSET);
1101 skb_put(skb, len);
1102 }
1103
1104 if (agg_bufs) {
1105 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1106 if (!skb) {
1107 /* Page reuse already handled by bnxt_rx_pages(). */
1108 return NULL;
1109 }
1110 }
1111 skb->protocol = eth_type_trans(skb, bp->dev);
1112
1113 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1114 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1115
1116 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1117 netdev_features_t features = skb->dev->features;
1118 u16 vlan_proto = tpa_info->metadata >>
1119 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1120
1121 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1122 vlan_proto == ETH_P_8021Q) ||
1123 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1124 vlan_proto == ETH_P_8021AD)) {
1125 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1126 tpa_info->metadata &
1127 RX_CMP_FLAGS2_METADATA_VID_MASK);
1128 }
1129 }
1130
1131 skb_checksum_none_assert(skb);
1132 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1133 skb->ip_summed = CHECKSUM_UNNECESSARY;
1134 skb->csum_level =
1135 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1136 }
1137
1138 if (TPA_END_GRO(tpa_end))
1139 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1140
1141 return skb;
1142}
1143
1144/* returns the following:
1145 * 1 - 1 packet successfully received
1146 * 0 - successful TPA_START, packet not completed yet
1147 * -EBUSY - completion ring does not have all the agg buffers yet
1148 * -ENOMEM - packet aborted due to out of memory
1149 * -EIO - packet aborted due to hw error indicated in BD
1150 */
1151static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1152 bool *agg_event)
1153{
1154 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001155 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001156 struct net_device *dev = bp->dev;
1157 struct rx_cmp *rxcmp;
1158 struct rx_cmp_ext *rxcmp1;
1159 u32 tmp_raw_cons = *raw_cons;
1160 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1161 struct bnxt_sw_rx_bd *rx_buf;
1162 unsigned int len;
1163 u8 *data, agg_bufs, cmp_type;
1164 dma_addr_t dma_addr;
1165 struct sk_buff *skb;
1166 int rc = 0;
1167
1168 rxcmp = (struct rx_cmp *)
1169 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1170
1171 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1172 cp_cons = RING_CMP(tmp_raw_cons);
1173 rxcmp1 = (struct rx_cmp_ext *)
1174 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1175
1176 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1177 return -EBUSY;
1178
1179 cmp_type = RX_CMP_TYPE(rxcmp);
1180
1181 prod = rxr->rx_prod;
1182
1183 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1184 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1185 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1186
1187 goto next_rx_no_prod;
1188
1189 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1190 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1191 (struct rx_tpa_end_cmp *)rxcmp,
1192 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1193 agg_event);
1194
1195 if (unlikely(IS_ERR(skb)))
1196 return -EBUSY;
1197
1198 rc = -ENOMEM;
1199 if (likely(skb)) {
1200 skb_record_rx_queue(skb, bnapi->index);
1201 skb_mark_napi_id(skb, &bnapi->napi);
1202 if (bnxt_busy_polling(bnapi))
1203 netif_receive_skb(skb);
1204 else
1205 napi_gro_receive(&bnapi->napi, skb);
1206 rc = 1;
1207 }
1208 goto next_rx_no_prod;
1209 }
1210
1211 cons = rxcmp->rx_cmp_opaque;
1212 rx_buf = &rxr->rx_buf_ring[cons];
1213 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001214 if (unlikely(cons != rxr->rx_next_cons)) {
1215 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1216
1217 bnxt_sched_reset(bp, rxr);
1218 return rc1;
1219 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001220 prefetch(data);
1221
1222 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1223 RX_CMP_AGG_BUFS_SHIFT;
1224
1225 if (agg_bufs) {
1226 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1227 return -EBUSY;
1228
1229 cp_cons = NEXT_CMP(cp_cons);
1230 *agg_event = true;
1231 }
1232
1233 rx_buf->data = NULL;
1234 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1235 bnxt_reuse_rx_data(rxr, cons, data);
1236 if (agg_bufs)
1237 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1238
1239 rc = -EIO;
1240 goto next_rx;
1241 }
1242
1243 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1244 dma_addr = dma_unmap_addr(rx_buf, mapping);
1245
1246 if (len <= bp->rx_copy_thresh) {
1247 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1248 bnxt_reuse_rx_data(rxr, cons, data);
1249 if (!skb) {
1250 rc = -ENOMEM;
1251 goto next_rx;
1252 }
1253 } else {
1254 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1255 if (!skb) {
1256 rc = -ENOMEM;
1257 goto next_rx;
1258 }
1259 }
1260
1261 if (agg_bufs) {
1262 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1263 if (!skb) {
1264 rc = -ENOMEM;
1265 goto next_rx;
1266 }
1267 }
1268
1269 if (RX_CMP_HASH_VALID(rxcmp)) {
1270 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1271 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1272
1273 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1274 if (hash_type != 1 && hash_type != 3)
1275 type = PKT_HASH_TYPE_L3;
1276 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1277 }
1278
1279 skb->protocol = eth_type_trans(skb, dev);
1280
1281 if (rxcmp1->rx_cmp_flags2 &
1282 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1283 netdev_features_t features = skb->dev->features;
1284 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1285 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1286
1287 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1288 vlan_proto == ETH_P_8021Q) ||
1289 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1290 vlan_proto == ETH_P_8021AD))
1291 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1292 meta_data &
1293 RX_CMP_FLAGS2_METADATA_VID_MASK);
1294 }
1295
1296 skb_checksum_none_assert(skb);
1297 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1298 if (dev->features & NETIF_F_RXCSUM) {
1299 skb->ip_summed = CHECKSUM_UNNECESSARY;
1300 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1301 }
1302 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001303 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1304 if (dev->features & NETIF_F_RXCSUM)
1305 cpr->rx_l4_csum_errors++;
1306 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001307 }
1308
1309 skb_record_rx_queue(skb, bnapi->index);
1310 skb_mark_napi_id(skb, &bnapi->napi);
1311 if (bnxt_busy_polling(bnapi))
1312 netif_receive_skb(skb);
1313 else
1314 napi_gro_receive(&bnapi->napi, skb);
1315 rc = 1;
1316
1317next_rx:
1318 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001319 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001320
1321next_rx_no_prod:
1322 *raw_cons = tmp_raw_cons;
1323
1324 return rc;
1325}
1326
Michael Chan4bb13ab2016-04-05 14:09:01 -04001327#define BNXT_GET_EVENT_PORT(data) \
1328 ((data) & \
1329 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1330
Michael Chanc0c050c2015-10-22 16:01:17 -04001331static int bnxt_async_event_process(struct bnxt *bp,
1332 struct hwrm_async_event_cmpl *cmpl)
1333{
1334 u16 event_id = le16_to_cpu(cmpl->event_id);
1335
1336 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1337 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001338 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1339 u32 data1 = le32_to_cpu(cmpl->event_data1);
1340 struct bnxt_link_info *link_info = &bp->link_info;
1341
1342 if (BNXT_VF(bp))
1343 goto async_event_process_exit;
1344 if (data1 & 0x20000) {
1345 u16 fw_speed = link_info->force_link_speed;
1346 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1347
1348 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1349 speed);
1350 }
1351 /* fall thru */
1352 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001353 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1354 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001355 break;
1356 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1357 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001358 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001359 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1360 u32 data1 = le32_to_cpu(cmpl->event_data1);
1361 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1362
1363 if (BNXT_VF(bp))
1364 break;
1365
1366 if (bp->pf.port_id != port_id)
1367 break;
1368
Michael Chan4bb13ab2016-04-05 14:09:01 -04001369 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1370 break;
1371 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001372 default:
1373 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1374 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001375 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001376 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001377 schedule_work(&bp->sp_task);
1378async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001379 return 0;
1380}
1381
1382static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1383{
1384 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1385 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1386 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1387 (struct hwrm_fwd_req_cmpl *)txcmp;
1388
1389 switch (cmpl_type) {
1390 case CMPL_BASE_TYPE_HWRM_DONE:
1391 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1392 if (seq_id == bp->hwrm_intr_seq_id)
1393 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1394 else
1395 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1396 break;
1397
1398 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1399 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1400
1401 if ((vf_id < bp->pf.first_vf_id) ||
1402 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1403 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1404 vf_id);
1405 return -EINVAL;
1406 }
1407
1408 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1409 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1410 schedule_work(&bp->sp_task);
1411 break;
1412
1413 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1414 bnxt_async_event_process(bp,
1415 (struct hwrm_async_event_cmpl *)txcmp);
1416
1417 default:
1418 break;
1419 }
1420
1421 return 0;
1422}
1423
1424static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1425{
1426 struct bnxt_napi *bnapi = dev_instance;
1427 struct bnxt *bp = bnapi->bp;
1428 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1429 u32 cons = RING_CMP(cpr->cp_raw_cons);
1430
1431 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1432 napi_schedule(&bnapi->napi);
1433 return IRQ_HANDLED;
1434}
1435
1436static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1437{
1438 u32 raw_cons = cpr->cp_raw_cons;
1439 u16 cons = RING_CMP(raw_cons);
1440 struct tx_cmp *txcmp;
1441
1442 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1443
1444 return TX_CMP_VALID(txcmp, raw_cons);
1445}
1446
Michael Chanc0c050c2015-10-22 16:01:17 -04001447static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1448{
1449 struct bnxt_napi *bnapi = dev_instance;
1450 struct bnxt *bp = bnapi->bp;
1451 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1452 u32 cons = RING_CMP(cpr->cp_raw_cons);
1453 u32 int_status;
1454
1455 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1456
1457 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001458 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001459 /* return if erroneous interrupt */
1460 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1461 return IRQ_NONE;
1462 }
1463
1464 /* disable ring IRQ */
1465 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1466
1467 /* Return here if interrupt is shared and is disabled. */
1468 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1469 return IRQ_HANDLED;
1470
1471 napi_schedule(&bnapi->napi);
1472 return IRQ_HANDLED;
1473}
1474
1475static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1476{
1477 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1478 u32 raw_cons = cpr->cp_raw_cons;
1479 u32 cons;
1480 int tx_pkts = 0;
1481 int rx_pkts = 0;
1482 bool rx_event = false;
1483 bool agg_event = false;
1484 struct tx_cmp *txcmp;
1485
1486 while (1) {
1487 int rc;
1488
1489 cons = RING_CMP(raw_cons);
1490 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1491
1492 if (!TX_CMP_VALID(txcmp, raw_cons))
1493 break;
1494
Michael Chan67a95e22016-05-04 16:56:43 -04001495 /* The valid test of the entry must be done first before
1496 * reading any further.
1497 */
Michael Chanb67daab2016-05-15 03:04:51 -04001498 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001499 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1500 tx_pkts++;
1501 /* return full budget so NAPI will complete. */
1502 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1503 rx_pkts = budget;
1504 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1505 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1506 if (likely(rc >= 0))
1507 rx_pkts += rc;
1508 else if (rc == -EBUSY) /* partial completion */
1509 break;
1510 rx_event = true;
1511 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1512 CMPL_BASE_TYPE_HWRM_DONE) ||
1513 (TX_CMP_TYPE(txcmp) ==
1514 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1515 (TX_CMP_TYPE(txcmp) ==
1516 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1517 bnxt_hwrm_handler(bp, txcmp);
1518 }
1519 raw_cons = NEXT_RAW_CMP(raw_cons);
1520
1521 if (rx_pkts == budget)
1522 break;
1523 }
1524
1525 cpr->cp_raw_cons = raw_cons;
1526 /* ACK completion ring before freeing tx ring and producing new
1527 * buffers in rx/agg rings to prevent overflowing the completion
1528 * ring.
1529 */
1530 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1531
1532 if (tx_pkts)
1533 bnxt_tx_int(bp, bnapi, tx_pkts);
1534
1535 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001536 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001537
1538 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1539 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1540 if (agg_event) {
1541 writel(DB_KEY_RX | rxr->rx_agg_prod,
1542 rxr->rx_agg_doorbell);
1543 writel(DB_KEY_RX | rxr->rx_agg_prod,
1544 rxr->rx_agg_doorbell);
1545 }
1546 }
1547 return rx_pkts;
1548}
1549
1550static int bnxt_poll(struct napi_struct *napi, int budget)
1551{
1552 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1553 struct bnxt *bp = bnapi->bp;
1554 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1555 int work_done = 0;
1556
1557 if (!bnxt_lock_napi(bnapi))
1558 return budget;
1559
1560 while (1) {
1561 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1562
1563 if (work_done >= budget)
1564 break;
1565
1566 if (!bnxt_has_work(bp, cpr)) {
1567 napi_complete(napi);
1568 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1569 break;
1570 }
1571 }
1572 mmiowb();
1573 bnxt_unlock_napi(bnapi);
1574 return work_done;
1575}
1576
1577#ifdef CONFIG_NET_RX_BUSY_POLL
1578static int bnxt_busy_poll(struct napi_struct *napi)
1579{
1580 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1581 struct bnxt *bp = bnapi->bp;
1582 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1583 int rx_work, budget = 4;
1584
1585 if (atomic_read(&bp->intr_sem) != 0)
1586 return LL_FLUSH_FAILED;
1587
1588 if (!bnxt_lock_poll(bnapi))
1589 return LL_FLUSH_BUSY;
1590
1591 rx_work = bnxt_poll_work(bp, bnapi, budget);
1592
1593 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1594
1595 bnxt_unlock_poll(bnapi);
1596 return rx_work;
1597}
1598#endif
1599
1600static void bnxt_free_tx_skbs(struct bnxt *bp)
1601{
1602 int i, max_idx;
1603 struct pci_dev *pdev = bp->pdev;
1604
Michael Chanb6ab4b02016-01-02 23:44:59 -05001605 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001606 return;
1607
1608 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1609 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001610 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001611 int j;
1612
Michael Chanc0c050c2015-10-22 16:01:17 -04001613 for (j = 0; j < max_idx;) {
1614 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1615 struct sk_buff *skb = tx_buf->skb;
1616 int k, last;
1617
1618 if (!skb) {
1619 j++;
1620 continue;
1621 }
1622
1623 tx_buf->skb = NULL;
1624
1625 if (tx_buf->is_push) {
1626 dev_kfree_skb(skb);
1627 j += 2;
1628 continue;
1629 }
1630
1631 dma_unmap_single(&pdev->dev,
1632 dma_unmap_addr(tx_buf, mapping),
1633 skb_headlen(skb),
1634 PCI_DMA_TODEVICE);
1635
1636 last = tx_buf->nr_frags;
1637 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001638 for (k = 0; k < last; k++, j++) {
1639 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001640 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1641
Michael Chand612a572016-01-28 03:11:22 -05001642 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001643 dma_unmap_page(
1644 &pdev->dev,
1645 dma_unmap_addr(tx_buf, mapping),
1646 skb_frag_size(frag), PCI_DMA_TODEVICE);
1647 }
1648 dev_kfree_skb(skb);
1649 }
1650 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1651 }
1652}
1653
1654static void bnxt_free_rx_skbs(struct bnxt *bp)
1655{
1656 int i, max_idx, max_agg_idx;
1657 struct pci_dev *pdev = bp->pdev;
1658
Michael Chanb6ab4b02016-01-02 23:44:59 -05001659 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001660 return;
1661
1662 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1663 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1664 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001665 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001666 int j;
1667
Michael Chanc0c050c2015-10-22 16:01:17 -04001668 if (rxr->rx_tpa) {
1669 for (j = 0; j < MAX_TPA; j++) {
1670 struct bnxt_tpa_info *tpa_info =
1671 &rxr->rx_tpa[j];
1672 u8 *data = tpa_info->data;
1673
1674 if (!data)
1675 continue;
1676
1677 dma_unmap_single(
1678 &pdev->dev,
1679 dma_unmap_addr(tpa_info, mapping),
1680 bp->rx_buf_use_size,
1681 PCI_DMA_FROMDEVICE);
1682
1683 tpa_info->data = NULL;
1684
1685 kfree(data);
1686 }
1687 }
1688
1689 for (j = 0; j < max_idx; j++) {
1690 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1691 u8 *data = rx_buf->data;
1692
1693 if (!data)
1694 continue;
1695
1696 dma_unmap_single(&pdev->dev,
1697 dma_unmap_addr(rx_buf, mapping),
1698 bp->rx_buf_use_size,
1699 PCI_DMA_FROMDEVICE);
1700
1701 rx_buf->data = NULL;
1702
1703 kfree(data);
1704 }
1705
1706 for (j = 0; j < max_agg_idx; j++) {
1707 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1708 &rxr->rx_agg_ring[j];
1709 struct page *page = rx_agg_buf->page;
1710
1711 if (!page)
1712 continue;
1713
1714 dma_unmap_page(&pdev->dev,
1715 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001716 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001717
1718 rx_agg_buf->page = NULL;
1719 __clear_bit(j, rxr->rx_agg_bmap);
1720
1721 __free_page(page);
1722 }
Michael Chan89d0a062016-04-25 02:30:51 -04001723 if (rxr->rx_page) {
1724 __free_page(rxr->rx_page);
1725 rxr->rx_page = NULL;
1726 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001727 }
1728}
1729
1730static void bnxt_free_skbs(struct bnxt *bp)
1731{
1732 bnxt_free_tx_skbs(bp);
1733 bnxt_free_rx_skbs(bp);
1734}
1735
1736static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1737{
1738 struct pci_dev *pdev = bp->pdev;
1739 int i;
1740
1741 for (i = 0; i < ring->nr_pages; i++) {
1742 if (!ring->pg_arr[i])
1743 continue;
1744
1745 dma_free_coherent(&pdev->dev, ring->page_size,
1746 ring->pg_arr[i], ring->dma_arr[i]);
1747
1748 ring->pg_arr[i] = NULL;
1749 }
1750 if (ring->pg_tbl) {
1751 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1752 ring->pg_tbl, ring->pg_tbl_map);
1753 ring->pg_tbl = NULL;
1754 }
1755 if (ring->vmem_size && *ring->vmem) {
1756 vfree(*ring->vmem);
1757 *ring->vmem = NULL;
1758 }
1759}
1760
1761static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1762{
1763 int i;
1764 struct pci_dev *pdev = bp->pdev;
1765
1766 if (ring->nr_pages > 1) {
1767 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1768 ring->nr_pages * 8,
1769 &ring->pg_tbl_map,
1770 GFP_KERNEL);
1771 if (!ring->pg_tbl)
1772 return -ENOMEM;
1773 }
1774
1775 for (i = 0; i < ring->nr_pages; i++) {
1776 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1777 ring->page_size,
1778 &ring->dma_arr[i],
1779 GFP_KERNEL);
1780 if (!ring->pg_arr[i])
1781 return -ENOMEM;
1782
1783 if (ring->nr_pages > 1)
1784 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1785 }
1786
1787 if (ring->vmem_size) {
1788 *ring->vmem = vzalloc(ring->vmem_size);
1789 if (!(*ring->vmem))
1790 return -ENOMEM;
1791 }
1792 return 0;
1793}
1794
1795static void bnxt_free_rx_rings(struct bnxt *bp)
1796{
1797 int i;
1798
Michael Chanb6ab4b02016-01-02 23:44:59 -05001799 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001800 return;
1801
1802 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001803 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001804 struct bnxt_ring_struct *ring;
1805
Michael Chanc0c050c2015-10-22 16:01:17 -04001806 kfree(rxr->rx_tpa);
1807 rxr->rx_tpa = NULL;
1808
1809 kfree(rxr->rx_agg_bmap);
1810 rxr->rx_agg_bmap = NULL;
1811
1812 ring = &rxr->rx_ring_struct;
1813 bnxt_free_ring(bp, ring);
1814
1815 ring = &rxr->rx_agg_ring_struct;
1816 bnxt_free_ring(bp, ring);
1817 }
1818}
1819
1820static int bnxt_alloc_rx_rings(struct bnxt *bp)
1821{
1822 int i, rc, agg_rings = 0, tpa_rings = 0;
1823
Michael Chanb6ab4b02016-01-02 23:44:59 -05001824 if (!bp->rx_ring)
1825 return -ENOMEM;
1826
Michael Chanc0c050c2015-10-22 16:01:17 -04001827 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1828 agg_rings = 1;
1829
1830 if (bp->flags & BNXT_FLAG_TPA)
1831 tpa_rings = 1;
1832
1833 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001834 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001835 struct bnxt_ring_struct *ring;
1836
Michael Chanc0c050c2015-10-22 16:01:17 -04001837 ring = &rxr->rx_ring_struct;
1838
1839 rc = bnxt_alloc_ring(bp, ring);
1840 if (rc)
1841 return rc;
1842
1843 if (agg_rings) {
1844 u16 mem_size;
1845
1846 ring = &rxr->rx_agg_ring_struct;
1847 rc = bnxt_alloc_ring(bp, ring);
1848 if (rc)
1849 return rc;
1850
1851 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1852 mem_size = rxr->rx_agg_bmap_size / 8;
1853 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1854 if (!rxr->rx_agg_bmap)
1855 return -ENOMEM;
1856
1857 if (tpa_rings) {
1858 rxr->rx_tpa = kcalloc(MAX_TPA,
1859 sizeof(struct bnxt_tpa_info),
1860 GFP_KERNEL);
1861 if (!rxr->rx_tpa)
1862 return -ENOMEM;
1863 }
1864 }
1865 }
1866 return 0;
1867}
1868
1869static void bnxt_free_tx_rings(struct bnxt *bp)
1870{
1871 int i;
1872 struct pci_dev *pdev = bp->pdev;
1873
Michael Chanb6ab4b02016-01-02 23:44:59 -05001874 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001875 return;
1876
1877 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001878 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001879 struct bnxt_ring_struct *ring;
1880
Michael Chanc0c050c2015-10-22 16:01:17 -04001881 if (txr->tx_push) {
1882 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1883 txr->tx_push, txr->tx_push_mapping);
1884 txr->tx_push = NULL;
1885 }
1886
1887 ring = &txr->tx_ring_struct;
1888
1889 bnxt_free_ring(bp, ring);
1890 }
1891}
1892
1893static int bnxt_alloc_tx_rings(struct bnxt *bp)
1894{
1895 int i, j, rc;
1896 struct pci_dev *pdev = bp->pdev;
1897
1898 bp->tx_push_size = 0;
1899 if (bp->tx_push_thresh) {
1900 int push_size;
1901
1902 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1903 bp->tx_push_thresh);
1904
Michael Chan4419dbe2016-02-10 17:33:49 -05001905 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001906 push_size = 0;
1907 bp->tx_push_thresh = 0;
1908 }
1909
1910 bp->tx_push_size = push_size;
1911 }
1912
1913 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001914 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001915 struct bnxt_ring_struct *ring;
1916
Michael Chanc0c050c2015-10-22 16:01:17 -04001917 ring = &txr->tx_ring_struct;
1918
1919 rc = bnxt_alloc_ring(bp, ring);
1920 if (rc)
1921 return rc;
1922
1923 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001924 dma_addr_t mapping;
1925
1926 /* One pre-allocated DMA buffer to backup
1927 * TX push operation
1928 */
1929 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1930 bp->tx_push_size,
1931 &txr->tx_push_mapping,
1932 GFP_KERNEL);
1933
1934 if (!txr->tx_push)
1935 return -ENOMEM;
1936
Michael Chanc0c050c2015-10-22 16:01:17 -04001937 mapping = txr->tx_push_mapping +
1938 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001939 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001940
Michael Chan4419dbe2016-02-10 17:33:49 -05001941 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001942 }
1943 ring->queue_id = bp->q_info[j].queue_id;
1944 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1945 j++;
1946 }
1947 return 0;
1948}
1949
1950static void bnxt_free_cp_rings(struct bnxt *bp)
1951{
1952 int i;
1953
1954 if (!bp->bnapi)
1955 return;
1956
1957 for (i = 0; i < bp->cp_nr_rings; i++) {
1958 struct bnxt_napi *bnapi = bp->bnapi[i];
1959 struct bnxt_cp_ring_info *cpr;
1960 struct bnxt_ring_struct *ring;
1961
1962 if (!bnapi)
1963 continue;
1964
1965 cpr = &bnapi->cp_ring;
1966 ring = &cpr->cp_ring_struct;
1967
1968 bnxt_free_ring(bp, ring);
1969 }
1970}
1971
1972static int bnxt_alloc_cp_rings(struct bnxt *bp)
1973{
1974 int i, rc;
1975
1976 for (i = 0; i < bp->cp_nr_rings; i++) {
1977 struct bnxt_napi *bnapi = bp->bnapi[i];
1978 struct bnxt_cp_ring_info *cpr;
1979 struct bnxt_ring_struct *ring;
1980
1981 if (!bnapi)
1982 continue;
1983
1984 cpr = &bnapi->cp_ring;
1985 ring = &cpr->cp_ring_struct;
1986
1987 rc = bnxt_alloc_ring(bp, ring);
1988 if (rc)
1989 return rc;
1990 }
1991 return 0;
1992}
1993
1994static void bnxt_init_ring_struct(struct bnxt *bp)
1995{
1996 int i;
1997
1998 for (i = 0; i < bp->cp_nr_rings; i++) {
1999 struct bnxt_napi *bnapi = bp->bnapi[i];
2000 struct bnxt_cp_ring_info *cpr;
2001 struct bnxt_rx_ring_info *rxr;
2002 struct bnxt_tx_ring_info *txr;
2003 struct bnxt_ring_struct *ring;
2004
2005 if (!bnapi)
2006 continue;
2007
2008 cpr = &bnapi->cp_ring;
2009 ring = &cpr->cp_ring_struct;
2010 ring->nr_pages = bp->cp_nr_pages;
2011 ring->page_size = HW_CMPD_RING_SIZE;
2012 ring->pg_arr = (void **)cpr->cp_desc_ring;
2013 ring->dma_arr = cpr->cp_desc_mapping;
2014 ring->vmem_size = 0;
2015
Michael Chanb6ab4b02016-01-02 23:44:59 -05002016 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002017 if (!rxr)
2018 goto skip_rx;
2019
Michael Chanc0c050c2015-10-22 16:01:17 -04002020 ring = &rxr->rx_ring_struct;
2021 ring->nr_pages = bp->rx_nr_pages;
2022 ring->page_size = HW_RXBD_RING_SIZE;
2023 ring->pg_arr = (void **)rxr->rx_desc_ring;
2024 ring->dma_arr = rxr->rx_desc_mapping;
2025 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2026 ring->vmem = (void **)&rxr->rx_buf_ring;
2027
2028 ring = &rxr->rx_agg_ring_struct;
2029 ring->nr_pages = bp->rx_agg_nr_pages;
2030 ring->page_size = HW_RXBD_RING_SIZE;
2031 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2032 ring->dma_arr = rxr->rx_agg_desc_mapping;
2033 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2034 ring->vmem = (void **)&rxr->rx_agg_ring;
2035
Michael Chan3b2b7d92016-01-02 23:45:00 -05002036skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002037 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002038 if (!txr)
2039 continue;
2040
Michael Chanc0c050c2015-10-22 16:01:17 -04002041 ring = &txr->tx_ring_struct;
2042 ring->nr_pages = bp->tx_nr_pages;
2043 ring->page_size = HW_RXBD_RING_SIZE;
2044 ring->pg_arr = (void **)txr->tx_desc_ring;
2045 ring->dma_arr = txr->tx_desc_mapping;
2046 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2047 ring->vmem = (void **)&txr->tx_buf_ring;
2048 }
2049}
2050
2051static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2052{
2053 int i;
2054 u32 prod;
2055 struct rx_bd **rx_buf_ring;
2056
2057 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2058 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2059 int j;
2060 struct rx_bd *rxbd;
2061
2062 rxbd = rx_buf_ring[i];
2063 if (!rxbd)
2064 continue;
2065
2066 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2067 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2068 rxbd->rx_bd_opaque = prod;
2069 }
2070 }
2071}
2072
2073static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2074{
2075 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002076 struct bnxt_rx_ring_info *rxr;
2077 struct bnxt_ring_struct *ring;
2078 u32 prod, type;
2079 int i;
2080
Michael Chanc0c050c2015-10-22 16:01:17 -04002081 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2082 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2083
2084 if (NET_IP_ALIGN == 2)
2085 type |= RX_BD_FLAGS_SOP;
2086
Michael Chanb6ab4b02016-01-02 23:44:59 -05002087 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002088 ring = &rxr->rx_ring_struct;
2089 bnxt_init_rxbd_pages(ring, type);
2090
2091 prod = rxr->rx_prod;
2092 for (i = 0; i < bp->rx_ring_size; i++) {
2093 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2094 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2095 ring_nr, i, bp->rx_ring_size);
2096 break;
2097 }
2098 prod = NEXT_RX(prod);
2099 }
2100 rxr->rx_prod = prod;
2101 ring->fw_ring_id = INVALID_HW_RING_ID;
2102
Michael Chanedd0c2c2015-12-27 18:19:19 -05002103 ring = &rxr->rx_agg_ring_struct;
2104 ring->fw_ring_id = INVALID_HW_RING_ID;
2105
Michael Chanc0c050c2015-10-22 16:01:17 -04002106 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2107 return 0;
2108
Michael Chan2839f282016-04-25 02:30:50 -04002109 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002110 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2111
2112 bnxt_init_rxbd_pages(ring, type);
2113
2114 prod = rxr->rx_agg_prod;
2115 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2116 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2117 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2118 ring_nr, i, bp->rx_ring_size);
2119 break;
2120 }
2121 prod = NEXT_RX_AGG(prod);
2122 }
2123 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002124
2125 if (bp->flags & BNXT_FLAG_TPA) {
2126 if (rxr->rx_tpa) {
2127 u8 *data;
2128 dma_addr_t mapping;
2129
2130 for (i = 0; i < MAX_TPA; i++) {
2131 data = __bnxt_alloc_rx_data(bp, &mapping,
2132 GFP_KERNEL);
2133 if (!data)
2134 return -ENOMEM;
2135
2136 rxr->rx_tpa[i].data = data;
2137 rxr->rx_tpa[i].mapping = mapping;
2138 }
2139 } else {
2140 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2141 return -ENOMEM;
2142 }
2143 }
2144
2145 return 0;
2146}
2147
2148static int bnxt_init_rx_rings(struct bnxt *bp)
2149{
2150 int i, rc = 0;
2151
2152 for (i = 0; i < bp->rx_nr_rings; i++) {
2153 rc = bnxt_init_one_rx_ring(bp, i);
2154 if (rc)
2155 break;
2156 }
2157
2158 return rc;
2159}
2160
2161static int bnxt_init_tx_rings(struct bnxt *bp)
2162{
2163 u16 i;
2164
2165 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2166 MAX_SKB_FRAGS + 1);
2167
2168 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002169 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002170 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2171
2172 ring->fw_ring_id = INVALID_HW_RING_ID;
2173 }
2174
2175 return 0;
2176}
2177
2178static void bnxt_free_ring_grps(struct bnxt *bp)
2179{
2180 kfree(bp->grp_info);
2181 bp->grp_info = NULL;
2182}
2183
2184static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2185{
2186 int i;
2187
2188 if (irq_re_init) {
2189 bp->grp_info = kcalloc(bp->cp_nr_rings,
2190 sizeof(struct bnxt_ring_grp_info),
2191 GFP_KERNEL);
2192 if (!bp->grp_info)
2193 return -ENOMEM;
2194 }
2195 for (i = 0; i < bp->cp_nr_rings; i++) {
2196 if (irq_re_init)
2197 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2198 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2199 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2200 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2201 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2202 }
2203 return 0;
2204}
2205
2206static void bnxt_free_vnics(struct bnxt *bp)
2207{
2208 kfree(bp->vnic_info);
2209 bp->vnic_info = NULL;
2210 bp->nr_vnics = 0;
2211}
2212
2213static int bnxt_alloc_vnics(struct bnxt *bp)
2214{
2215 int num_vnics = 1;
2216
2217#ifdef CONFIG_RFS_ACCEL
2218 if (bp->flags & BNXT_FLAG_RFS)
2219 num_vnics += bp->rx_nr_rings;
2220#endif
2221
2222 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2223 GFP_KERNEL);
2224 if (!bp->vnic_info)
2225 return -ENOMEM;
2226
2227 bp->nr_vnics = num_vnics;
2228 return 0;
2229}
2230
2231static void bnxt_init_vnics(struct bnxt *bp)
2232{
2233 int i;
2234
2235 for (i = 0; i < bp->nr_vnics; i++) {
2236 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2237
2238 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2239 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2240 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2241
2242 if (bp->vnic_info[i].rss_hash_key) {
2243 if (i == 0)
2244 prandom_bytes(vnic->rss_hash_key,
2245 HW_HASH_KEY_SIZE);
2246 else
2247 memcpy(vnic->rss_hash_key,
2248 bp->vnic_info[0].rss_hash_key,
2249 HW_HASH_KEY_SIZE);
2250 }
2251 }
2252}
2253
2254static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2255{
2256 int pages;
2257
2258 pages = ring_size / desc_per_pg;
2259
2260 if (!pages)
2261 return 1;
2262
2263 pages++;
2264
2265 while (pages & (pages - 1))
2266 pages++;
2267
2268 return pages;
2269}
2270
2271static void bnxt_set_tpa_flags(struct bnxt *bp)
2272{
2273 bp->flags &= ~BNXT_FLAG_TPA;
2274 if (bp->dev->features & NETIF_F_LRO)
2275 bp->flags |= BNXT_FLAG_LRO;
2276 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2277 bp->flags |= BNXT_FLAG_GRO;
2278}
2279
2280/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2281 * be set on entry.
2282 */
2283void bnxt_set_ring_params(struct bnxt *bp)
2284{
2285 u32 ring_size, rx_size, rx_space;
2286 u32 agg_factor = 0, agg_ring_size = 0;
2287
2288 /* 8 for CRC and VLAN */
2289 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2290
2291 rx_space = rx_size + NET_SKB_PAD +
2292 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2293
2294 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2295 ring_size = bp->rx_ring_size;
2296 bp->rx_agg_ring_size = 0;
2297 bp->rx_agg_nr_pages = 0;
2298
2299 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002300 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002301
2302 bp->flags &= ~BNXT_FLAG_JUMBO;
2303 if (rx_space > PAGE_SIZE) {
2304 u32 jumbo_factor;
2305
2306 bp->flags |= BNXT_FLAG_JUMBO;
2307 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2308 if (jumbo_factor > agg_factor)
2309 agg_factor = jumbo_factor;
2310 }
2311 agg_ring_size = ring_size * agg_factor;
2312
2313 if (agg_ring_size) {
2314 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2315 RX_DESC_CNT);
2316 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2317 u32 tmp = agg_ring_size;
2318
2319 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2320 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2321 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2322 tmp, agg_ring_size);
2323 }
2324 bp->rx_agg_ring_size = agg_ring_size;
2325 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2326 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2327 rx_space = rx_size + NET_SKB_PAD +
2328 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2329 }
2330
2331 bp->rx_buf_use_size = rx_size;
2332 bp->rx_buf_size = rx_space;
2333
2334 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2335 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2336
2337 ring_size = bp->tx_ring_size;
2338 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2339 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2340
2341 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2342 bp->cp_ring_size = ring_size;
2343
2344 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2345 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2346 bp->cp_nr_pages = MAX_CP_PAGES;
2347 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2348 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2349 ring_size, bp->cp_ring_size);
2350 }
2351 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2352 bp->cp_ring_mask = bp->cp_bit - 1;
2353}
2354
2355static void bnxt_free_vnic_attributes(struct bnxt *bp)
2356{
2357 int i;
2358 struct bnxt_vnic_info *vnic;
2359 struct pci_dev *pdev = bp->pdev;
2360
2361 if (!bp->vnic_info)
2362 return;
2363
2364 for (i = 0; i < bp->nr_vnics; i++) {
2365 vnic = &bp->vnic_info[i];
2366
2367 kfree(vnic->fw_grp_ids);
2368 vnic->fw_grp_ids = NULL;
2369
2370 kfree(vnic->uc_list);
2371 vnic->uc_list = NULL;
2372
2373 if (vnic->mc_list) {
2374 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2375 vnic->mc_list, vnic->mc_list_mapping);
2376 vnic->mc_list = NULL;
2377 }
2378
2379 if (vnic->rss_table) {
2380 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2381 vnic->rss_table,
2382 vnic->rss_table_dma_addr);
2383 vnic->rss_table = NULL;
2384 }
2385
2386 vnic->rss_hash_key = NULL;
2387 vnic->flags = 0;
2388 }
2389}
2390
2391static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2392{
2393 int i, rc = 0, size;
2394 struct bnxt_vnic_info *vnic;
2395 struct pci_dev *pdev = bp->pdev;
2396 int max_rings;
2397
2398 for (i = 0; i < bp->nr_vnics; i++) {
2399 vnic = &bp->vnic_info[i];
2400
2401 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2402 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2403
2404 if (mem_size > 0) {
2405 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2406 if (!vnic->uc_list) {
2407 rc = -ENOMEM;
2408 goto out;
2409 }
2410 }
2411 }
2412
2413 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2414 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2415 vnic->mc_list =
2416 dma_alloc_coherent(&pdev->dev,
2417 vnic->mc_list_size,
2418 &vnic->mc_list_mapping,
2419 GFP_KERNEL);
2420 if (!vnic->mc_list) {
2421 rc = -ENOMEM;
2422 goto out;
2423 }
2424 }
2425
2426 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2427 max_rings = bp->rx_nr_rings;
2428 else
2429 max_rings = 1;
2430
2431 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2432 if (!vnic->fw_grp_ids) {
2433 rc = -ENOMEM;
2434 goto out;
2435 }
2436
2437 /* Allocate rss table and hash key */
2438 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2439 &vnic->rss_table_dma_addr,
2440 GFP_KERNEL);
2441 if (!vnic->rss_table) {
2442 rc = -ENOMEM;
2443 goto out;
2444 }
2445
2446 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2447
2448 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2449 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2450 }
2451 return 0;
2452
2453out:
2454 return rc;
2455}
2456
2457static void bnxt_free_hwrm_resources(struct bnxt *bp)
2458{
2459 struct pci_dev *pdev = bp->pdev;
2460
2461 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2462 bp->hwrm_cmd_resp_dma_addr);
2463
2464 bp->hwrm_cmd_resp_addr = NULL;
2465 if (bp->hwrm_dbg_resp_addr) {
2466 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2467 bp->hwrm_dbg_resp_addr,
2468 bp->hwrm_dbg_resp_dma_addr);
2469
2470 bp->hwrm_dbg_resp_addr = NULL;
2471 }
2472}
2473
2474static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2475{
2476 struct pci_dev *pdev = bp->pdev;
2477
2478 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2479 &bp->hwrm_cmd_resp_dma_addr,
2480 GFP_KERNEL);
2481 if (!bp->hwrm_cmd_resp_addr)
2482 return -ENOMEM;
2483 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2484 HWRM_DBG_REG_BUF_SIZE,
2485 &bp->hwrm_dbg_resp_dma_addr,
2486 GFP_KERNEL);
2487 if (!bp->hwrm_dbg_resp_addr)
2488 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2489
2490 return 0;
2491}
2492
2493static void bnxt_free_stats(struct bnxt *bp)
2494{
2495 u32 size, i;
2496 struct pci_dev *pdev = bp->pdev;
2497
Michael Chan3bdf56c2016-03-07 15:38:45 -05002498 if (bp->hw_rx_port_stats) {
2499 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2500 bp->hw_rx_port_stats,
2501 bp->hw_rx_port_stats_map);
2502 bp->hw_rx_port_stats = NULL;
2503 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2504 }
2505
Michael Chanc0c050c2015-10-22 16:01:17 -04002506 if (!bp->bnapi)
2507 return;
2508
2509 size = sizeof(struct ctx_hw_stats);
2510
2511 for (i = 0; i < bp->cp_nr_rings; i++) {
2512 struct bnxt_napi *bnapi = bp->bnapi[i];
2513 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2514
2515 if (cpr->hw_stats) {
2516 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2517 cpr->hw_stats_map);
2518 cpr->hw_stats = NULL;
2519 }
2520 }
2521}
2522
2523static int bnxt_alloc_stats(struct bnxt *bp)
2524{
2525 u32 size, i;
2526 struct pci_dev *pdev = bp->pdev;
2527
2528 size = sizeof(struct ctx_hw_stats);
2529
2530 for (i = 0; i < bp->cp_nr_rings; i++) {
2531 struct bnxt_napi *bnapi = bp->bnapi[i];
2532 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2533
2534 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2535 &cpr->hw_stats_map,
2536 GFP_KERNEL);
2537 if (!cpr->hw_stats)
2538 return -ENOMEM;
2539
2540 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2541 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002542
2543 if (BNXT_PF(bp)) {
2544 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2545 sizeof(struct tx_port_stats) + 1024;
2546
2547 bp->hw_rx_port_stats =
2548 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2549 &bp->hw_rx_port_stats_map,
2550 GFP_KERNEL);
2551 if (!bp->hw_rx_port_stats)
2552 return -ENOMEM;
2553
2554 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2555 512;
2556 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2557 sizeof(struct rx_port_stats) + 512;
2558 bp->flags |= BNXT_FLAG_PORT_STATS;
2559 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002560 return 0;
2561}
2562
2563static void bnxt_clear_ring_indices(struct bnxt *bp)
2564{
2565 int i;
2566
2567 if (!bp->bnapi)
2568 return;
2569
2570 for (i = 0; i < bp->cp_nr_rings; i++) {
2571 struct bnxt_napi *bnapi = bp->bnapi[i];
2572 struct bnxt_cp_ring_info *cpr;
2573 struct bnxt_rx_ring_info *rxr;
2574 struct bnxt_tx_ring_info *txr;
2575
2576 if (!bnapi)
2577 continue;
2578
2579 cpr = &bnapi->cp_ring;
2580 cpr->cp_raw_cons = 0;
2581
Michael Chanb6ab4b02016-01-02 23:44:59 -05002582 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002583 if (txr) {
2584 txr->tx_prod = 0;
2585 txr->tx_cons = 0;
2586 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002587
Michael Chanb6ab4b02016-01-02 23:44:59 -05002588 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002589 if (rxr) {
2590 rxr->rx_prod = 0;
2591 rxr->rx_agg_prod = 0;
2592 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002593 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002594 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002595 }
2596}
2597
2598static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2599{
2600#ifdef CONFIG_RFS_ACCEL
2601 int i;
2602
2603 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2604 * safe to delete the hash table.
2605 */
2606 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2607 struct hlist_head *head;
2608 struct hlist_node *tmp;
2609 struct bnxt_ntuple_filter *fltr;
2610
2611 head = &bp->ntp_fltr_hash_tbl[i];
2612 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2613 hlist_del(&fltr->hash);
2614 kfree(fltr);
2615 }
2616 }
2617 if (irq_reinit) {
2618 kfree(bp->ntp_fltr_bmap);
2619 bp->ntp_fltr_bmap = NULL;
2620 }
2621 bp->ntp_fltr_count = 0;
2622#endif
2623}
2624
2625static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2626{
2627#ifdef CONFIG_RFS_ACCEL
2628 int i, rc = 0;
2629
2630 if (!(bp->flags & BNXT_FLAG_RFS))
2631 return 0;
2632
2633 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2634 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2635
2636 bp->ntp_fltr_count = 0;
2637 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2638 GFP_KERNEL);
2639
2640 if (!bp->ntp_fltr_bmap)
2641 rc = -ENOMEM;
2642
2643 return rc;
2644#else
2645 return 0;
2646#endif
2647}
2648
2649static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2650{
2651 bnxt_free_vnic_attributes(bp);
2652 bnxt_free_tx_rings(bp);
2653 bnxt_free_rx_rings(bp);
2654 bnxt_free_cp_rings(bp);
2655 bnxt_free_ntp_fltrs(bp, irq_re_init);
2656 if (irq_re_init) {
2657 bnxt_free_stats(bp);
2658 bnxt_free_ring_grps(bp);
2659 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002660 kfree(bp->tx_ring);
2661 bp->tx_ring = NULL;
2662 kfree(bp->rx_ring);
2663 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002664 kfree(bp->bnapi);
2665 bp->bnapi = NULL;
2666 } else {
2667 bnxt_clear_ring_indices(bp);
2668 }
2669}
2670
2671static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2672{
Michael Chan01657bc2016-01-02 23:45:03 -05002673 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002674 void *bnapi;
2675
2676 if (irq_re_init) {
2677 /* Allocate bnapi mem pointer array and mem block for
2678 * all queues
2679 */
2680 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2681 bp->cp_nr_rings);
2682 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2683 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2684 if (!bnapi)
2685 return -ENOMEM;
2686
2687 bp->bnapi = bnapi;
2688 bnapi += arr_size;
2689 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2690 bp->bnapi[i] = bnapi;
2691 bp->bnapi[i]->index = i;
2692 bp->bnapi[i]->bp = bp;
2693 }
2694
Michael Chanb6ab4b02016-01-02 23:44:59 -05002695 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2696 sizeof(struct bnxt_rx_ring_info),
2697 GFP_KERNEL);
2698 if (!bp->rx_ring)
2699 return -ENOMEM;
2700
2701 for (i = 0; i < bp->rx_nr_rings; i++) {
2702 bp->rx_ring[i].bnapi = bp->bnapi[i];
2703 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2704 }
2705
2706 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2707 sizeof(struct bnxt_tx_ring_info),
2708 GFP_KERNEL);
2709 if (!bp->tx_ring)
2710 return -ENOMEM;
2711
Michael Chan01657bc2016-01-02 23:45:03 -05002712 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2713 j = 0;
2714 else
2715 j = bp->rx_nr_rings;
2716
2717 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2718 bp->tx_ring[i].bnapi = bp->bnapi[j];
2719 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002720 }
2721
Michael Chanc0c050c2015-10-22 16:01:17 -04002722 rc = bnxt_alloc_stats(bp);
2723 if (rc)
2724 goto alloc_mem_err;
2725
2726 rc = bnxt_alloc_ntp_fltrs(bp);
2727 if (rc)
2728 goto alloc_mem_err;
2729
2730 rc = bnxt_alloc_vnics(bp);
2731 if (rc)
2732 goto alloc_mem_err;
2733 }
2734
2735 bnxt_init_ring_struct(bp);
2736
2737 rc = bnxt_alloc_rx_rings(bp);
2738 if (rc)
2739 goto alloc_mem_err;
2740
2741 rc = bnxt_alloc_tx_rings(bp);
2742 if (rc)
2743 goto alloc_mem_err;
2744
2745 rc = bnxt_alloc_cp_rings(bp);
2746 if (rc)
2747 goto alloc_mem_err;
2748
2749 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2750 BNXT_VNIC_UCAST_FLAG;
2751 rc = bnxt_alloc_vnic_attributes(bp);
2752 if (rc)
2753 goto alloc_mem_err;
2754 return 0;
2755
2756alloc_mem_err:
2757 bnxt_free_mem(bp, true);
2758 return rc;
2759}
2760
2761void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2762 u16 cmpl_ring, u16 target_id)
2763{
Michael Chana8643e12016-02-26 04:00:05 -05002764 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002765
Michael Chana8643e12016-02-26 04:00:05 -05002766 req->req_type = cpu_to_le16(req_type);
2767 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2768 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002769 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2770}
2771
Michael Chanfbfbc482016-02-26 04:00:07 -05002772static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2773 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002774{
Michael Chana11fa2b2016-05-15 03:04:47 -04002775 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05002776 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002777 u32 *data = msg;
2778 __le32 *resp_len, *valid;
2779 u16 cp_ring_id, len = 0;
2780 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2781
Michael Chana8643e12016-02-26 04:00:05 -05002782 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002783 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002784 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002785 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2786
2787 /* Write request msg to hwrm channel */
2788 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2789
Michael Chane6ef2692016-03-28 19:46:05 -04002790 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002791 writel(0, bp->bar0 + i);
2792
Michael Chanc0c050c2015-10-22 16:01:17 -04002793 /* currently supports only one outstanding message */
2794 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002795 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002796
2797 /* Ring channel doorbell */
2798 writel(1, bp->bar0 + 0x100);
2799
Michael Chanff4fe812016-02-26 04:00:04 -05002800 if (!timeout)
2801 timeout = DFLT_HWRM_CMD_TIMEOUT;
2802
Michael Chanc0c050c2015-10-22 16:01:17 -04002803 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04002804 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04002805 if (intr_process) {
2806 /* Wait until hwrm response cmpl interrupt is processed */
2807 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04002808 i++ < tmo_count) {
2809 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002810 }
2811
2812 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2813 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002814 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002815 return -1;
2816 }
2817 } else {
2818 /* Check if response len is updated */
2819 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04002820 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002821 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2822 HWRM_RESP_LEN_SFT;
2823 if (len)
2824 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002825 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002826 }
2827
Michael Chana11fa2b2016-05-15 03:04:47 -04002828 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002829 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002830 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04002831 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002832 return -1;
2833 }
2834
2835 /* Last word of resp contains valid bit */
2836 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04002837 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002838 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2839 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002840 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04002841 }
2842
Michael Chana11fa2b2016-05-15 03:04:47 -04002843 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002844 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002845 timeout, le16_to_cpu(req->req_type),
2846 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002847 return -1;
2848 }
2849 }
2850
2851 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002852 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002853 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2854 le16_to_cpu(resp->req_type),
2855 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002856 return rc;
2857}
2858
2859int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2860{
2861 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002862}
2863
2864int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2865{
2866 int rc;
2867
2868 mutex_lock(&bp->hwrm_cmd_lock);
2869 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2870 mutex_unlock(&bp->hwrm_cmd_lock);
2871 return rc;
2872}
2873
Michael Chan90e209212016-02-26 04:00:08 -05002874int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2875 int timeout)
2876{
2877 int rc;
2878
2879 mutex_lock(&bp->hwrm_cmd_lock);
2880 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2881 mutex_unlock(&bp->hwrm_cmd_lock);
2882 return rc;
2883}
2884
Michael Chanc0c050c2015-10-22 16:01:17 -04002885static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2886{
2887 struct hwrm_func_drv_rgtr_input req = {0};
2888 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002889 DECLARE_BITMAP(async_events_bmap, 256);
2890 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002891
2892 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2893
2894 req.enables =
2895 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2896 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2897 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2898
Michael Chan25be8622016-04-05 14:09:00 -04002899 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2900 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2901 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2902
2903 for (i = 0; i < 8; i++)
2904 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2905
Michael Chan11f15ed2016-04-05 14:08:55 -04002906 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002907 req.ver_maj = DRV_VER_MAJ;
2908 req.ver_min = DRV_VER_MIN;
2909 req.ver_upd = DRV_VER_UPD;
2910
2911 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002912 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002913 u32 *data = (u32 *)vf_req_snif_bmap;
2914
Michael Chande68f5de2015-12-09 19:35:41 -05002915 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002916 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2917 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2918
Michael Chande68f5de2015-12-09 19:35:41 -05002919 for (i = 0; i < 8; i++)
2920 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2921
Michael Chanc0c050c2015-10-22 16:01:17 -04002922 req.enables |=
2923 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2924 }
2925
2926 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2927}
2928
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002929static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2930{
2931 struct hwrm_func_drv_unrgtr_input req = {0};
2932
2933 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2934 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2935}
2936
Michael Chanc0c050c2015-10-22 16:01:17 -04002937static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2938{
2939 u32 rc = 0;
2940 struct hwrm_tunnel_dst_port_free_input req = {0};
2941
2942 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2943 req.tunnel_type = tunnel_type;
2944
2945 switch (tunnel_type) {
2946 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2947 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2948 break;
2949 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2950 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2951 break;
2952 default:
2953 break;
2954 }
2955
2956 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2957 if (rc)
2958 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2959 rc);
2960 return rc;
2961}
2962
2963static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2964 u8 tunnel_type)
2965{
2966 u32 rc = 0;
2967 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2968 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2969
2970 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2971
2972 req.tunnel_type = tunnel_type;
2973 req.tunnel_dst_port_val = port;
2974
2975 mutex_lock(&bp->hwrm_cmd_lock);
2976 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2977 if (rc) {
2978 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2979 rc);
2980 goto err_out;
2981 }
2982
2983 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2984 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2985
2986 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2987 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2988err_out:
2989 mutex_unlock(&bp->hwrm_cmd_lock);
2990 return rc;
2991}
2992
2993static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2994{
2995 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2996 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2997
2998 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002999 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003000
3001 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3002 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3003 req.mask = cpu_to_le32(vnic->rx_mask);
3004 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3005}
3006
3007#ifdef CONFIG_RFS_ACCEL
3008static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3009 struct bnxt_ntuple_filter *fltr)
3010{
3011 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3012
3013 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3014 req.ntuple_filter_id = fltr->filter_id;
3015 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3016}
3017
3018#define BNXT_NTP_FLTR_FLAGS \
3019 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3020 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3021 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3022 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3023 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3024 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3025 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3026 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3027 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3028 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3029 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3030 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3031 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003032 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003033
3034static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3035 struct bnxt_ntuple_filter *fltr)
3036{
3037 int rc = 0;
3038 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3039 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3040 bp->hwrm_cmd_resp_addr;
3041 struct flow_keys *keys = &fltr->fkeys;
3042 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3043
3044 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3045 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3046
3047 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3048
3049 req.ethertype = htons(ETH_P_IP);
3050 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003051 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003052 req.ip_protocol = keys->basic.ip_proto;
3053
3054 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3055 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3056 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3057 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3058
3059 req.src_port = keys->ports.src;
3060 req.src_port_mask = cpu_to_be16(0xffff);
3061 req.dst_port = keys->ports.dst;
3062 req.dst_port_mask = cpu_to_be16(0xffff);
3063
Michael Chanc1935542015-12-27 18:19:28 -05003064 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003065 mutex_lock(&bp->hwrm_cmd_lock);
3066 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3067 if (!rc)
3068 fltr->filter_id = resp->ntuple_filter_id;
3069 mutex_unlock(&bp->hwrm_cmd_lock);
3070 return rc;
3071}
3072#endif
3073
3074static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3075 u8 *mac_addr)
3076{
3077 u32 rc = 0;
3078 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3079 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3080
3081 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3082 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3083 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003084 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003085 req.enables =
3086 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003087 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003088 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3089 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3090 req.l2_addr_mask[0] = 0xff;
3091 req.l2_addr_mask[1] = 0xff;
3092 req.l2_addr_mask[2] = 0xff;
3093 req.l2_addr_mask[3] = 0xff;
3094 req.l2_addr_mask[4] = 0xff;
3095 req.l2_addr_mask[5] = 0xff;
3096
3097 mutex_lock(&bp->hwrm_cmd_lock);
3098 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3099 if (!rc)
3100 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3101 resp->l2_filter_id;
3102 mutex_unlock(&bp->hwrm_cmd_lock);
3103 return rc;
3104}
3105
3106static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3107{
3108 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3109 int rc = 0;
3110
3111 /* Any associated ntuple filters will also be cleared by firmware. */
3112 mutex_lock(&bp->hwrm_cmd_lock);
3113 for (i = 0; i < num_of_vnics; i++) {
3114 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3115
3116 for (j = 0; j < vnic->uc_filter_count; j++) {
3117 struct hwrm_cfa_l2_filter_free_input req = {0};
3118
3119 bnxt_hwrm_cmd_hdr_init(bp, &req,
3120 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3121
3122 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3123
3124 rc = _hwrm_send_message(bp, &req, sizeof(req),
3125 HWRM_CMD_TIMEOUT);
3126 }
3127 vnic->uc_filter_count = 0;
3128 }
3129 mutex_unlock(&bp->hwrm_cmd_lock);
3130
3131 return rc;
3132}
3133
3134static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3135{
3136 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3137 struct hwrm_vnic_tpa_cfg_input req = {0};
3138
3139 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3140
3141 if (tpa_flags) {
3142 u16 mss = bp->dev->mtu - 40;
3143 u32 nsegs, n, segs = 0, flags;
3144
3145 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3146 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3147 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3148 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3149 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3150 if (tpa_flags & BNXT_FLAG_GRO)
3151 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3152
3153 req.flags = cpu_to_le32(flags);
3154
3155 req.enables =
3156 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003157 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3158 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003159
3160 /* Number of segs are log2 units, and first packet is not
3161 * included as part of this units.
3162 */
Michael Chan2839f282016-04-25 02:30:50 -04003163 if (mss <= BNXT_RX_PAGE_SIZE) {
3164 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003165 nsegs = (MAX_SKB_FRAGS - 1) * n;
3166 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003167 n = mss / BNXT_RX_PAGE_SIZE;
3168 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003169 n++;
3170 nsegs = (MAX_SKB_FRAGS - n) / n;
3171 }
3172
3173 segs = ilog2(nsegs);
3174 req.max_agg_segs = cpu_to_le16(segs);
3175 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003176
3177 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003178 }
3179 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3180
3181 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3182}
3183
3184static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3185{
3186 u32 i, j, max_rings;
3187 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3188 struct hwrm_vnic_rss_cfg_input req = {0};
3189
3190 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3191 return 0;
3192
3193 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3194 if (set_rss) {
3195 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3196 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3197 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3198 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3199
3200 req.hash_type = cpu_to_le32(vnic->hash_type);
3201
3202 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3203 max_rings = bp->rx_nr_rings;
3204 else
3205 max_rings = 1;
3206
3207 /* Fill the RSS indirection table with ring group ids */
3208 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3209 if (j == max_rings)
3210 j = 0;
3211 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3212 }
3213
3214 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3215 req.hash_key_tbl_addr =
3216 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3217 }
3218 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3219 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3220}
3221
3222static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3223{
3224 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3225 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3226
3227 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3228 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3229 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3230 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3231 req.enables =
3232 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3233 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3234 /* thresholds not implemented in firmware yet */
3235 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3236 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3237 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3238 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3239}
3240
3241static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3242{
3243 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3244
3245 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3246 req.rss_cos_lb_ctx_id =
3247 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3248
3249 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3250 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3251}
3252
3253static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3254{
3255 int i;
3256
3257 for (i = 0; i < bp->nr_vnics; i++) {
3258 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3259
3260 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3261 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3262 }
3263 bp->rsscos_nr_ctxs = 0;
3264}
3265
3266static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3267{
3268 int rc;
3269 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3270 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3271 bp->hwrm_cmd_resp_addr;
3272
3273 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3274 -1);
3275
3276 mutex_lock(&bp->hwrm_cmd_lock);
3277 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3278 if (!rc)
3279 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3280 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3281 mutex_unlock(&bp->hwrm_cmd_lock);
3282
3283 return rc;
3284}
3285
3286static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3287{
Michael Chanb81a90d2016-01-02 23:45:01 -05003288 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003289 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3290 struct hwrm_vnic_cfg_input req = {0};
3291
3292 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3293 /* Only RSS support for now TBD: COS & LB */
3294 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3295 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3296 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3297 req.cos_rule = cpu_to_le16(0xffff);
3298 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003299 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003300 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003301 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003302
Michael Chanb81a90d2016-01-02 23:45:01 -05003303 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003304 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3305 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3306
3307 req.lb_rule = cpu_to_le16(0xffff);
3308 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3309 VLAN_HLEN);
3310
3311 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3312 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3313
3314 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3315}
3316
3317static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3318{
3319 u32 rc = 0;
3320
3321 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3322 struct hwrm_vnic_free_input req = {0};
3323
3324 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3325 req.vnic_id =
3326 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3327
3328 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3329 if (rc)
3330 return rc;
3331 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3332 }
3333 return rc;
3334}
3335
3336static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3337{
3338 u16 i;
3339
3340 for (i = 0; i < bp->nr_vnics; i++)
3341 bnxt_hwrm_vnic_free_one(bp, i);
3342}
3343
Michael Chanb81a90d2016-01-02 23:45:01 -05003344static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3345 unsigned int start_rx_ring_idx,
3346 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003347{
Michael Chanb81a90d2016-01-02 23:45:01 -05003348 int rc = 0;
3349 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003350 struct hwrm_vnic_alloc_input req = {0};
3351 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3352
3353 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003354 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3355 grp_idx = bp->rx_ring[i].bnapi->index;
3356 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003357 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003358 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003359 break;
3360 }
3361 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003362 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003363 }
3364
3365 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3366 if (vnic_id == 0)
3367 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3368
3369 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3370
3371 mutex_lock(&bp->hwrm_cmd_lock);
3372 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3373 if (!rc)
3374 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3375 mutex_unlock(&bp->hwrm_cmd_lock);
3376 return rc;
3377}
3378
3379static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3380{
3381 u16 i;
3382 u32 rc = 0;
3383
3384 mutex_lock(&bp->hwrm_cmd_lock);
3385 for (i = 0; i < bp->rx_nr_rings; i++) {
3386 struct hwrm_ring_grp_alloc_input req = {0};
3387 struct hwrm_ring_grp_alloc_output *resp =
3388 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003389 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003390
3391 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3392
Michael Chanb81a90d2016-01-02 23:45:01 -05003393 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3394 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3395 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3396 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003397
3398 rc = _hwrm_send_message(bp, &req, sizeof(req),
3399 HWRM_CMD_TIMEOUT);
3400 if (rc)
3401 break;
3402
Michael Chanb81a90d2016-01-02 23:45:01 -05003403 bp->grp_info[grp_idx].fw_grp_id =
3404 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003405 }
3406 mutex_unlock(&bp->hwrm_cmd_lock);
3407 return rc;
3408}
3409
3410static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3411{
3412 u16 i;
3413 u32 rc = 0;
3414 struct hwrm_ring_grp_free_input req = {0};
3415
3416 if (!bp->grp_info)
3417 return 0;
3418
3419 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3420
3421 mutex_lock(&bp->hwrm_cmd_lock);
3422 for (i = 0; i < bp->cp_nr_rings; i++) {
3423 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3424 continue;
3425 req.ring_group_id =
3426 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3427
3428 rc = _hwrm_send_message(bp, &req, sizeof(req),
3429 HWRM_CMD_TIMEOUT);
3430 if (rc)
3431 break;
3432 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3433 }
3434 mutex_unlock(&bp->hwrm_cmd_lock);
3435 return rc;
3436}
3437
3438static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3439 struct bnxt_ring_struct *ring,
3440 u32 ring_type, u32 map_index,
3441 u32 stats_ctx_id)
3442{
3443 int rc = 0, err = 0;
3444 struct hwrm_ring_alloc_input req = {0};
3445 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3446 u16 ring_id;
3447
3448 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3449
3450 req.enables = 0;
3451 if (ring->nr_pages > 1) {
3452 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3453 /* Page size is in log2 units */
3454 req.page_size = BNXT_PAGE_SHIFT;
3455 req.page_tbl_depth = 1;
3456 } else {
3457 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3458 }
3459 req.fbo = 0;
3460 /* Association of ring index with doorbell index and MSIX number */
3461 req.logical_id = cpu_to_le16(map_index);
3462
3463 switch (ring_type) {
3464 case HWRM_RING_ALLOC_TX:
3465 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3466 /* Association of transmit ring with completion ring */
3467 req.cmpl_ring_id =
3468 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3469 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3470 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3471 req.queue_id = cpu_to_le16(ring->queue_id);
3472 break;
3473 case HWRM_RING_ALLOC_RX:
3474 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3475 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3476 break;
3477 case HWRM_RING_ALLOC_AGG:
3478 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3479 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3480 break;
3481 case HWRM_RING_ALLOC_CMPL:
3482 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3483 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3484 if (bp->flags & BNXT_FLAG_USING_MSIX)
3485 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3486 break;
3487 default:
3488 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3489 ring_type);
3490 return -1;
3491 }
3492
3493 mutex_lock(&bp->hwrm_cmd_lock);
3494 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3495 err = le16_to_cpu(resp->error_code);
3496 ring_id = le16_to_cpu(resp->ring_id);
3497 mutex_unlock(&bp->hwrm_cmd_lock);
3498
3499 if (rc || err) {
3500 switch (ring_type) {
3501 case RING_FREE_REQ_RING_TYPE_CMPL:
3502 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3503 rc, err);
3504 return -1;
3505
3506 case RING_FREE_REQ_RING_TYPE_RX:
3507 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3508 rc, err);
3509 return -1;
3510
3511 case RING_FREE_REQ_RING_TYPE_TX:
3512 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3513 rc, err);
3514 return -1;
3515
3516 default:
3517 netdev_err(bp->dev, "Invalid ring\n");
3518 return -1;
3519 }
3520 }
3521 ring->fw_ring_id = ring_id;
3522 return rc;
3523}
3524
3525static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3526{
3527 int i, rc = 0;
3528
Michael Chanedd0c2c2015-12-27 18:19:19 -05003529 for (i = 0; i < bp->cp_nr_rings; i++) {
3530 struct bnxt_napi *bnapi = bp->bnapi[i];
3531 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3532 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003533
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003534 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003535 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3536 INVALID_STATS_CTX_ID);
3537 if (rc)
3538 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003539 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3540 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003541 }
3542
Michael Chanedd0c2c2015-12-27 18:19:19 -05003543 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003544 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003545 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003546 u32 map_idx = txr->bnapi->index;
3547 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003548
Michael Chanb81a90d2016-01-02 23:45:01 -05003549 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3550 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003551 if (rc)
3552 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003553 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003554 }
3555
Michael Chanedd0c2c2015-12-27 18:19:19 -05003556 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003557 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003558 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003559 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003560
Michael Chanb81a90d2016-01-02 23:45:01 -05003561 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3562 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003563 if (rc)
3564 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003565 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003566 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003567 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003568 }
3569
3570 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3571 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003572 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003573 struct bnxt_ring_struct *ring =
3574 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003575 u32 grp_idx = rxr->bnapi->index;
3576 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003577
3578 rc = hwrm_ring_alloc_send_msg(bp, ring,
3579 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003580 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003581 INVALID_STATS_CTX_ID);
3582 if (rc)
3583 goto err_out;
3584
Michael Chanb81a90d2016-01-02 23:45:01 -05003585 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003586 writel(DB_KEY_RX | rxr->rx_agg_prod,
3587 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003588 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003589 }
3590 }
3591err_out:
3592 return rc;
3593}
3594
3595static int hwrm_ring_free_send_msg(struct bnxt *bp,
3596 struct bnxt_ring_struct *ring,
3597 u32 ring_type, int cmpl_ring_id)
3598{
3599 int rc;
3600 struct hwrm_ring_free_input req = {0};
3601 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3602 u16 error_code;
3603
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003604 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003605 req.ring_type = ring_type;
3606 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3607
3608 mutex_lock(&bp->hwrm_cmd_lock);
3609 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3610 error_code = le16_to_cpu(resp->error_code);
3611 mutex_unlock(&bp->hwrm_cmd_lock);
3612
3613 if (rc || error_code) {
3614 switch (ring_type) {
3615 case RING_FREE_REQ_RING_TYPE_CMPL:
3616 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3617 rc);
3618 return rc;
3619 case RING_FREE_REQ_RING_TYPE_RX:
3620 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3621 rc);
3622 return rc;
3623 case RING_FREE_REQ_RING_TYPE_TX:
3624 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3625 rc);
3626 return rc;
3627 default:
3628 netdev_err(bp->dev, "Invalid ring\n");
3629 return -1;
3630 }
3631 }
3632 return 0;
3633}
3634
Michael Chanedd0c2c2015-12-27 18:19:19 -05003635static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003636{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003637 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003638
3639 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003640 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003641
Michael Chanedd0c2c2015-12-27 18:19:19 -05003642 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003643 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003644 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003645 u32 grp_idx = txr->bnapi->index;
3646 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003647
Michael Chanedd0c2c2015-12-27 18:19:19 -05003648 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3649 hwrm_ring_free_send_msg(bp, ring,
3650 RING_FREE_REQ_RING_TYPE_TX,
3651 close_path ? cmpl_ring_id :
3652 INVALID_HW_RING_ID);
3653 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003654 }
3655 }
3656
Michael Chanedd0c2c2015-12-27 18:19:19 -05003657 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003658 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003659 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003660 u32 grp_idx = rxr->bnapi->index;
3661 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003662
Michael Chanedd0c2c2015-12-27 18:19:19 -05003663 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3664 hwrm_ring_free_send_msg(bp, ring,
3665 RING_FREE_REQ_RING_TYPE_RX,
3666 close_path ? cmpl_ring_id :
3667 INVALID_HW_RING_ID);
3668 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003669 bp->grp_info[grp_idx].rx_fw_ring_id =
3670 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003671 }
3672 }
3673
Michael Chanedd0c2c2015-12-27 18:19:19 -05003674 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003675 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003676 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003677 u32 grp_idx = rxr->bnapi->index;
3678 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003679
Michael Chanedd0c2c2015-12-27 18:19:19 -05003680 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3681 hwrm_ring_free_send_msg(bp, ring,
3682 RING_FREE_REQ_RING_TYPE_RX,
3683 close_path ? cmpl_ring_id :
3684 INVALID_HW_RING_ID);
3685 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003686 bp->grp_info[grp_idx].agg_fw_ring_id =
3687 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003688 }
3689 }
3690
Michael Chanedd0c2c2015-12-27 18:19:19 -05003691 for (i = 0; i < bp->cp_nr_rings; i++) {
3692 struct bnxt_napi *bnapi = bp->bnapi[i];
3693 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3694 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003695
Michael Chanedd0c2c2015-12-27 18:19:19 -05003696 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3697 hwrm_ring_free_send_msg(bp, ring,
3698 RING_FREE_REQ_RING_TYPE_CMPL,
3699 INVALID_HW_RING_ID);
3700 ring->fw_ring_id = INVALID_HW_RING_ID;
3701 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003702 }
3703 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003704}
3705
Michael Chanbb053f52016-02-26 04:00:02 -05003706static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3707 u32 buf_tmrs, u16 flags,
3708 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3709{
3710 req->flags = cpu_to_le16(flags);
3711 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3712 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3713 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3714 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3715 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3716 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3717 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3718 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3719}
3720
Michael Chanc0c050c2015-10-22 16:01:17 -04003721int bnxt_hwrm_set_coal(struct bnxt *bp)
3722{
3723 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003724 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3725 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003726 u16 max_buf, max_buf_irq;
3727 u16 buf_tmr, buf_tmr_irq;
3728 u32 flags;
3729
Michael Chandfc9c942016-02-26 04:00:03 -05003730 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3731 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3732 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3733 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003734
Michael Chandfb5b892016-02-26 04:00:01 -05003735 /* Each rx completion (2 records) should be DMAed immediately.
3736 * DMA 1/4 of the completion buffers at a time.
3737 */
3738 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003739 /* max_buf must not be zero */
3740 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003741 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3742 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3743 /* buf timer set to 1/4 of interrupt timer */
3744 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3745 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3746 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003747
3748 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3749
3750 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3751 * if coal_ticks is less than 25 us.
3752 */
Michael Chandfb5b892016-02-26 04:00:01 -05003753 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003754 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3755
Michael Chanbb053f52016-02-26 04:00:02 -05003756 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003757 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3758
3759 /* max_buf must not be zero */
3760 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3761 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3762 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3763 /* buf timer set to 1/4 of interrupt timer */
3764 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3765 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3766 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3767
3768 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3769 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3770 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003771
3772 mutex_lock(&bp->hwrm_cmd_lock);
3773 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003774 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003775
Michael Chandfc9c942016-02-26 04:00:03 -05003776 req = &req_rx;
3777 if (!bnapi->rx_ring)
3778 req = &req_tx;
3779 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3780
3781 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003782 HWRM_CMD_TIMEOUT);
3783 if (rc)
3784 break;
3785 }
3786 mutex_unlock(&bp->hwrm_cmd_lock);
3787 return rc;
3788}
3789
3790static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3791{
3792 int rc = 0, i;
3793 struct hwrm_stat_ctx_free_input req = {0};
3794
3795 if (!bp->bnapi)
3796 return 0;
3797
3798 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3799
3800 mutex_lock(&bp->hwrm_cmd_lock);
3801 for (i = 0; i < bp->cp_nr_rings; i++) {
3802 struct bnxt_napi *bnapi = bp->bnapi[i];
3803 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3804
3805 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3806 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3807
3808 rc = _hwrm_send_message(bp, &req, sizeof(req),
3809 HWRM_CMD_TIMEOUT);
3810 if (rc)
3811 break;
3812
3813 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3814 }
3815 }
3816 mutex_unlock(&bp->hwrm_cmd_lock);
3817 return rc;
3818}
3819
3820static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3821{
3822 int rc = 0, i;
3823 struct hwrm_stat_ctx_alloc_input req = {0};
3824 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3825
3826 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3827
3828 req.update_period_ms = cpu_to_le32(1000);
3829
3830 mutex_lock(&bp->hwrm_cmd_lock);
3831 for (i = 0; i < bp->cp_nr_rings; i++) {
3832 struct bnxt_napi *bnapi = bp->bnapi[i];
3833 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3834
3835 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3836
3837 rc = _hwrm_send_message(bp, &req, sizeof(req),
3838 HWRM_CMD_TIMEOUT);
3839 if (rc)
3840 break;
3841
3842 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3843
3844 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3845 }
3846 mutex_unlock(&bp->hwrm_cmd_lock);
3847 return 0;
3848}
3849
Michael Chan4a21b492015-12-27 18:19:26 -05003850int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003851{
3852 int rc = 0;
3853 struct hwrm_func_qcaps_input req = {0};
3854 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3855
3856 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3857 req.fid = cpu_to_le16(0xffff);
3858
3859 mutex_lock(&bp->hwrm_cmd_lock);
3860 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3861 if (rc)
3862 goto hwrm_func_qcaps_exit;
3863
3864 if (BNXT_PF(bp)) {
3865 struct bnxt_pf_info *pf = &bp->pf;
3866
3867 pf->fw_fid = le16_to_cpu(resp->fid);
3868 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003869 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003870 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003871 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3872 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3873 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003874 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003875 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3876 if (!pf->max_hw_ring_grps)
3877 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003878 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3879 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3880 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3881 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3882 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3883 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3884 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3885 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3886 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3887 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3888 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3889 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003890#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003891 struct bnxt_vf_info *vf = &bp->vf;
3892
3893 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003894 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003895 if (is_valid_ether_addr(vf->mac_addr))
3896 /* overwrite netdev dev_adr with admin VF MAC */
3897 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3898 else
3899 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003900
3901 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3902 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3903 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3904 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003905 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3906 if (!vf->max_hw_ring_grps)
3907 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003908 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3909 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3910 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003911#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003912 }
3913
3914 bp->tx_push_thresh = 0;
3915 if (resp->flags &
3916 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3917 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3918
3919hwrm_func_qcaps_exit:
3920 mutex_unlock(&bp->hwrm_cmd_lock);
3921 return rc;
3922}
3923
3924static int bnxt_hwrm_func_reset(struct bnxt *bp)
3925{
3926 struct hwrm_func_reset_input req = {0};
3927
3928 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3929 req.enables = 0;
3930
3931 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3932}
3933
3934static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3935{
3936 int rc = 0;
3937 struct hwrm_queue_qportcfg_input req = {0};
3938 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3939 u8 i, *qptr;
3940
3941 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3942
3943 mutex_lock(&bp->hwrm_cmd_lock);
3944 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3945 if (rc)
3946 goto qportcfg_exit;
3947
3948 if (!resp->max_configurable_queues) {
3949 rc = -EINVAL;
3950 goto qportcfg_exit;
3951 }
3952 bp->max_tc = resp->max_configurable_queues;
3953 if (bp->max_tc > BNXT_MAX_QUEUE)
3954 bp->max_tc = BNXT_MAX_QUEUE;
3955
3956 qptr = &resp->queue_id0;
3957 for (i = 0; i < bp->max_tc; i++) {
3958 bp->q_info[i].queue_id = *qptr++;
3959 bp->q_info[i].queue_profile = *qptr++;
3960 }
3961
3962qportcfg_exit:
3963 mutex_unlock(&bp->hwrm_cmd_lock);
3964 return rc;
3965}
3966
3967static int bnxt_hwrm_ver_get(struct bnxt *bp)
3968{
3969 int rc;
3970 struct hwrm_ver_get_input req = {0};
3971 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3972
Michael Chane6ef2692016-03-28 19:46:05 -04003973 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04003974 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3975 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3976 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3977 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3978 mutex_lock(&bp->hwrm_cmd_lock);
3979 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3980 if (rc)
3981 goto hwrm_ver_get_exit;
3982
3983 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3984
Michael Chan11f15ed2016-04-05 14:08:55 -04003985 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
3986 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05003987 if (resp->hwrm_intf_maj < 1) {
3988 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003989 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003990 resp->hwrm_intf_upd);
3991 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003992 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05003993 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04003994 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
3995 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
3996
Michael Chanff4fe812016-02-26 04:00:04 -05003997 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
3998 if (!bp->hwrm_cmd_timeout)
3999 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4000
Michael Chane6ef2692016-03-28 19:46:05 -04004001 if (resp->hwrm_intf_maj >= 1)
4002 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4003
Michael Chanc0c050c2015-10-22 16:01:17 -04004004hwrm_ver_get_exit:
4005 mutex_unlock(&bp->hwrm_cmd_lock);
4006 return rc;
4007}
4008
Michael Chan3bdf56c2016-03-07 15:38:45 -05004009static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4010{
4011 int rc;
4012 struct bnxt_pf_info *pf = &bp->pf;
4013 struct hwrm_port_qstats_input req = {0};
4014
4015 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4016 return 0;
4017
4018 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4019 req.port_id = cpu_to_le16(pf->port_id);
4020 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4021 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4022 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4023 return rc;
4024}
4025
Michael Chanc0c050c2015-10-22 16:01:17 -04004026static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4027{
4028 if (bp->vxlan_port_cnt) {
4029 bnxt_hwrm_tunnel_dst_port_free(
4030 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4031 }
4032 bp->vxlan_port_cnt = 0;
4033 if (bp->nge_port_cnt) {
4034 bnxt_hwrm_tunnel_dst_port_free(
4035 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4036 }
4037 bp->nge_port_cnt = 0;
4038}
4039
4040static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4041{
4042 int rc, i;
4043 u32 tpa_flags = 0;
4044
4045 if (set_tpa)
4046 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4047 for (i = 0; i < bp->nr_vnics; i++) {
4048 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4049 if (rc) {
4050 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4051 rc, i);
4052 return rc;
4053 }
4054 }
4055 return 0;
4056}
4057
4058static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4059{
4060 int i;
4061
4062 for (i = 0; i < bp->nr_vnics; i++)
4063 bnxt_hwrm_vnic_set_rss(bp, i, false);
4064}
4065
4066static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4067 bool irq_re_init)
4068{
4069 if (bp->vnic_info) {
4070 bnxt_hwrm_clear_vnic_filter(bp);
4071 /* clear all RSS setting before free vnic ctx */
4072 bnxt_hwrm_clear_vnic_rss(bp);
4073 bnxt_hwrm_vnic_ctx_free(bp);
4074 /* before free the vnic, undo the vnic tpa settings */
4075 if (bp->flags & BNXT_FLAG_TPA)
4076 bnxt_set_tpa(bp, false);
4077 bnxt_hwrm_vnic_free(bp);
4078 }
4079 bnxt_hwrm_ring_free(bp, close_path);
4080 bnxt_hwrm_ring_grp_free(bp);
4081 if (irq_re_init) {
4082 bnxt_hwrm_stat_ctx_free(bp);
4083 bnxt_hwrm_free_tunnel_ports(bp);
4084 }
4085}
4086
4087static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4088{
4089 int rc;
4090
4091 /* allocate context for vnic */
4092 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4093 if (rc) {
4094 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4095 vnic_id, rc);
4096 goto vnic_setup_err;
4097 }
4098 bp->rsscos_nr_ctxs++;
4099
4100 /* configure default vnic, ring grp */
4101 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4102 if (rc) {
4103 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4104 vnic_id, rc);
4105 goto vnic_setup_err;
4106 }
4107
4108 /* Enable RSS hashing on vnic */
4109 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4110 if (rc) {
4111 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4112 vnic_id, rc);
4113 goto vnic_setup_err;
4114 }
4115
4116 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4117 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4118 if (rc) {
4119 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4120 vnic_id, rc);
4121 }
4122 }
4123
4124vnic_setup_err:
4125 return rc;
4126}
4127
4128static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4129{
4130#ifdef CONFIG_RFS_ACCEL
4131 int i, rc = 0;
4132
4133 for (i = 0; i < bp->rx_nr_rings; i++) {
4134 u16 vnic_id = i + 1;
4135 u16 ring_id = i;
4136
4137 if (vnic_id >= bp->nr_vnics)
4138 break;
4139
4140 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004141 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004142 if (rc) {
4143 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4144 vnic_id, rc);
4145 break;
4146 }
4147 rc = bnxt_setup_vnic(bp, vnic_id);
4148 if (rc)
4149 break;
4150 }
4151 return rc;
4152#else
4153 return 0;
4154#endif
4155}
4156
Michael Chanb664f002015-12-02 01:54:08 -05004157static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004158static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004159
Michael Chanc0c050c2015-10-22 16:01:17 -04004160static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4161{
Michael Chan7d2837d2016-05-04 16:56:44 -04004162 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004163 int rc = 0;
4164
4165 if (irq_re_init) {
4166 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4167 if (rc) {
4168 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4169 rc);
4170 goto err_out;
4171 }
4172 }
4173
4174 rc = bnxt_hwrm_ring_alloc(bp);
4175 if (rc) {
4176 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4177 goto err_out;
4178 }
4179
4180 rc = bnxt_hwrm_ring_grp_alloc(bp);
4181 if (rc) {
4182 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4183 goto err_out;
4184 }
4185
4186 /* default vnic 0 */
4187 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4188 if (rc) {
4189 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4190 goto err_out;
4191 }
4192
4193 rc = bnxt_setup_vnic(bp, 0);
4194 if (rc)
4195 goto err_out;
4196
4197 if (bp->flags & BNXT_FLAG_RFS) {
4198 rc = bnxt_alloc_rfs_vnics(bp);
4199 if (rc)
4200 goto err_out;
4201 }
4202
4203 if (bp->flags & BNXT_FLAG_TPA) {
4204 rc = bnxt_set_tpa(bp, true);
4205 if (rc)
4206 goto err_out;
4207 }
4208
4209 if (BNXT_VF(bp))
4210 bnxt_update_vf_mac(bp);
4211
4212 /* Filter for default vnic 0 */
4213 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4214 if (rc) {
4215 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4216 goto err_out;
4217 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004218 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004219
Michael Chan7d2837d2016-05-04 16:56:44 -04004220 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004221
4222 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004223 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4224
4225 if (bp->dev->flags & IFF_ALLMULTI) {
4226 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4227 vnic->mc_list_count = 0;
4228 } else {
4229 u32 mask = 0;
4230
4231 bnxt_mc_list_updated(bp, &mask);
4232 vnic->rx_mask |= mask;
4233 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004234
Michael Chanb664f002015-12-02 01:54:08 -05004235 rc = bnxt_cfg_rx_mode(bp);
4236 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004237 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004238
4239 rc = bnxt_hwrm_set_coal(bp);
4240 if (rc)
4241 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4242 rc);
4243
4244 return 0;
4245
4246err_out:
4247 bnxt_hwrm_resource_free(bp, 0, true);
4248
4249 return rc;
4250}
4251
4252static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4253{
4254 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4255 return 0;
4256}
4257
4258static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4259{
4260 bnxt_init_rx_rings(bp);
4261 bnxt_init_tx_rings(bp);
4262 bnxt_init_ring_grps(bp, irq_re_init);
4263 bnxt_init_vnics(bp);
4264
4265 return bnxt_init_chip(bp, irq_re_init);
4266}
4267
4268static void bnxt_disable_int(struct bnxt *bp)
4269{
4270 int i;
4271
4272 if (!bp->bnapi)
4273 return;
4274
4275 for (i = 0; i < bp->cp_nr_rings; i++) {
4276 struct bnxt_napi *bnapi = bp->bnapi[i];
4277 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4278
4279 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4280 }
4281}
4282
4283static void bnxt_enable_int(struct bnxt *bp)
4284{
4285 int i;
4286
4287 atomic_set(&bp->intr_sem, 0);
4288 for (i = 0; i < bp->cp_nr_rings; i++) {
4289 struct bnxt_napi *bnapi = bp->bnapi[i];
4290 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4291
4292 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4293 }
4294}
4295
4296static int bnxt_set_real_num_queues(struct bnxt *bp)
4297{
4298 int rc;
4299 struct net_device *dev = bp->dev;
4300
4301 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4302 if (rc)
4303 return rc;
4304
4305 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4306 if (rc)
4307 return rc;
4308
4309#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004310 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004311 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004312#endif
4313
4314 return rc;
4315}
4316
Michael Chan6e6c5a52016-01-02 23:45:02 -05004317static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4318 bool shared)
4319{
4320 int _rx = *rx, _tx = *tx;
4321
4322 if (shared) {
4323 *rx = min_t(int, _rx, max);
4324 *tx = min_t(int, _tx, max);
4325 } else {
4326 if (max < 2)
4327 return -ENOMEM;
4328
4329 while (_rx + _tx > max) {
4330 if (_rx > _tx && _rx > 1)
4331 _rx--;
4332 else if (_tx > 1)
4333 _tx--;
4334 }
4335 *rx = _rx;
4336 *tx = _tx;
4337 }
4338 return 0;
4339}
4340
Michael Chanc0c050c2015-10-22 16:01:17 -04004341static int bnxt_setup_msix(struct bnxt *bp)
4342{
4343 struct msix_entry *msix_ent;
4344 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004345 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004346 const int len = sizeof(bp->irq_tbl[0].name);
4347
4348 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4349 total_vecs = bp->cp_nr_rings;
4350
4351 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4352 if (!msix_ent)
4353 return -ENOMEM;
4354
4355 for (i = 0; i < total_vecs; i++) {
4356 msix_ent[i].entry = i;
4357 msix_ent[i].vector = 0;
4358 }
4359
Michael Chan01657bc2016-01-02 23:45:03 -05004360 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4361 min = 2;
4362
4363 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004364 if (total_vecs < 0) {
4365 rc = -ENODEV;
4366 goto msix_setup_exit;
4367 }
4368
4369 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4370 if (bp->irq_tbl) {
4371 int tcs;
4372
4373 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004374 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004375 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004376 if (rc)
4377 goto msix_setup_exit;
4378
Michael Chanc0c050c2015-10-22 16:01:17 -04004379 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4380 tcs = netdev_get_num_tc(dev);
4381 if (tcs > 1) {
4382 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4383 if (bp->tx_nr_rings_per_tc == 0) {
4384 netdev_reset_tc(dev);
4385 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4386 } else {
4387 int i, off, count;
4388
4389 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4390 for (i = 0; i < tcs; i++) {
4391 count = bp->tx_nr_rings_per_tc;
4392 off = i * count;
4393 netdev_set_tc_queue(dev, i, count, off);
4394 }
4395 }
4396 }
Michael Chan01657bc2016-01-02 23:45:03 -05004397 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004398
4399 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004400 char *attr;
4401
Michael Chanc0c050c2015-10-22 16:01:17 -04004402 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004403 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4404 attr = "TxRx";
4405 else if (i < bp->rx_nr_rings)
4406 attr = "rx";
4407 else
4408 attr = "tx";
4409
Michael Chanc0c050c2015-10-22 16:01:17 -04004410 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004411 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004412 bp->irq_tbl[i].handler = bnxt_msix;
4413 }
4414 rc = bnxt_set_real_num_queues(bp);
4415 if (rc)
4416 goto msix_setup_exit;
4417 } else {
4418 rc = -ENOMEM;
4419 goto msix_setup_exit;
4420 }
4421 bp->flags |= BNXT_FLAG_USING_MSIX;
4422 kfree(msix_ent);
4423 return 0;
4424
4425msix_setup_exit:
4426 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4427 pci_disable_msix(bp->pdev);
4428 kfree(msix_ent);
4429 return rc;
4430}
4431
4432static int bnxt_setup_inta(struct bnxt *bp)
4433{
4434 int rc;
4435 const int len = sizeof(bp->irq_tbl[0].name);
4436
4437 if (netdev_get_num_tc(bp->dev))
4438 netdev_reset_tc(bp->dev);
4439
4440 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4441 if (!bp->irq_tbl) {
4442 rc = -ENOMEM;
4443 return rc;
4444 }
4445 bp->rx_nr_rings = 1;
4446 bp->tx_nr_rings = 1;
4447 bp->cp_nr_rings = 1;
4448 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004449 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004450 bp->irq_tbl[0].vector = bp->pdev->irq;
4451 snprintf(bp->irq_tbl[0].name, len,
4452 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4453 bp->irq_tbl[0].handler = bnxt_inta;
4454 rc = bnxt_set_real_num_queues(bp);
4455 return rc;
4456}
4457
4458static int bnxt_setup_int_mode(struct bnxt *bp)
4459{
4460 int rc = 0;
4461
4462 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4463 rc = bnxt_setup_msix(bp);
4464
Michael Chan1fa72e22016-04-25 02:30:49 -04004465 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004466 /* fallback to INTA */
4467 rc = bnxt_setup_inta(bp);
4468 }
4469 return rc;
4470}
4471
4472static void bnxt_free_irq(struct bnxt *bp)
4473{
4474 struct bnxt_irq *irq;
4475 int i;
4476
4477#ifdef CONFIG_RFS_ACCEL
4478 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4479 bp->dev->rx_cpu_rmap = NULL;
4480#endif
4481 if (!bp->irq_tbl)
4482 return;
4483
4484 for (i = 0; i < bp->cp_nr_rings; i++) {
4485 irq = &bp->irq_tbl[i];
4486 if (irq->requested)
4487 free_irq(irq->vector, bp->bnapi[i]);
4488 irq->requested = 0;
4489 }
4490 if (bp->flags & BNXT_FLAG_USING_MSIX)
4491 pci_disable_msix(bp->pdev);
4492 kfree(bp->irq_tbl);
4493 bp->irq_tbl = NULL;
4494}
4495
4496static int bnxt_request_irq(struct bnxt *bp)
4497{
Michael Chanb81a90d2016-01-02 23:45:01 -05004498 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004499 unsigned long flags = 0;
4500#ifdef CONFIG_RFS_ACCEL
4501 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4502#endif
4503
4504 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4505 flags = IRQF_SHARED;
4506
Michael Chanb81a90d2016-01-02 23:45:01 -05004507 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004508 struct bnxt_irq *irq = &bp->irq_tbl[i];
4509#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004510 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004511 rc = irq_cpu_rmap_add(rmap, irq->vector);
4512 if (rc)
4513 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004514 j);
4515 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004516 }
4517#endif
4518 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4519 bp->bnapi[i]);
4520 if (rc)
4521 break;
4522
4523 irq->requested = 1;
4524 }
4525 return rc;
4526}
4527
4528static void bnxt_del_napi(struct bnxt *bp)
4529{
4530 int i;
4531
4532 if (!bp->bnapi)
4533 return;
4534
4535 for (i = 0; i < bp->cp_nr_rings; i++) {
4536 struct bnxt_napi *bnapi = bp->bnapi[i];
4537
4538 napi_hash_del(&bnapi->napi);
4539 netif_napi_del(&bnapi->napi);
4540 }
4541}
4542
4543static void bnxt_init_napi(struct bnxt *bp)
4544{
4545 int i;
4546 struct bnxt_napi *bnapi;
4547
4548 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4549 for (i = 0; i < bp->cp_nr_rings; i++) {
4550 bnapi = bp->bnapi[i];
4551 netif_napi_add(bp->dev, &bnapi->napi,
4552 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004553 }
4554 } else {
4555 bnapi = bp->bnapi[0];
4556 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004557 }
4558}
4559
4560static void bnxt_disable_napi(struct bnxt *bp)
4561{
4562 int i;
4563
4564 if (!bp->bnapi)
4565 return;
4566
4567 for (i = 0; i < bp->cp_nr_rings; i++) {
4568 napi_disable(&bp->bnapi[i]->napi);
4569 bnxt_disable_poll(bp->bnapi[i]);
4570 }
4571}
4572
4573static void bnxt_enable_napi(struct bnxt *bp)
4574{
4575 int i;
4576
4577 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004578 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004579 bnxt_enable_poll(bp->bnapi[i]);
4580 napi_enable(&bp->bnapi[i]->napi);
4581 }
4582}
4583
4584static void bnxt_tx_disable(struct bnxt *bp)
4585{
4586 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004587 struct bnxt_tx_ring_info *txr;
4588 struct netdev_queue *txq;
4589
Michael Chanb6ab4b02016-01-02 23:44:59 -05004590 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004591 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004592 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004593 txq = netdev_get_tx_queue(bp->dev, i);
4594 __netif_tx_lock(txq, smp_processor_id());
4595 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4596 __netif_tx_unlock(txq);
4597 }
4598 }
4599 /* Stop all TX queues */
4600 netif_tx_disable(bp->dev);
4601 netif_carrier_off(bp->dev);
4602}
4603
4604static void bnxt_tx_enable(struct bnxt *bp)
4605{
4606 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004607 struct bnxt_tx_ring_info *txr;
4608 struct netdev_queue *txq;
4609
4610 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004611 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004612 txq = netdev_get_tx_queue(bp->dev, i);
4613 txr->dev_state = 0;
4614 }
4615 netif_tx_wake_all_queues(bp->dev);
4616 if (bp->link_info.link_up)
4617 netif_carrier_on(bp->dev);
4618}
4619
4620static void bnxt_report_link(struct bnxt *bp)
4621{
4622 if (bp->link_info.link_up) {
4623 const char *duplex;
4624 const char *flow_ctrl;
4625 u16 speed;
4626
4627 netif_carrier_on(bp->dev);
4628 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4629 duplex = "full";
4630 else
4631 duplex = "half";
4632 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4633 flow_ctrl = "ON - receive & transmit";
4634 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4635 flow_ctrl = "ON - transmit";
4636 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4637 flow_ctrl = "ON - receive";
4638 else
4639 flow_ctrl = "none";
4640 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4641 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4642 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004643 if (bp->flags & BNXT_FLAG_EEE_CAP)
4644 netdev_info(bp->dev, "EEE is %s\n",
4645 bp->eee.eee_active ? "active" :
4646 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004647 } else {
4648 netif_carrier_off(bp->dev);
4649 netdev_err(bp->dev, "NIC Link is Down\n");
4650 }
4651}
4652
Michael Chan170ce012016-04-05 14:08:57 -04004653static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4654{
4655 int rc = 0;
4656 struct hwrm_port_phy_qcaps_input req = {0};
4657 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4658
4659 if (bp->hwrm_spec_code < 0x10201)
4660 return 0;
4661
4662 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4663
4664 mutex_lock(&bp->hwrm_cmd_lock);
4665 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4666 if (rc)
4667 goto hwrm_phy_qcaps_exit;
4668
4669 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4670 struct ethtool_eee *eee = &bp->eee;
4671 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4672
4673 bp->flags |= BNXT_FLAG_EEE_CAP;
4674 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4675 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4676 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4677 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4678 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4679 }
4680
4681hwrm_phy_qcaps_exit:
4682 mutex_unlock(&bp->hwrm_cmd_lock);
4683 return rc;
4684}
4685
Michael Chanc0c050c2015-10-22 16:01:17 -04004686static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4687{
4688 int rc = 0;
4689 struct bnxt_link_info *link_info = &bp->link_info;
4690 struct hwrm_port_phy_qcfg_input req = {0};
4691 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4692 u8 link_up = link_info->link_up;
4693
4694 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4695
4696 mutex_lock(&bp->hwrm_cmd_lock);
4697 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4698 if (rc) {
4699 mutex_unlock(&bp->hwrm_cmd_lock);
4700 return rc;
4701 }
4702
4703 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4704 link_info->phy_link_status = resp->link;
4705 link_info->duplex = resp->duplex;
4706 link_info->pause = resp->pause;
4707 link_info->auto_mode = resp->auto_mode;
4708 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004709 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004710 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004711 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004712 if (link_info->phy_link_status == BNXT_LINK_LINK)
4713 link_info->link_speed = le16_to_cpu(resp->link_speed);
4714 else
4715 link_info->link_speed = 0;
4716 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004717 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4718 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004719 link_info->lp_auto_link_speeds =
4720 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004721 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4722 link_info->phy_ver[0] = resp->phy_maj;
4723 link_info->phy_ver[1] = resp->phy_min;
4724 link_info->phy_ver[2] = resp->phy_bld;
4725 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004726 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004727 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004728 link_info->phy_addr = resp->eee_config_phy_addr &
4729 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04004730 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04004731
Michael Chan170ce012016-04-05 14:08:57 -04004732 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4733 struct ethtool_eee *eee = &bp->eee;
4734 u16 fw_speeds;
4735
4736 eee->eee_active = 0;
4737 if (resp->eee_config_phy_addr &
4738 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4739 eee->eee_active = 1;
4740 fw_speeds = le16_to_cpu(
4741 resp->link_partner_adv_eee_link_speed_mask);
4742 eee->lp_advertised =
4743 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4744 }
4745
4746 /* Pull initial EEE config */
4747 if (!chng_link_state) {
4748 if (resp->eee_config_phy_addr &
4749 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4750 eee->eee_enabled = 1;
4751
4752 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4753 eee->advertised =
4754 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4755
4756 if (resp->eee_config_phy_addr &
4757 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4758 __le32 tmr;
4759
4760 eee->tx_lpi_enabled = 1;
4761 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4762 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4763 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4764 }
4765 }
4766 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004767 /* TODO: need to add more logic to report VF link */
4768 if (chng_link_state) {
4769 if (link_info->phy_link_status == BNXT_LINK_LINK)
4770 link_info->link_up = 1;
4771 else
4772 link_info->link_up = 0;
4773 if (link_up != link_info->link_up)
4774 bnxt_report_link(bp);
4775 } else {
4776 /* alwasy link down if not require to update link state */
4777 link_info->link_up = 0;
4778 }
4779 mutex_unlock(&bp->hwrm_cmd_lock);
4780 return 0;
4781}
4782
Michael Chan10289be2016-05-15 03:04:49 -04004783static void bnxt_get_port_module_status(struct bnxt *bp)
4784{
4785 struct bnxt_link_info *link_info = &bp->link_info;
4786 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
4787 u8 module_status;
4788
4789 if (bnxt_update_link(bp, true))
4790 return;
4791
4792 module_status = link_info->module_status;
4793 switch (module_status) {
4794 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
4795 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
4796 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
4797 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
4798 bp->pf.port_id);
4799 if (bp->hwrm_spec_code >= 0x10201) {
4800 netdev_warn(bp->dev, "Module part number %s\n",
4801 resp->phy_vendor_partnumber);
4802 }
4803 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
4804 netdev_warn(bp->dev, "TX is disabled\n");
4805 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
4806 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
4807 }
4808}
4809
Michael Chanc0c050c2015-10-22 16:01:17 -04004810static void
4811bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4812{
4813 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004814 if (bp->hwrm_spec_code >= 0x10201)
4815 req->auto_pause =
4816 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004817 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4818 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4819 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004820 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004821 req->enables |=
4822 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4823 } else {
4824 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4825 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4826 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4827 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4828 req->enables |=
4829 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004830 if (bp->hwrm_spec_code >= 0x10201) {
4831 req->auto_pause = req->force_pause;
4832 req->enables |= cpu_to_le32(
4833 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4834 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004835 }
4836}
4837
4838static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4839 struct hwrm_port_phy_cfg_input *req)
4840{
4841 u8 autoneg = bp->link_info.autoneg;
4842 u16 fw_link_speed = bp->link_info.req_link_speed;
4843 u32 advertising = bp->link_info.advertising;
4844
4845 if (autoneg & BNXT_AUTONEG_SPEED) {
4846 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004847 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004848
4849 req->enables |= cpu_to_le32(
4850 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4851 req->auto_link_speed_mask = cpu_to_le16(advertising);
4852
4853 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4854 req->flags |=
4855 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4856 } else {
4857 req->force_link_speed = cpu_to_le16(fw_link_speed);
4858 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4859 }
4860
Michael Chanc0c050c2015-10-22 16:01:17 -04004861 /* tell chimp that the setting takes effect immediately */
4862 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4863}
4864
4865int bnxt_hwrm_set_pause(struct bnxt *bp)
4866{
4867 struct hwrm_port_phy_cfg_input req = {0};
4868 int rc;
4869
4870 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4871 bnxt_hwrm_set_pause_common(bp, &req);
4872
4873 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4874 bp->link_info.force_link_chng)
4875 bnxt_hwrm_set_link_common(bp, &req);
4876
4877 mutex_lock(&bp->hwrm_cmd_lock);
4878 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4879 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4880 /* since changing of pause setting doesn't trigger any link
4881 * change event, the driver needs to update the current pause
4882 * result upon successfully return of the phy_cfg command
4883 */
4884 bp->link_info.pause =
4885 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4886 bp->link_info.auto_pause_setting = 0;
4887 if (!bp->link_info.force_link_chng)
4888 bnxt_report_link(bp);
4889 }
4890 bp->link_info.force_link_chng = false;
4891 mutex_unlock(&bp->hwrm_cmd_lock);
4892 return rc;
4893}
4894
Michael Chan939f7f02016-04-05 14:08:58 -04004895static void bnxt_hwrm_set_eee(struct bnxt *bp,
4896 struct hwrm_port_phy_cfg_input *req)
4897{
4898 struct ethtool_eee *eee = &bp->eee;
4899
4900 if (eee->eee_enabled) {
4901 u16 eee_speeds;
4902 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4903
4904 if (eee->tx_lpi_enabled)
4905 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4906 else
4907 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4908
4909 req->flags |= cpu_to_le32(flags);
4910 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4911 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4912 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4913 } else {
4914 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4915 }
4916}
4917
4918int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004919{
4920 struct hwrm_port_phy_cfg_input req = {0};
4921
4922 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4923 if (set_pause)
4924 bnxt_hwrm_set_pause_common(bp, &req);
4925
4926 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004927
4928 if (set_eee)
4929 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004930 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4931}
4932
Michael Chan33f7d552016-04-11 04:11:12 -04004933static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4934{
4935 struct hwrm_port_phy_cfg_input req = {0};
4936
4937 if (BNXT_VF(bp))
4938 return 0;
4939
4940 if (pci_num_vf(bp->pdev))
4941 return 0;
4942
4943 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4944 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4945 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4946}
4947
Michael Chan939f7f02016-04-05 14:08:58 -04004948static bool bnxt_eee_config_ok(struct bnxt *bp)
4949{
4950 struct ethtool_eee *eee = &bp->eee;
4951 struct bnxt_link_info *link_info = &bp->link_info;
4952
4953 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4954 return true;
4955
4956 if (eee->eee_enabled) {
4957 u32 advertising =
4958 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
4959
4960 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4961 eee->eee_enabled = 0;
4962 return false;
4963 }
4964 if (eee->advertised & ~advertising) {
4965 eee->advertised = advertising & eee->supported;
4966 return false;
4967 }
4968 }
4969 return true;
4970}
4971
Michael Chanc0c050c2015-10-22 16:01:17 -04004972static int bnxt_update_phy_setting(struct bnxt *bp)
4973{
4974 int rc;
4975 bool update_link = false;
4976 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04004977 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004978 struct bnxt_link_info *link_info = &bp->link_info;
4979
4980 rc = bnxt_update_link(bp, true);
4981 if (rc) {
4982 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4983 rc);
4984 return rc;
4985 }
4986 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04004987 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
4988 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04004989 update_pause = true;
4990 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4991 link_info->force_pause_setting != link_info->req_flow_ctrl)
4992 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004993 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4994 if (BNXT_AUTO_MODE(link_info->auto_mode))
4995 update_link = true;
4996 if (link_info->req_link_speed != link_info->force_link_speed)
4997 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05004998 if (link_info->req_duplex != link_info->duplex_setting)
4999 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005000 } else {
5001 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5002 update_link = true;
5003 if (link_info->advertising != link_info->auto_link_speeds)
5004 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005005 }
5006
Michael Chan939f7f02016-04-05 14:08:58 -04005007 if (!bnxt_eee_config_ok(bp))
5008 update_eee = true;
5009
Michael Chanc0c050c2015-10-22 16:01:17 -04005010 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005011 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005012 else if (update_pause)
5013 rc = bnxt_hwrm_set_pause(bp);
5014 if (rc) {
5015 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5016 rc);
5017 return rc;
5018 }
5019
5020 return rc;
5021}
5022
Jeffrey Huang11809492015-11-05 16:25:49 -05005023/* Common routine to pre-map certain register block to different GRC window.
5024 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5025 * in PF and 3 windows in VF that can be customized to map in different
5026 * register blocks.
5027 */
5028static void bnxt_preset_reg_win(struct bnxt *bp)
5029{
5030 if (BNXT_PF(bp)) {
5031 /* CAG registers map to GRC window #4 */
5032 writel(BNXT_CAG_REG_BASE,
5033 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5034 }
5035}
5036
Michael Chanc0c050c2015-10-22 16:01:17 -04005037static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5038{
5039 int rc = 0;
5040
Jeffrey Huang11809492015-11-05 16:25:49 -05005041 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005042 netif_carrier_off(bp->dev);
5043 if (irq_re_init) {
5044 rc = bnxt_setup_int_mode(bp);
5045 if (rc) {
5046 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5047 rc);
5048 return rc;
5049 }
5050 }
5051 if ((bp->flags & BNXT_FLAG_RFS) &&
5052 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5053 /* disable RFS if falling back to INTA */
5054 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5055 bp->flags &= ~BNXT_FLAG_RFS;
5056 }
5057
5058 rc = bnxt_alloc_mem(bp, irq_re_init);
5059 if (rc) {
5060 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5061 goto open_err_free_mem;
5062 }
5063
5064 if (irq_re_init) {
5065 bnxt_init_napi(bp);
5066 rc = bnxt_request_irq(bp);
5067 if (rc) {
5068 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5069 goto open_err;
5070 }
5071 }
5072
5073 bnxt_enable_napi(bp);
5074
5075 rc = bnxt_init_nic(bp, irq_re_init);
5076 if (rc) {
5077 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5078 goto open_err;
5079 }
5080
5081 if (link_re_init) {
5082 rc = bnxt_update_phy_setting(bp);
5083 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005084 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005085 }
5086
5087 if (irq_re_init) {
5088#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
5089 vxlan_get_rx_port(bp->dev);
5090#endif
5091 if (!bnxt_hwrm_tunnel_dst_port_alloc(
5092 bp, htons(0x17c1),
5093 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
5094 bp->nge_port_cnt = 1;
5095 }
5096
Michael Chancaefe522015-12-09 19:35:42 -05005097 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005098 bnxt_enable_int(bp);
5099 /* Enable TX queues */
5100 bnxt_tx_enable(bp);
5101 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005102 /* Poll link status and check for SFP+ module status */
5103 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005104
5105 return 0;
5106
5107open_err:
5108 bnxt_disable_napi(bp);
5109 bnxt_del_napi(bp);
5110
5111open_err_free_mem:
5112 bnxt_free_skbs(bp);
5113 bnxt_free_irq(bp);
5114 bnxt_free_mem(bp, true);
5115 return rc;
5116}
5117
5118/* rtnl_lock held */
5119int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5120{
5121 int rc = 0;
5122
5123 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5124 if (rc) {
5125 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5126 dev_close(bp->dev);
5127 }
5128 return rc;
5129}
5130
5131static int bnxt_open(struct net_device *dev)
5132{
5133 struct bnxt *bp = netdev_priv(dev);
5134 int rc = 0;
5135
5136 rc = bnxt_hwrm_func_reset(bp);
5137 if (rc) {
5138 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5139 rc);
5140 rc = -1;
5141 return rc;
5142 }
5143 return __bnxt_open_nic(bp, true, true);
5144}
5145
5146static void bnxt_disable_int_sync(struct bnxt *bp)
5147{
5148 int i;
5149
5150 atomic_inc(&bp->intr_sem);
5151 if (!netif_running(bp->dev))
5152 return;
5153
5154 bnxt_disable_int(bp);
5155 for (i = 0; i < bp->cp_nr_rings; i++)
5156 synchronize_irq(bp->irq_tbl[i].vector);
5157}
5158
5159int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5160{
5161 int rc = 0;
5162
5163#ifdef CONFIG_BNXT_SRIOV
5164 if (bp->sriov_cfg) {
5165 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5166 !bp->sriov_cfg,
5167 BNXT_SRIOV_CFG_WAIT_TMO);
5168 if (rc)
5169 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5170 }
5171#endif
5172 /* Change device state to avoid TX queue wake up's */
5173 bnxt_tx_disable(bp);
5174
Michael Chancaefe522015-12-09 19:35:42 -05005175 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005176 smp_mb__after_atomic();
5177 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5178 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005179
5180 /* Flush rings before disabling interrupts */
5181 bnxt_shutdown_nic(bp, irq_re_init);
5182
5183 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5184
5185 bnxt_disable_napi(bp);
5186 bnxt_disable_int_sync(bp);
5187 del_timer_sync(&bp->timer);
5188 bnxt_free_skbs(bp);
5189
5190 if (irq_re_init) {
5191 bnxt_free_irq(bp);
5192 bnxt_del_napi(bp);
5193 }
5194 bnxt_free_mem(bp, irq_re_init);
5195 return rc;
5196}
5197
5198static int bnxt_close(struct net_device *dev)
5199{
5200 struct bnxt *bp = netdev_priv(dev);
5201
5202 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005203 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005204 return 0;
5205}
5206
5207/* rtnl_lock held */
5208static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5209{
5210 switch (cmd) {
5211 case SIOCGMIIPHY:
5212 /* fallthru */
5213 case SIOCGMIIREG: {
5214 if (!netif_running(dev))
5215 return -EAGAIN;
5216
5217 return 0;
5218 }
5219
5220 case SIOCSMIIREG:
5221 if (!netif_running(dev))
5222 return -EAGAIN;
5223
5224 return 0;
5225
5226 default:
5227 /* do nothing */
5228 break;
5229 }
5230 return -EOPNOTSUPP;
5231}
5232
5233static struct rtnl_link_stats64 *
5234bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5235{
5236 u32 i;
5237 struct bnxt *bp = netdev_priv(dev);
5238
5239 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5240
5241 if (!bp->bnapi)
5242 return stats;
5243
5244 /* TODO check if we need to synchronize with bnxt_close path */
5245 for (i = 0; i < bp->cp_nr_rings; i++) {
5246 struct bnxt_napi *bnapi = bp->bnapi[i];
5247 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5248 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5249
5250 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5251 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5252 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5253
5254 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5255 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5256 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5257
5258 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5259 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5260 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5261
5262 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5263 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5264 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5265
5266 stats->rx_missed_errors +=
5267 le64_to_cpu(hw_stats->rx_discard_pkts);
5268
5269 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5270
Michael Chanc0c050c2015-10-22 16:01:17 -04005271 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5272 }
5273
Michael Chan9947f832016-03-07 15:38:46 -05005274 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5275 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5276 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5277
5278 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5279 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5280 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5281 le64_to_cpu(rx->rx_ovrsz_frames) +
5282 le64_to_cpu(rx->rx_runt_frames);
5283 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5284 le64_to_cpu(rx->rx_jbr_frames);
5285 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5286 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5287 stats->tx_errors = le64_to_cpu(tx->tx_err);
5288 }
5289
Michael Chanc0c050c2015-10-22 16:01:17 -04005290 return stats;
5291}
5292
5293static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5294{
5295 struct net_device *dev = bp->dev;
5296 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5297 struct netdev_hw_addr *ha;
5298 u8 *haddr;
5299 int mc_count = 0;
5300 bool update = false;
5301 int off = 0;
5302
5303 netdev_for_each_mc_addr(ha, dev) {
5304 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5305 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5306 vnic->mc_list_count = 0;
5307 return false;
5308 }
5309 haddr = ha->addr;
5310 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5311 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5312 update = true;
5313 }
5314 off += ETH_ALEN;
5315 mc_count++;
5316 }
5317 if (mc_count)
5318 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5319
5320 if (mc_count != vnic->mc_list_count) {
5321 vnic->mc_list_count = mc_count;
5322 update = true;
5323 }
5324 return update;
5325}
5326
5327static bool bnxt_uc_list_updated(struct bnxt *bp)
5328{
5329 struct net_device *dev = bp->dev;
5330 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5331 struct netdev_hw_addr *ha;
5332 int off = 0;
5333
5334 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5335 return true;
5336
5337 netdev_for_each_uc_addr(ha, dev) {
5338 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5339 return true;
5340
5341 off += ETH_ALEN;
5342 }
5343 return false;
5344}
5345
5346static void bnxt_set_rx_mode(struct net_device *dev)
5347{
5348 struct bnxt *bp = netdev_priv(dev);
5349 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5350 u32 mask = vnic->rx_mask;
5351 bool mc_update = false;
5352 bool uc_update;
5353
5354 if (!netif_running(dev))
5355 return;
5356
5357 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5358 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5359 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5360
5361 /* Only allow PF to be in promiscuous mode */
5362 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5363 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5364
5365 uc_update = bnxt_uc_list_updated(bp);
5366
5367 if (dev->flags & IFF_ALLMULTI) {
5368 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5369 vnic->mc_list_count = 0;
5370 } else {
5371 mc_update = bnxt_mc_list_updated(bp, &mask);
5372 }
5373
5374 if (mask != vnic->rx_mask || uc_update || mc_update) {
5375 vnic->rx_mask = mask;
5376
5377 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5378 schedule_work(&bp->sp_task);
5379 }
5380}
5381
Michael Chanb664f002015-12-02 01:54:08 -05005382static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005383{
5384 struct net_device *dev = bp->dev;
5385 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5386 struct netdev_hw_addr *ha;
5387 int i, off = 0, rc;
5388 bool uc_update;
5389
5390 netif_addr_lock_bh(dev);
5391 uc_update = bnxt_uc_list_updated(bp);
5392 netif_addr_unlock_bh(dev);
5393
5394 if (!uc_update)
5395 goto skip_uc;
5396
5397 mutex_lock(&bp->hwrm_cmd_lock);
5398 for (i = 1; i < vnic->uc_filter_count; i++) {
5399 struct hwrm_cfa_l2_filter_free_input req = {0};
5400
5401 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5402 -1);
5403
5404 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5405
5406 rc = _hwrm_send_message(bp, &req, sizeof(req),
5407 HWRM_CMD_TIMEOUT);
5408 }
5409 mutex_unlock(&bp->hwrm_cmd_lock);
5410
5411 vnic->uc_filter_count = 1;
5412
5413 netif_addr_lock_bh(dev);
5414 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5415 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5416 } else {
5417 netdev_for_each_uc_addr(ha, dev) {
5418 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5419 off += ETH_ALEN;
5420 vnic->uc_filter_count++;
5421 }
5422 }
5423 netif_addr_unlock_bh(dev);
5424
5425 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5426 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5427 if (rc) {
5428 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5429 rc);
5430 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005431 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005432 }
5433 }
5434
5435skip_uc:
5436 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5437 if (rc)
5438 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5439 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005440
5441 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005442}
5443
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005444static bool bnxt_rfs_capable(struct bnxt *bp)
5445{
5446#ifdef CONFIG_RFS_ACCEL
5447 struct bnxt_pf_info *pf = &bp->pf;
5448 int vnics;
5449
5450 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5451 return false;
5452
5453 vnics = 1 + bp->rx_nr_rings;
5454 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5455 return false;
5456
5457 return true;
5458#else
5459 return false;
5460#endif
5461}
5462
Michael Chanc0c050c2015-10-22 16:01:17 -04005463static netdev_features_t bnxt_fix_features(struct net_device *dev,
5464 netdev_features_t features)
5465{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005466 struct bnxt *bp = netdev_priv(dev);
5467
5468 if (!bnxt_rfs_capable(bp))
5469 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005470 return features;
5471}
5472
5473static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5474{
5475 struct bnxt *bp = netdev_priv(dev);
5476 u32 flags = bp->flags;
5477 u32 changes;
5478 int rc = 0;
5479 bool re_init = false;
5480 bool update_tpa = false;
5481
5482 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5483 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5484 flags |= BNXT_FLAG_GRO;
5485 if (features & NETIF_F_LRO)
5486 flags |= BNXT_FLAG_LRO;
5487
5488 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5489 flags |= BNXT_FLAG_STRIP_VLAN;
5490
5491 if (features & NETIF_F_NTUPLE)
5492 flags |= BNXT_FLAG_RFS;
5493
5494 changes = flags ^ bp->flags;
5495 if (changes & BNXT_FLAG_TPA) {
5496 update_tpa = true;
5497 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5498 (flags & BNXT_FLAG_TPA) == 0)
5499 re_init = true;
5500 }
5501
5502 if (changes & ~BNXT_FLAG_TPA)
5503 re_init = true;
5504
5505 if (flags != bp->flags) {
5506 u32 old_flags = bp->flags;
5507
5508 bp->flags = flags;
5509
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005510 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005511 if (update_tpa)
5512 bnxt_set_ring_params(bp);
5513 return rc;
5514 }
5515
5516 if (re_init) {
5517 bnxt_close_nic(bp, false, false);
5518 if (update_tpa)
5519 bnxt_set_ring_params(bp);
5520
5521 return bnxt_open_nic(bp, false, false);
5522 }
5523 if (update_tpa) {
5524 rc = bnxt_set_tpa(bp,
5525 (flags & BNXT_FLAG_TPA) ?
5526 true : false);
5527 if (rc)
5528 bp->flags = old_flags;
5529 }
5530 }
5531 return rc;
5532}
5533
Michael Chan9f554592016-01-02 23:44:58 -05005534static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5535{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005536 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005537 int i = bnapi->index;
5538
Michael Chan3b2b7d92016-01-02 23:45:00 -05005539 if (!txr)
5540 return;
5541
Michael Chan9f554592016-01-02 23:44:58 -05005542 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5543 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5544 txr->tx_cons);
5545}
5546
5547static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5548{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005549 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005550 int i = bnapi->index;
5551
Michael Chan3b2b7d92016-01-02 23:45:00 -05005552 if (!rxr)
5553 return;
5554
Michael Chan9f554592016-01-02 23:44:58 -05005555 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5556 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5557 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5558 rxr->rx_sw_agg_prod);
5559}
5560
5561static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5562{
5563 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5564 int i = bnapi->index;
5565
5566 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5567 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5568}
5569
Michael Chanc0c050c2015-10-22 16:01:17 -04005570static void bnxt_dbg_dump_states(struct bnxt *bp)
5571{
5572 int i;
5573 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005574
5575 for (i = 0; i < bp->cp_nr_rings; i++) {
5576 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005577 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005578 bnxt_dump_tx_sw_state(bnapi);
5579 bnxt_dump_rx_sw_state(bnapi);
5580 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005581 }
5582 }
5583}
5584
5585static void bnxt_reset_task(struct bnxt *bp)
5586{
5587 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005588 if (netif_running(bp->dev)) {
5589 bnxt_close_nic(bp, false, false);
5590 bnxt_open_nic(bp, false, false);
5591 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005592}
5593
5594static void bnxt_tx_timeout(struct net_device *dev)
5595{
5596 struct bnxt *bp = netdev_priv(dev);
5597
5598 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5599 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5600 schedule_work(&bp->sp_task);
5601}
5602
5603#ifdef CONFIG_NET_POLL_CONTROLLER
5604static void bnxt_poll_controller(struct net_device *dev)
5605{
5606 struct bnxt *bp = netdev_priv(dev);
5607 int i;
5608
5609 for (i = 0; i < bp->cp_nr_rings; i++) {
5610 struct bnxt_irq *irq = &bp->irq_tbl[i];
5611
5612 disable_irq(irq->vector);
5613 irq->handler(irq->vector, bp->bnapi[i]);
5614 enable_irq(irq->vector);
5615 }
5616}
5617#endif
5618
5619static void bnxt_timer(unsigned long data)
5620{
5621 struct bnxt *bp = (struct bnxt *)data;
5622 struct net_device *dev = bp->dev;
5623
5624 if (!netif_running(dev))
5625 return;
5626
5627 if (atomic_read(&bp->intr_sem) != 0)
5628 goto bnxt_restart_timer;
5629
Michael Chan3bdf56c2016-03-07 15:38:45 -05005630 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5631 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5632 schedule_work(&bp->sp_task);
5633 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005634bnxt_restart_timer:
5635 mod_timer(&bp->timer, jiffies + bp->current_interval);
5636}
5637
5638static void bnxt_cfg_ntp_filters(struct bnxt *);
5639
5640static void bnxt_sp_task(struct work_struct *work)
5641{
5642 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5643 int rc;
5644
Michael Chan4cebdce2015-12-09 19:35:43 -05005645 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5646 smp_mb__after_atomic();
5647 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5648 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005649 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005650 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005651
5652 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5653 bnxt_cfg_rx_mode(bp);
5654
5655 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5656 bnxt_cfg_ntp_filters(bp);
5657 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5658 rc = bnxt_update_link(bp, true);
5659 if (rc)
5660 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5661 rc);
5662 }
5663 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5664 bnxt_hwrm_exec_fwd_req(bp);
5665 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5666 bnxt_hwrm_tunnel_dst_port_alloc(
5667 bp, bp->vxlan_port,
5668 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5669 }
5670 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5671 bnxt_hwrm_tunnel_dst_port_free(
5672 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5673 }
Michael Chan028de142015-12-09 19:35:44 -05005674 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5675 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5676 * for BNXT_STATE_IN_SP_TASK to clear.
5677 */
5678 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5679 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005680 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005681 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5682 rtnl_unlock();
5683 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005684
Michael Chan4bb13ab2016-04-05 14:09:01 -04005685 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
Michael Chan10289be2016-05-15 03:04:49 -04005686 bnxt_get_port_module_status(bp);
Michael Chan4bb13ab2016-04-05 14:09:01 -04005687
Michael Chan3bdf56c2016-03-07 15:38:45 -05005688 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5689 bnxt_hwrm_port_qstats(bp);
5690
Michael Chan4cebdce2015-12-09 19:35:43 -05005691 smp_mb__before_atomic();
5692 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005693}
5694
5695static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5696{
5697 int rc;
5698 struct bnxt *bp = netdev_priv(dev);
5699
5700 SET_NETDEV_DEV(dev, &pdev->dev);
5701
5702 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5703 rc = pci_enable_device(pdev);
5704 if (rc) {
5705 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5706 goto init_err;
5707 }
5708
5709 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5710 dev_err(&pdev->dev,
5711 "Cannot find PCI device base address, aborting\n");
5712 rc = -ENODEV;
5713 goto init_err_disable;
5714 }
5715
5716 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5717 if (rc) {
5718 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5719 goto init_err_disable;
5720 }
5721
5722 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5723 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5724 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5725 goto init_err_disable;
5726 }
5727
5728 pci_set_master(pdev);
5729
5730 bp->dev = dev;
5731 bp->pdev = pdev;
5732
5733 bp->bar0 = pci_ioremap_bar(pdev, 0);
5734 if (!bp->bar0) {
5735 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5736 rc = -ENOMEM;
5737 goto init_err_release;
5738 }
5739
5740 bp->bar1 = pci_ioremap_bar(pdev, 2);
5741 if (!bp->bar1) {
5742 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5743 rc = -ENOMEM;
5744 goto init_err_release;
5745 }
5746
5747 bp->bar2 = pci_ioremap_bar(pdev, 4);
5748 if (!bp->bar2) {
5749 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5750 rc = -ENOMEM;
5751 goto init_err_release;
5752 }
5753
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005754 pci_enable_pcie_error_reporting(pdev);
5755
Michael Chanc0c050c2015-10-22 16:01:17 -04005756 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5757
5758 spin_lock_init(&bp->ntp_fltr_lock);
5759
5760 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5761 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5762
Michael Chandfb5b892016-02-26 04:00:01 -05005763 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005764 bp->rx_coal_ticks = 12;
5765 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005766 bp->rx_coal_ticks_irq = 1;
5767 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005768
Michael Chandfc9c942016-02-26 04:00:03 -05005769 bp->tx_coal_ticks = 25;
5770 bp->tx_coal_bufs = 30;
5771 bp->tx_coal_ticks_irq = 2;
5772 bp->tx_coal_bufs_irq = 2;
5773
Michael Chanc0c050c2015-10-22 16:01:17 -04005774 init_timer(&bp->timer);
5775 bp->timer.data = (unsigned long)bp;
5776 bp->timer.function = bnxt_timer;
5777 bp->current_interval = BNXT_TIMER_INTERVAL;
5778
Michael Chancaefe522015-12-09 19:35:42 -05005779 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005780
5781 return 0;
5782
5783init_err_release:
5784 if (bp->bar2) {
5785 pci_iounmap(pdev, bp->bar2);
5786 bp->bar2 = NULL;
5787 }
5788
5789 if (bp->bar1) {
5790 pci_iounmap(pdev, bp->bar1);
5791 bp->bar1 = NULL;
5792 }
5793
5794 if (bp->bar0) {
5795 pci_iounmap(pdev, bp->bar0);
5796 bp->bar0 = NULL;
5797 }
5798
5799 pci_release_regions(pdev);
5800
5801init_err_disable:
5802 pci_disable_device(pdev);
5803
5804init_err:
5805 return rc;
5806}
5807
5808/* rtnl_lock held */
5809static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5810{
5811 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005812 struct bnxt *bp = netdev_priv(dev);
5813 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005814
5815 if (!is_valid_ether_addr(addr->sa_data))
5816 return -EADDRNOTAVAIL;
5817
Michael Chan84c33dd2016-04-11 04:11:13 -04005818 rc = bnxt_approve_mac(bp, addr->sa_data);
5819 if (rc)
5820 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005821
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005822 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5823 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005824
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005825 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5826 if (netif_running(dev)) {
5827 bnxt_close_nic(bp, false, false);
5828 rc = bnxt_open_nic(bp, false, false);
5829 }
5830
5831 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005832}
5833
5834/* rtnl_lock held */
5835static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5836{
5837 struct bnxt *bp = netdev_priv(dev);
5838
5839 if (new_mtu < 60 || new_mtu > 9000)
5840 return -EINVAL;
5841
5842 if (netif_running(dev))
5843 bnxt_close_nic(bp, false, false);
5844
5845 dev->mtu = new_mtu;
5846 bnxt_set_ring_params(bp);
5847
5848 if (netif_running(dev))
5849 return bnxt_open_nic(bp, false, false);
5850
5851 return 0;
5852}
5853
John Fastabend16e5cc62016-02-16 21:16:43 -08005854static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5855 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005856{
5857 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005858 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005859
John Fastabend5eb4dce2016-02-29 11:26:13 -08005860 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005861 return -EINVAL;
5862
John Fastabend16e5cc62016-02-16 21:16:43 -08005863 tc = ntc->tc;
5864
Michael Chanc0c050c2015-10-22 16:01:17 -04005865 if (tc > bp->max_tc) {
5866 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5867 tc, bp->max_tc);
5868 return -EINVAL;
5869 }
5870
5871 if (netdev_get_num_tc(dev) == tc)
5872 return 0;
5873
5874 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005875 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005876 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005877
Michael Chan01657bc2016-01-02 23:45:03 -05005878 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5879 sh = true;
5880
5881 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005882 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005883 return -ENOMEM;
5884 }
5885
5886 /* Needs to close the device and do hw resource re-allocations */
5887 if (netif_running(bp->dev))
5888 bnxt_close_nic(bp, true, false);
5889
5890 if (tc) {
5891 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5892 netdev_set_num_tc(dev, tc);
5893 } else {
5894 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5895 netdev_reset_tc(dev);
5896 }
5897 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5898 bp->num_stat_ctxs = bp->cp_nr_rings;
5899
5900 if (netif_running(bp->dev))
5901 return bnxt_open_nic(bp, true, false);
5902
5903 return 0;
5904}
5905
5906#ifdef CONFIG_RFS_ACCEL
5907static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5908 struct bnxt_ntuple_filter *f2)
5909{
5910 struct flow_keys *keys1 = &f1->fkeys;
5911 struct flow_keys *keys2 = &f2->fkeys;
5912
5913 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5914 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5915 keys1->ports.ports == keys2->ports.ports &&
5916 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5917 keys1->basic.n_proto == keys2->basic.n_proto &&
5918 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5919 return true;
5920
5921 return false;
5922}
5923
5924static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5925 u16 rxq_index, u32 flow_id)
5926{
5927 struct bnxt *bp = netdev_priv(dev);
5928 struct bnxt_ntuple_filter *fltr, *new_fltr;
5929 struct flow_keys *fkeys;
5930 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005931 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005932 struct hlist_head *head;
5933
5934 if (skb->encapsulation)
5935 return -EPROTONOSUPPORT;
5936
5937 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5938 if (!new_fltr)
5939 return -ENOMEM;
5940
5941 fkeys = &new_fltr->fkeys;
5942 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5943 rc = -EPROTONOSUPPORT;
5944 goto err_free;
5945 }
5946
5947 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5948 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5949 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5950 rc = -EPROTONOSUPPORT;
5951 goto err_free;
5952 }
5953
5954 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5955
5956 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5957 head = &bp->ntp_fltr_hash_tbl[idx];
5958 rcu_read_lock();
5959 hlist_for_each_entry_rcu(fltr, head, hash) {
5960 if (bnxt_fltr_match(fltr, new_fltr)) {
5961 rcu_read_unlock();
5962 rc = 0;
5963 goto err_free;
5964 }
5965 }
5966 rcu_read_unlock();
5967
5968 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005969 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5970 BNXT_NTP_FLTR_MAX_FLTR, 0);
5971 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005972 spin_unlock_bh(&bp->ntp_fltr_lock);
5973 rc = -ENOMEM;
5974 goto err_free;
5975 }
5976
Michael Chan84e86b92015-11-05 16:25:50 -05005977 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005978 new_fltr->flow_id = flow_id;
5979 new_fltr->rxq = rxq_index;
5980 hlist_add_head_rcu(&new_fltr->hash, head);
5981 bp->ntp_fltr_count++;
5982 spin_unlock_bh(&bp->ntp_fltr_lock);
5983
5984 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5985 schedule_work(&bp->sp_task);
5986
5987 return new_fltr->sw_id;
5988
5989err_free:
5990 kfree(new_fltr);
5991 return rc;
5992}
5993
5994static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5995{
5996 int i;
5997
5998 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5999 struct hlist_head *head;
6000 struct hlist_node *tmp;
6001 struct bnxt_ntuple_filter *fltr;
6002 int rc;
6003
6004 head = &bp->ntp_fltr_hash_tbl[i];
6005 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6006 bool del = false;
6007
6008 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6009 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6010 fltr->flow_id,
6011 fltr->sw_id)) {
6012 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6013 fltr);
6014 del = true;
6015 }
6016 } else {
6017 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6018 fltr);
6019 if (rc)
6020 del = true;
6021 else
6022 set_bit(BNXT_FLTR_VALID, &fltr->state);
6023 }
6024
6025 if (del) {
6026 spin_lock_bh(&bp->ntp_fltr_lock);
6027 hlist_del_rcu(&fltr->hash);
6028 bp->ntp_fltr_count--;
6029 spin_unlock_bh(&bp->ntp_fltr_lock);
6030 synchronize_rcu();
6031 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6032 kfree(fltr);
6033 }
6034 }
6035 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006036 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6037 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006038}
6039
6040#else
6041
6042static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6043{
6044}
6045
6046#endif /* CONFIG_RFS_ACCEL */
6047
6048static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6049 __be16 port)
6050{
6051 struct bnxt *bp = netdev_priv(dev);
6052
6053 if (!netif_running(dev))
6054 return;
6055
6056 if (sa_family != AF_INET6 && sa_family != AF_INET)
6057 return;
6058
6059 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
6060 return;
6061
6062 bp->vxlan_port_cnt++;
6063 if (bp->vxlan_port_cnt == 1) {
6064 bp->vxlan_port = port;
6065 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
6066 schedule_work(&bp->sp_task);
6067 }
6068}
6069
6070static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6071 __be16 port)
6072{
6073 struct bnxt *bp = netdev_priv(dev);
6074
6075 if (!netif_running(dev))
6076 return;
6077
6078 if (sa_family != AF_INET6 && sa_family != AF_INET)
6079 return;
6080
6081 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6082 bp->vxlan_port_cnt--;
6083
6084 if (bp->vxlan_port_cnt == 0) {
6085 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6086 schedule_work(&bp->sp_task);
6087 }
6088 }
6089}
6090
6091static const struct net_device_ops bnxt_netdev_ops = {
6092 .ndo_open = bnxt_open,
6093 .ndo_start_xmit = bnxt_start_xmit,
6094 .ndo_stop = bnxt_close,
6095 .ndo_get_stats64 = bnxt_get_stats64,
6096 .ndo_set_rx_mode = bnxt_set_rx_mode,
6097 .ndo_do_ioctl = bnxt_ioctl,
6098 .ndo_validate_addr = eth_validate_addr,
6099 .ndo_set_mac_address = bnxt_change_mac_addr,
6100 .ndo_change_mtu = bnxt_change_mtu,
6101 .ndo_fix_features = bnxt_fix_features,
6102 .ndo_set_features = bnxt_set_features,
6103 .ndo_tx_timeout = bnxt_tx_timeout,
6104#ifdef CONFIG_BNXT_SRIOV
6105 .ndo_get_vf_config = bnxt_get_vf_config,
6106 .ndo_set_vf_mac = bnxt_set_vf_mac,
6107 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6108 .ndo_set_vf_rate = bnxt_set_vf_bw,
6109 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6110 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6111#endif
6112#ifdef CONFIG_NET_POLL_CONTROLLER
6113 .ndo_poll_controller = bnxt_poll_controller,
6114#endif
6115 .ndo_setup_tc = bnxt_setup_tc,
6116#ifdef CONFIG_RFS_ACCEL
6117 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6118#endif
6119 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6120 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6121#ifdef CONFIG_NET_RX_BUSY_POLL
6122 .ndo_busy_poll = bnxt_busy_poll,
6123#endif
6124};
6125
6126static void bnxt_remove_one(struct pci_dev *pdev)
6127{
6128 struct net_device *dev = pci_get_drvdata(pdev);
6129 struct bnxt *bp = netdev_priv(dev);
6130
6131 if (BNXT_PF(bp))
6132 bnxt_sriov_disable(bp);
6133
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006134 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006135 unregister_netdev(dev);
6136 cancel_work_sync(&bp->sp_task);
6137 bp->sp_event = 0;
6138
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006139 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006140 bnxt_free_hwrm_resources(bp);
6141 pci_iounmap(pdev, bp->bar2);
6142 pci_iounmap(pdev, bp->bar1);
6143 pci_iounmap(pdev, bp->bar0);
6144 free_netdev(dev);
6145
6146 pci_release_regions(pdev);
6147 pci_disable_device(pdev);
6148}
6149
6150static int bnxt_probe_phy(struct bnxt *bp)
6151{
6152 int rc = 0;
6153 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006154
Michael Chan170ce012016-04-05 14:08:57 -04006155 rc = bnxt_hwrm_phy_qcaps(bp);
6156 if (rc) {
6157 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6158 rc);
6159 return rc;
6160 }
6161
Michael Chanc0c050c2015-10-22 16:01:17 -04006162 rc = bnxt_update_link(bp, false);
6163 if (rc) {
6164 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6165 rc);
6166 return rc;
6167 }
6168
6169 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006170 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006171 link_info->autoneg = BNXT_AUTONEG_SPEED;
6172 if (bp->hwrm_spec_code >= 0x10201) {
6173 if (link_info->auto_pause_setting &
6174 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6175 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6176 } else {
6177 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6178 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006179 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006180 } else {
6181 link_info->req_link_speed = link_info->force_link_speed;
6182 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006183 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006184 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6185 link_info->req_flow_ctrl =
6186 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6187 else
6188 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006189 return rc;
6190}
6191
6192static int bnxt_get_max_irq(struct pci_dev *pdev)
6193{
6194 u16 ctrl;
6195
6196 if (!pdev->msix_cap)
6197 return 1;
6198
6199 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6200 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6201}
6202
Michael Chan6e6c5a52016-01-02 23:45:02 -05006203static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6204 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006205{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006206 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006207
Michael Chan379a80a2015-10-23 15:06:19 -04006208#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006209 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006210 *max_tx = bp->vf.max_tx_rings;
6211 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006212 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6213 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006214 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006215 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006216#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006217 {
6218 *max_tx = bp->pf.max_tx_rings;
6219 *max_rx = bp->pf.max_rx_rings;
6220 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6221 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6222 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006223 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006224
Michael Chanc0c050c2015-10-22 16:01:17 -04006225 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6226 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006227 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006228}
6229
6230int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6231{
6232 int rx, tx, cp;
6233
6234 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6235 if (!rx || !tx || !cp)
6236 return -ENOMEM;
6237
6238 *max_rx = rx;
6239 *max_tx = tx;
6240 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6241}
6242
6243static int bnxt_set_dflt_rings(struct bnxt *bp)
6244{
6245 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6246 bool sh = true;
6247
6248 if (sh)
6249 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6250 dflt_rings = netif_get_num_default_rss_queues();
6251 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6252 if (rc)
6253 return rc;
6254 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6255 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6256 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6257 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6258 bp->tx_nr_rings + bp->rx_nr_rings;
6259 bp->num_stat_ctxs = bp->cp_nr_rings;
6260 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006261}
6262
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006263static void bnxt_parse_log_pcie_link(struct bnxt *bp)
6264{
6265 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
6266 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
6267
6268 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
6269 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
6270 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
6271 else
6272 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
6273 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
6274 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
6275 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
6276 "Unknown", width);
6277}
6278
Michael Chanc0c050c2015-10-22 16:01:17 -04006279static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6280{
6281 static int version_printed;
6282 struct net_device *dev;
6283 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006284 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006285
6286 if (version_printed++ == 0)
6287 pr_info("%s", version);
6288
6289 max_irqs = bnxt_get_max_irq(pdev);
6290 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6291 if (!dev)
6292 return -ENOMEM;
6293
6294 bp = netdev_priv(dev);
6295
6296 if (bnxt_vf_pciid(ent->driver_data))
6297 bp->flags |= BNXT_FLAG_VF;
6298
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006299 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006300 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006301
6302 rc = bnxt_init_board(pdev, dev);
6303 if (rc < 0)
6304 goto init_err_free;
6305
6306 dev->netdev_ops = &bnxt_netdev_ops;
6307 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6308 dev->ethtool_ops = &bnxt_ethtool_ops;
6309
6310 pci_set_drvdata(pdev, dev);
6311
6312 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6313 NETIF_F_TSO | NETIF_F_TSO6 |
6314 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07006315 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07006316 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6317 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006318 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6319
Michael Chanc0c050c2015-10-22 16:01:17 -04006320 dev->hw_enc_features =
6321 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6322 NETIF_F_TSO | NETIF_F_TSO6 |
6323 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006324 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07006325 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07006326 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6327 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006328 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6329 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6330 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6331 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6332 dev->priv_flags |= IFF_UNICAST_FLT;
6333
6334#ifdef CONFIG_BNXT_SRIOV
6335 init_waitqueue_head(&bp->sriov_cfg_wait);
6336#endif
6337 rc = bnxt_alloc_hwrm_resources(bp);
6338 if (rc)
6339 goto init_err;
6340
6341 mutex_init(&bp->hwrm_cmd_lock);
6342 bnxt_hwrm_ver_get(bp);
6343
6344 rc = bnxt_hwrm_func_drv_rgtr(bp);
6345 if (rc)
6346 goto init_err;
6347
6348 /* Get the MAX capabilities for this function */
6349 rc = bnxt_hwrm_func_qcaps(bp);
6350 if (rc) {
6351 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6352 rc);
6353 rc = -1;
6354 goto init_err;
6355 }
6356
6357 rc = bnxt_hwrm_queue_qportcfg(bp);
6358 if (rc) {
6359 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6360 rc);
6361 rc = -1;
6362 goto init_err;
6363 }
6364
6365 bnxt_set_tpa_flags(bp);
6366 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006367 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006368 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006369#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006370 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006371 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006372#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006373 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006374
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006375 if (BNXT_PF(bp)) {
6376 dev->hw_features |= NETIF_F_NTUPLE;
6377 if (bnxt_rfs_capable(bp)) {
6378 bp->flags |= BNXT_FLAG_RFS;
6379 dev->features |= NETIF_F_NTUPLE;
6380 }
6381 }
6382
Michael Chanc0c050c2015-10-22 16:01:17 -04006383 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6384 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6385
6386 rc = bnxt_probe_phy(bp);
6387 if (rc)
6388 goto init_err;
6389
6390 rc = register_netdev(dev);
6391 if (rc)
6392 goto init_err;
6393
6394 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6395 board_info[ent->driver_data].name,
6396 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6397
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006398 bnxt_parse_log_pcie_link(bp);
6399
Michael Chanc0c050c2015-10-22 16:01:17 -04006400 return 0;
6401
6402init_err:
6403 pci_iounmap(pdev, bp->bar0);
6404 pci_release_regions(pdev);
6405 pci_disable_device(pdev);
6406
6407init_err_free:
6408 free_netdev(dev);
6409 return rc;
6410}
6411
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006412/**
6413 * bnxt_io_error_detected - called when PCI error is detected
6414 * @pdev: Pointer to PCI device
6415 * @state: The current pci connection state
6416 *
6417 * This function is called after a PCI bus error affecting
6418 * this device has been detected.
6419 */
6420static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6421 pci_channel_state_t state)
6422{
6423 struct net_device *netdev = pci_get_drvdata(pdev);
6424
6425 netdev_info(netdev, "PCI I/O error detected\n");
6426
6427 rtnl_lock();
6428 netif_device_detach(netdev);
6429
6430 if (state == pci_channel_io_perm_failure) {
6431 rtnl_unlock();
6432 return PCI_ERS_RESULT_DISCONNECT;
6433 }
6434
6435 if (netif_running(netdev))
6436 bnxt_close(netdev);
6437
6438 pci_disable_device(pdev);
6439 rtnl_unlock();
6440
6441 /* Request a slot slot reset. */
6442 return PCI_ERS_RESULT_NEED_RESET;
6443}
6444
6445/**
6446 * bnxt_io_slot_reset - called after the pci bus has been reset.
6447 * @pdev: Pointer to PCI device
6448 *
6449 * Restart the card from scratch, as if from a cold-boot.
6450 * At this point, the card has exprienced a hard reset,
6451 * followed by fixups by BIOS, and has its config space
6452 * set up identically to what it was at cold boot.
6453 */
6454static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6455{
6456 struct net_device *netdev = pci_get_drvdata(pdev);
6457 struct bnxt *bp = netdev_priv(netdev);
6458 int err = 0;
6459 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6460
6461 netdev_info(bp->dev, "PCI Slot Reset\n");
6462
6463 rtnl_lock();
6464
6465 if (pci_enable_device(pdev)) {
6466 dev_err(&pdev->dev,
6467 "Cannot re-enable PCI device after reset.\n");
6468 } else {
6469 pci_set_master(pdev);
6470
6471 if (netif_running(netdev))
6472 err = bnxt_open(netdev);
6473
6474 if (!err)
6475 result = PCI_ERS_RESULT_RECOVERED;
6476 }
6477
6478 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6479 dev_close(netdev);
6480
6481 rtnl_unlock();
6482
6483 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6484 if (err) {
6485 dev_err(&pdev->dev,
6486 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6487 err); /* non-fatal, continue */
6488 }
6489
6490 return PCI_ERS_RESULT_RECOVERED;
6491}
6492
6493/**
6494 * bnxt_io_resume - called when traffic can start flowing again.
6495 * @pdev: Pointer to PCI device
6496 *
6497 * This callback is called when the error recovery driver tells
6498 * us that its OK to resume normal operation.
6499 */
6500static void bnxt_io_resume(struct pci_dev *pdev)
6501{
6502 struct net_device *netdev = pci_get_drvdata(pdev);
6503
6504 rtnl_lock();
6505
6506 netif_device_attach(netdev);
6507
6508 rtnl_unlock();
6509}
6510
6511static const struct pci_error_handlers bnxt_err_handler = {
6512 .error_detected = bnxt_io_error_detected,
6513 .slot_reset = bnxt_io_slot_reset,
6514 .resume = bnxt_io_resume
6515};
6516
Michael Chanc0c050c2015-10-22 16:01:17 -04006517static struct pci_driver bnxt_pci_driver = {
6518 .name = DRV_MODULE_NAME,
6519 .id_table = bnxt_pci_tbl,
6520 .probe = bnxt_init_one,
6521 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006522 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006523#if defined(CONFIG_BNXT_SRIOV)
6524 .sriov_configure = bnxt_sriov_configure,
6525#endif
6526};
6527
6528module_pci_driver(bnxt_pci_driver);