blob: ddb47e147f708d7c64641b8471430b89dbc689d2 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070031#include <linux/kernel.h>
32#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070033#include <linux/ip.h>
34#include <linux/tcp.h>
35#include <linux/skbuff.h>
36#include <linux/ethtool.h>
37#include <linux/if_ether.h>
38#include <linux/crc32.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070041#include <linux/if_vlan.h>
42#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040044#include <linux/prefetch.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000045#ifdef CONFIG_STMMAC_DEBUG_FS
46#include <linux/debugfs.h>
47#include <linux/seq_file.h>
48#endif
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070050
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070051#undef STMMAC_DEBUG
52/*#define STMMAC_DEBUG*/
53#ifdef STMMAC_DEBUG
54#define DBG(nlevel, klevel, fmt, args...) \
55 ((void)(netif_msg_##nlevel(priv) && \
56 printk(KERN_##klevel fmt, ## args)))
57#else
58#define DBG(nlevel, klevel, fmt, args...) do { } while (0)
59#endif
60
61#undef STMMAC_RX_DEBUG
62/*#define STMMAC_RX_DEBUG*/
63#ifdef STMMAC_RX_DEBUG
64#define RX_DBG(fmt, args...) printk(fmt, ## args)
65#else
66#define RX_DBG(fmt, args...) do { } while (0)
67#endif
68
69#undef STMMAC_XMIT_DEBUG
70/*#define STMMAC_XMIT_DEBUG*/
71#ifdef STMMAC_TX_DEBUG
72#define TX_DBG(fmt, args...) printk(fmt, ## args)
73#else
74#define TX_DBG(fmt, args...) do { } while (0)
75#endif
76
77#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
78#define JUMBO_LEN 9000
79
80/* Module parameters */
81#define TX_TIMEO 5000 /* default 5 seconds */
82static int watchdog = TX_TIMEO;
83module_param(watchdog, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds");
85
86static int debug = -1; /* -1: default, 0: no output, 16: all */
87module_param(debug, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(debug, "Message Level (0: no output, 16: all)");
89
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000090int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091module_param(phyaddr, int, S_IRUGO);
92MODULE_PARM_DESC(phyaddr, "Physical device address");
93
94#define DMA_TX_SIZE 256
95static int dma_txsize = DMA_TX_SIZE;
96module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
97MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
98
99#define DMA_RX_SIZE 256
100static int dma_rxsize = DMA_RX_SIZE;
101module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
102MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
103
104static int flow_ctrl = FLOW_OFF;
105module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
106MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
107
108static int pause = PAUSE_TIME;
109module_param(pause, int, S_IRUGO | S_IWUSR);
110MODULE_PARM_DESC(pause, "Flow Control Pause Time");
111
112#define TC_DEFAULT 64
113static int tc = TC_DEFAULT;
114module_param(tc, int, S_IRUGO | S_IWUSR);
115MODULE_PARM_DESC(tc, "DMA threshold control value");
116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117/* Pay attention to tune this parameter; take care of both
118 * hardware capability and network stabitily/performance impact.
119 * Many tests showed that ~4ms latency seems to be good enough. */
120#ifdef CONFIG_STMMAC_TIMER
121#define DEFAULT_PERIODIC_RATE 256
122static int tmrate = DEFAULT_PERIODIC_RATE;
123module_param(tmrate, int, S_IRUGO | S_IWUSR);
124MODULE_PARM_DESC(tmrate, "External timer freq. (default: 256Hz)");
125#endif
126
127#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
128static int buf_sz = DMA_BUFFER_SIZE;
129module_param(buf_sz, int, S_IRUGO | S_IWUSR);
130MODULE_PARM_DESC(buf_sz, "DMA buffer size");
131
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
133 NETIF_MSG_LINK | NETIF_MSG_IFUP |
134 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
135
136static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700137
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000138#ifdef CONFIG_STMMAC_DEBUG_FS
139static int stmmac_init_fs(struct net_device *dev);
140static void stmmac_exit_fs(void);
141#endif
142
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143/**
144 * stmmac_verify_args - verify the driver parameters.
145 * Description: it verifies if some wrong parameter is passed to the driver.
146 * Note that wrong parameters are replaced with the default values.
147 */
148static void stmmac_verify_args(void)
149{
150 if (unlikely(watchdog < 0))
151 watchdog = TX_TIMEO;
152 if (unlikely(dma_rxsize < 0))
153 dma_rxsize = DMA_RX_SIZE;
154 if (unlikely(dma_txsize < 0))
155 dma_txsize = DMA_TX_SIZE;
156 if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
157 buf_sz = DMA_BUFFER_SIZE;
158 if (unlikely(flow_ctrl > 1))
159 flow_ctrl = FLOW_AUTO;
160 else if (likely(flow_ctrl < 0))
161 flow_ctrl = FLOW_OFF;
162 if (unlikely((pause < 0) || (pause > 0xffff)))
163 pause = PAUSE_TIME;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700164}
165
166#if defined(STMMAC_XMIT_DEBUG) || defined(STMMAC_RX_DEBUG)
167static void print_pkt(unsigned char *buf, int len)
168{
169 int j;
170 pr_info("len = %d byte, buf addr: 0x%p", len, buf);
171 for (j = 0; j < len; j++) {
172 if ((j % 16) == 0)
173 pr_info("\n %03x:", j);
174 pr_info(" %02x", buf[j]);
175 }
176 pr_info("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700177}
178#endif
179
180/* minimum number of free TX descriptors required to wake up TX process */
181#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
182
183static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
184{
185 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
186}
187
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000188/* On some ST platforms, some HW system configuraton registers have to be
189 * set according to the link speed negotiated.
190 */
191static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
192{
193 struct phy_device *phydev = priv->phydev;
194
195 if (likely(priv->plat->fix_mac_speed))
196 priv->plat->fix_mac_speed(priv->plat->bsp_priv,
197 phydev->speed);
198}
199
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700200/**
201 * stmmac_adjust_link
202 * @dev: net device structure
203 * Description: it adjusts the link parameters.
204 */
205static void stmmac_adjust_link(struct net_device *dev)
206{
207 struct stmmac_priv *priv = netdev_priv(dev);
208 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700209 unsigned long flags;
210 int new_state = 0;
211 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
212
213 if (phydev == NULL)
214 return;
215
216 DBG(probe, DEBUG, "stmmac_adjust_link: called. address %d link %d\n",
217 phydev->addr, phydev->link);
218
219 spin_lock_irqsave(&priv->lock, flags);
220 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000221 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700222
223 /* Now we make sure that we can be in full duplex mode.
224 * If not, we operate in half-duplex mode. */
225 if (phydev->duplex != priv->oldduplex) {
226 new_state = 1;
227 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000228 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700229 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000230 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700231 priv->oldduplex = phydev->duplex;
232 }
233 /* Flow Control operation */
234 if (phydev->pause)
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000235 priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000236 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700237
238 if (phydev->speed != priv->speed) {
239 new_state = 1;
240 switch (phydev->speed) {
241 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000242 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000243 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000244 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700245 break;
246 case 100:
247 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000248 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000249 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700250 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000251 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700252 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000253 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700254 }
255 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000256 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700257 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000258 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700259 break;
260 default:
261 if (netif_msg_link(priv))
262 pr_warning("%s: Speed (%d) is not 10"
263 " or 100!\n", dev->name, phydev->speed);
264 break;
265 }
266
267 priv->speed = phydev->speed;
268 }
269
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000270 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271
272 if (!priv->oldlink) {
273 new_state = 1;
274 priv->oldlink = 1;
275 }
276 } else if (priv->oldlink) {
277 new_state = 1;
278 priv->oldlink = 0;
279 priv->speed = 0;
280 priv->oldduplex = -1;
281 }
282
283 if (new_state && netif_msg_link(priv))
284 phy_print_status(phydev);
285
286 spin_unlock_irqrestore(&priv->lock, flags);
287
288 DBG(probe, DEBUG, "stmmac_adjust_link: exiting\n");
289}
290
291/**
292 * stmmac_init_phy - PHY initialization
293 * @dev: net device structure
294 * Description: it initializes the driver's PHY state, and attaches the PHY
295 * to the mac driver.
296 * Return value:
297 * 0 on success
298 */
299static int stmmac_init_phy(struct net_device *dev)
300{
301 struct stmmac_priv *priv = netdev_priv(dev);
302 struct phy_device *phydev;
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000303 char phy_id[MII_BUS_ID_SIZE + 3];
304 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000305 int interface = priv->plat->interface;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700306 priv->oldlink = 0;
307 priv->speed = 0;
308 priv->oldduplex = -1;
309
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000310 if (priv->plat->phy_bus_name)
311 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
312 priv->plat->phy_bus_name, priv->plat->bus_id);
313 else
314 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
315 priv->plat->bus_id);
316
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000317 snprintf(phy_id, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000318 priv->plat->phy_addr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700319 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id);
320
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000321 phydev = phy_connect(dev, phy_id, &stmmac_adjust_link, 0, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700322
323 if (IS_ERR(phydev)) {
324 pr_err("%s: Could not attach to PHY\n", dev->name);
325 return PTR_ERR(phydev);
326 }
327
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000328 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000329 if ((interface == PHY_INTERFACE_MODE_MII) ||
330 (interface == PHY_INTERFACE_MODE_RMII))
331 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
332 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000333
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700334 /*
335 * Broken HW is sometimes missing the pull-up resistor on the
336 * MDIO line, which results in reads to non-existent devices returning
337 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
338 * device as well.
339 * Note: phydev->phy_id is the result of reading the UID PHY registers.
340 */
341 if (phydev->phy_id == 0) {
342 phy_disconnect(phydev);
343 return -ENODEV;
344 }
345 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000346 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700347
348 priv->phydev = phydev;
349
350 return 0;
351}
352
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700353/**
354 * display_ring
355 * @p: pointer to the ring.
356 * @size: size of the ring.
357 * Description: display all the descriptors within the ring.
358 */
359static void display_ring(struct dma_desc *p, int size)
360{
361 struct tmp_s {
362 u64 a;
363 unsigned int b;
364 unsigned int c;
365 };
366 int i;
367 for (i = 0; i < size; i++) {
368 struct tmp_s *x = (struct tmp_s *)(p + i);
369 pr_info("\t%d [0x%x]: DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
370 i, (unsigned int)virt_to_phys(&p[i]),
371 (unsigned int)(x->a), (unsigned int)((x->a) >> 32),
372 x->b, x->c);
373 pr_info("\n");
374 }
375}
376
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000377static int stmmac_set_bfsize(int mtu, int bufsize)
378{
379 int ret = bufsize;
380
381 if (mtu >= BUF_SIZE_4KiB)
382 ret = BUF_SIZE_8KiB;
383 else if (mtu >= BUF_SIZE_2KiB)
384 ret = BUF_SIZE_4KiB;
385 else if (mtu >= DMA_BUFFER_SIZE)
386 ret = BUF_SIZE_2KiB;
387 else
388 ret = DMA_BUFFER_SIZE;
389
390 return ret;
391}
392
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700393/**
394 * init_dma_desc_rings - init the RX/TX descriptor rings
395 * @dev: net device structure
396 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000397 * and allocates the socket buffers. It suppors the chained and ring
398 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700399 */
400static void init_dma_desc_rings(struct net_device *dev)
401{
402 int i;
403 struct stmmac_priv *priv = netdev_priv(dev);
404 struct sk_buff *skb;
405 unsigned int txsize = priv->dma_tx_size;
406 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000407 unsigned int bfsize;
408 int dis_ic = 0;
409 int des3_as_data_buf = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700410
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000411 /* Set the max buffer size according to the DESC mode
412 * and the MTU. Note that RING mode allows 16KiB bsize. */
413 bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
414
415 if (bfsize == BUF_SIZE_16KiB)
416 des3_as_data_buf = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700417 else
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000418 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700419
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000420#ifdef CONFIG_STMMAC_TIMER
421 /* Disable interrupts on completion for the reception if timer is on */
422 if (likely(priv->tm->enable))
423 dis_ic = 1;
424#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700425
426 DBG(probe, INFO, "stmmac: txsize %d, rxsize %d, bfsize %d\n",
427 txsize, rxsize, bfsize);
428
429 priv->rx_skbuff_dma = kmalloc(rxsize * sizeof(dma_addr_t), GFP_KERNEL);
430 priv->rx_skbuff =
431 kmalloc(sizeof(struct sk_buff *) * rxsize, GFP_KERNEL);
432 priv->dma_rx =
433 (struct dma_desc *)dma_alloc_coherent(priv->device,
434 rxsize *
435 sizeof(struct dma_desc),
436 &priv->dma_rx_phy,
437 GFP_KERNEL);
438 priv->tx_skbuff = kmalloc(sizeof(struct sk_buff *) * txsize,
439 GFP_KERNEL);
440 priv->dma_tx =
441 (struct dma_desc *)dma_alloc_coherent(priv->device,
442 txsize *
443 sizeof(struct dma_desc),
444 &priv->dma_tx_phy,
445 GFP_KERNEL);
446
447 if ((priv->dma_rx == NULL) || (priv->dma_tx == NULL)) {
448 pr_err("%s:ERROR allocating the DMA Tx/Rx desc\n", __func__);
449 return;
450 }
451
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000452 DBG(probe, INFO, "stmmac (%s) DMA desc: virt addr (Rx %p, "
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700453 "Tx %p)\n\tDMA phy addr (Rx 0x%08x, Tx 0x%08x)\n",
454 dev->name, priv->dma_rx, priv->dma_tx,
455 (unsigned int)priv->dma_rx_phy, (unsigned int)priv->dma_tx_phy);
456
457 /* RX INITIALIZATION */
458 DBG(probe, INFO, "stmmac: SKB addresses:\n"
459 "skb\t\tskb data\tdma data\n");
460
461 for (i = 0; i < rxsize; i++) {
462 struct dma_desc *p = priv->dma_rx + i;
463
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +0000464 skb = __netdev_alloc_skb(dev, bfsize + NET_IP_ALIGN,
465 GFP_KERNEL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700466 if (unlikely(skb == NULL)) {
467 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
468 break;
469 }
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +0000470 skb_reserve(skb, NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700471 priv->rx_skbuff[i] = skb;
472 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
473 bfsize, DMA_FROM_DEVICE);
474
475 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000476
477 priv->hw->ring->init_desc3(des3_as_data_buf, p);
478
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700479 DBG(probe, INFO, "[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
480 priv->rx_skbuff[i]->data, priv->rx_skbuff_dma[i]);
481 }
482 priv->cur_rx = 0;
483 priv->dirty_rx = (unsigned int)(i - rxsize);
484 priv->dma_buf_sz = bfsize;
485 buf_sz = bfsize;
486
487 /* TX INITIALIZATION */
488 for (i = 0; i < txsize; i++) {
489 priv->tx_skbuff[i] = NULL;
490 priv->dma_tx[i].des2 = 0;
491 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000492
493 /* In case of Chained mode this sets the des3 to the next
494 * element in the chain */
495 priv->hw->ring->init_dma_chain(priv->dma_rx, priv->dma_rx_phy, rxsize);
496 priv->hw->ring->init_dma_chain(priv->dma_tx, priv->dma_tx_phy, txsize);
497
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700498 priv->dirty_tx = 0;
499 priv->cur_tx = 0;
500
501 /* Clear the Rx/Tx descriptors */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000502 priv->hw->desc->init_rx_desc(priv->dma_rx, rxsize, dis_ic);
503 priv->hw->desc->init_tx_desc(priv->dma_tx, txsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700504
505 if (netif_msg_hw(priv)) {
506 pr_info("RX descriptor ring:\n");
507 display_ring(priv->dma_rx, rxsize);
508 pr_info("TX descriptor ring:\n");
509 display_ring(priv->dma_tx, txsize);
510 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700511}
512
513static void dma_free_rx_skbufs(struct stmmac_priv *priv)
514{
515 int i;
516
517 for (i = 0; i < priv->dma_rx_size; i++) {
518 if (priv->rx_skbuff[i]) {
519 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
520 priv->dma_buf_sz, DMA_FROM_DEVICE);
521 dev_kfree_skb_any(priv->rx_skbuff[i]);
522 }
523 priv->rx_skbuff[i] = NULL;
524 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700525}
526
527static void dma_free_tx_skbufs(struct stmmac_priv *priv)
528{
529 int i;
530
531 for (i = 0; i < priv->dma_tx_size; i++) {
532 if (priv->tx_skbuff[i] != NULL) {
533 struct dma_desc *p = priv->dma_tx + i;
534 if (p->des2)
535 dma_unmap_single(priv->device, p->des2,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000536 priv->hw->desc->get_tx_len(p),
537 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700538 dev_kfree_skb_any(priv->tx_skbuff[i]);
539 priv->tx_skbuff[i] = NULL;
540 }
541 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700542}
543
544static void free_dma_desc_resources(struct stmmac_priv *priv)
545{
546 /* Release the DMA TX/RX socket buffers */
547 dma_free_rx_skbufs(priv);
548 dma_free_tx_skbufs(priv);
549
550 /* Free the region of consistent memory previously allocated for
551 * the DMA */
552 dma_free_coherent(priv->device,
553 priv->dma_tx_size * sizeof(struct dma_desc),
554 priv->dma_tx, priv->dma_tx_phy);
555 dma_free_coherent(priv->device,
556 priv->dma_rx_size * sizeof(struct dma_desc),
557 priv->dma_rx, priv->dma_rx_phy);
558 kfree(priv->rx_skbuff_dma);
559 kfree(priv->rx_skbuff);
560 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700561}
562
563/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700564 * stmmac_dma_operation_mode - HW DMA operation mode
565 * @priv : pointer to the private device structure.
566 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000567 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700568 */
569static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
570{
Srinivas Kandagatla61b80132011-07-17 20:54:09 +0000571 if (likely(priv->plat->force_sf_dma_mode ||
572 ((priv->plat->tx_coe) && (!priv->no_csum_insertion)))) {
573 /*
574 * In case of GMAC, SF mode can be enabled
575 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000576 * 1) TX COE if actually supported
577 * 2) There is no bugged Jumbo frame support
578 * that needs to not insert csum in the TDES.
579 */
580 priv->hw->dma->dma_mode(priv->ioaddr,
581 SF_DMA_MODE, SF_DMA_MODE);
582 tc = SF_DMA_MODE;
583 } else
584 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700585}
586
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700587/**
588 * stmmac_tx:
589 * @priv: private driver structure
590 * Description: it reclaims resources after transmission completes.
591 */
592static void stmmac_tx(struct stmmac_priv *priv)
593{
594 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700595
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +0000596 spin_lock(&priv->tx_lock);
597
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700598 while (priv->dirty_tx != priv->cur_tx) {
599 int last;
600 unsigned int entry = priv->dirty_tx % txsize;
601 struct sk_buff *skb = priv->tx_skbuff[entry];
602 struct dma_desc *p = priv->dma_tx + entry;
603
604 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000605 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700606 break;
607
608 /* Verify tx error by looking at the last segment */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000609 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700610 if (likely(last)) {
611 int tx_error =
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000612 priv->hw->desc->tx_status(&priv->dev->stats,
613 &priv->xstats, p,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000614 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700615 if (likely(tx_error == 0)) {
616 priv->dev->stats.tx_packets++;
617 priv->xstats.tx_pkt_n++;
618 } else
619 priv->dev->stats.tx_errors++;
620 }
621 TX_DBG("%s: curr %d, dirty %d\n", __func__,
622 priv->cur_tx, priv->dirty_tx);
623
624 if (likely(p->des2))
625 dma_unmap_single(priv->device, p->des2,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000626 priv->hw->desc->get_tx_len(p),
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700627 DMA_TO_DEVICE);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000628 priv->hw->ring->clean_desc3(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700629
630 if (likely(skb != NULL)) {
631 /*
632 * If there's room in the queue (limit it to size)
633 * we add this skb back into the pool,
634 * if it's the right size.
635 */
636 if ((skb_queue_len(&priv->rx_recycle) <
637 priv->dma_rx_size) &&
638 skb_recycle_check(skb, priv->dma_buf_sz))
639 __skb_queue_head(&priv->rx_recycle, skb);
640 else
641 dev_kfree_skb(skb);
642
643 priv->tx_skbuff[entry] = NULL;
644 }
645
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000646 priv->hw->desc->release_tx_desc(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700647
648 entry = (++priv->dirty_tx) % txsize;
649 }
650 if (unlikely(netif_queue_stopped(priv->dev) &&
651 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
652 netif_tx_lock(priv->dev);
653 if (netif_queue_stopped(priv->dev) &&
654 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
655 TX_DBG("%s: restart transmit\n", __func__);
656 netif_wake_queue(priv->dev);
657 }
658 netif_tx_unlock(priv->dev);
659 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +0000660 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700661}
662
663static inline void stmmac_enable_irq(struct stmmac_priv *priv)
664{
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000665#ifdef CONFIG_STMMAC_TIMER
666 if (likely(priv->tm->enable))
667 priv->tm->timer_start(tmrate);
668 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700669#endif
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000670 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700671}
672
673static inline void stmmac_disable_irq(struct stmmac_priv *priv)
674{
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000675#ifdef CONFIG_STMMAC_TIMER
676 if (likely(priv->tm->enable))
677 priv->tm->timer_stop();
678 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700679#endif
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000680 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700681}
682
683static int stmmac_has_work(struct stmmac_priv *priv)
684{
685 unsigned int has_work = 0;
686 int rxret, tx_work = 0;
687
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000688 rxret = priv->hw->desc->get_rx_owner(priv->dma_rx +
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700689 (priv->cur_rx % priv->dma_rx_size));
690
691 if (priv->dirty_tx != priv->cur_tx)
692 tx_work = 1;
693
694 if (likely(!rxret || tx_work))
695 has_work = 1;
696
697 return has_work;
698}
699
700static inline void _stmmac_schedule(struct stmmac_priv *priv)
701{
702 if (likely(stmmac_has_work(priv))) {
703 stmmac_disable_irq(priv);
704 napi_schedule(&priv->napi);
705 }
706}
707
708#ifdef CONFIG_STMMAC_TIMER
709void stmmac_schedule(struct net_device *dev)
710{
711 struct stmmac_priv *priv = netdev_priv(dev);
712
713 priv->xstats.sched_timer_n++;
714
715 _stmmac_schedule(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716}
717
718static void stmmac_no_timer_started(unsigned int x)
719{;
720};
721
722static void stmmac_no_timer_stopped(void)
723{;
724};
725#endif
726
727/**
728 * stmmac_tx_err:
729 * @priv: pointer to the private device structure
730 * Description: it cleans the descriptors and restarts the transmission
731 * in case of errors.
732 */
733static void stmmac_tx_err(struct stmmac_priv *priv)
734{
735 netif_stop_queue(priv->dev);
736
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000737 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 priv->hw->desc->init_tx_desc(priv->dma_tx, priv->dma_tx_size);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 priv->dirty_tx = 0;
741 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000742 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743
744 priv->dev->stats.tx_errors++;
745 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700746}
747
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000748
749static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000751 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000753 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000754 if (likely(status == handle_tx_rx))
755 _stmmac_schedule(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000757 else if (unlikely(status == tx_hard_error_bump_tc)) {
758 /* Try to bump up the dma threshold on this failure */
759 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
760 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000761 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000762 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700763 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000764 } else if (unlikely(status == tx_hard_error))
765 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766}
767
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000768static void stmmac_mmc_setup(struct stmmac_priv *priv)
769{
770 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
771 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
772
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +0000773 /* Mask MMC irq, counters are managed in SW and registers
774 * are cleared on each READ eventually. */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000775 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +0000776
777 if (priv->dma_cap.rmon) {
778 dwmac_mmc_ctrl(priv->ioaddr, mode);
779 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
780 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +0000781 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +0000782}
783
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000784static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
785{
786 u32 hwid = priv->hw->synopsys_uid;
787
788 /* Only check valid Synopsys Id because old MAC chips
789 * have no HW registers where get the ID */
790 if (likely(hwid)) {
791 u32 uid = ((hwid & 0x0000ff00) >> 8);
792 u32 synid = (hwid & 0x000000ff);
793
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000794 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000795 uid, synid);
796
797 return synid;
798 }
799 return 0;
800}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000801
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000802/**
803 * stmmac_selec_desc_mode
804 * @dev : device pointer
805 * Description: select the Enhanced/Alternate or Normal descriptors */
806static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
807{
808 if (priv->plat->enh_desc) {
809 pr_info(" Enhanced/Alternate descriptors\n");
810 priv->hw->desc = &enh_desc_ops;
811 } else {
812 pr_info(" Normal descriptors\n");
813 priv->hw->desc = &ndesc_ops;
814 }
815}
816
817/**
818 * stmmac_get_hw_features
819 * @priv : private device pointer
820 * Description:
821 * new GMAC chip generations have a new register to indicate the
822 * presence of the optional feature/functions.
823 * This can be also used to override the value passed through the
824 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000825 */
826static int stmmac_get_hw_features(struct stmmac_priv *priv)
827{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +0000828 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +0000829
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +0000830 if (priv->hw->dma->get_hw_feature) {
831 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000832
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000833 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
834 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
835 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
836 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
837 priv->dma_cap.multi_addr =
838 (hw_cap & DMA_HW_FEAT_ADDMACADRSEL) >> 5;
839 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
840 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
841 priv->dma_cap.pmt_remote_wake_up =
842 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
843 priv->dma_cap.pmt_magic_frame =
844 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000845 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000846 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000847 /* IEEE 1588-2002*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000848 priv->dma_cap.time_stamp =
849 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000850 /* IEEE 1588-2008*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000851 priv->dma_cap.atime_stamp =
852 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000853 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000854 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
855 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000856 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000857 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
858 priv->dma_cap.rx_coe_type1 =
859 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
860 priv->dma_cap.rx_coe_type2 =
861 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
862 priv->dma_cap.rxfifo_over_2048 =
863 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000864 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000865 priv->dma_cap.number_rx_channel =
866 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
867 priv->dma_cap.number_tx_channel =
868 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000869 /* Alternate (enhanced) DESC mode*/
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000870 priv->dma_cap.enh_desc =
871 (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000872
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +0000873 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000874
875 return hw_cap;
876}
877
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000878static void stmmac_check_ether_addr(struct stmmac_priv *priv)
879{
880 /* verify if the MAC address is valid, in case of failures it
881 * generates a random MAC address */
882 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
883 priv->hw->mac->get_umac_addr((void __iomem *)
884 priv->dev->base_addr,
885 priv->dev->dev_addr, 0);
886 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000887 eth_hw_addr_random(priv->dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000888 }
889 pr_warning("%s: device MAC address %pM\n", priv->dev->name,
890 priv->dev->dev_addr);
891}
892
893/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700894 * stmmac_open - open entry point of the driver
895 * @dev : pointer to the device structure.
896 * Description:
897 * This function is the open entry point of the driver.
898 * Return value:
899 * 0 on success and an appropriate (-)ve integer as defined in errno.h
900 * file on failure.
901 */
902static int stmmac_open(struct net_device *dev)
903{
904 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700905 int ret;
906
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +0000907 stmmac_clk_enable(priv);
908
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000909 stmmac_check_ether_addr(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700910
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000911 /* MDIO bus Registration */
912 ret = stmmac_mdio_register(dev);
913 if (ret < 0) {
914 pr_debug("%s: MDIO bus (id: %d) registration failed",
915 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +0000916 goto open_clk_dis;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000917 }
918
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700919#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000920 priv->tm = kzalloc(sizeof(struct stmmac_timer *), GFP_KERNEL);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +0000921 if (unlikely(priv->tm == NULL)) {
922 ret = -ENOMEM;
923 goto open_clk_dis;
924 }
Joe Perchese404dec2012-01-29 12:56:23 +0000925
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700926 priv->tm->freq = tmrate;
927
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000928 /* Test if the external timer can be actually used.
929 * In case of failure continue without timer. */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700930 if (unlikely((stmmac_open_ext_timer(dev, priv->tm)) < 0)) {
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000931 pr_warning("stmmaceth: cannot attach the external timer.\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700932 priv->tm->freq = 0;
933 priv->tm->timer_start = stmmac_no_timer_started;
934 priv->tm->timer_stop = stmmac_no_timer_stopped;
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +0000935 } else
936 priv->tm->enable = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937#endif
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000938 ret = stmmac_init_phy(dev);
939 if (unlikely(ret)) {
940 pr_err("%s: Cannot attach to PHY (error: %d)\n", __func__, ret);
941 goto open_error;
942 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700943
944 /* Create and initialize the TX/RX descriptors chains. */
945 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
946 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
947 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
948 init_dma_desc_rings(dev);
949
950 /* DMA initialization and SW reset */
Deepak SIKRI8327eb62012-04-04 04:33:23 +0000951 ret = priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg->pbl,
952 priv->plat->dma_cfg->fixed_burst,
953 priv->plat->dma_cfg->burst_len,
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000954 priv->dma_tx_phy, priv->dma_rx_phy);
955 if (ret < 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700956 pr_err("%s: DMA initialization failed\n", __func__);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000957 goto open_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700958 }
959
960 /* Copy the MAC addr into the HW */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000961 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000962
Giuseppe CAVALLAROca5f12c2010-01-06 23:07:15 +0000963 /* If required, perform hw setup of the bus. */
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000964 if (priv->plat->bus_setup)
965 priv->plat->bus_setup(priv->ioaddr);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +0000966
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700967 /* Initialize the MAC Core */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000968 priv->hw->mac->core_init(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +0000970 /* Request the IRQ lines */
971 ret = request_irq(dev->irq, stmmac_interrupt,
972 IRQF_SHARED, dev->name, dev);
973 if (unlikely(ret < 0)) {
974 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
975 __func__, dev->irq, ret);
976 goto open_error;
977 }
978
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +0000979 /* Request the Wake IRQ in case of another line is used for WoL */
980 if (priv->wol_irq != dev->irq) {
981 ret = request_irq(priv->wol_irq, stmmac_interrupt,
982 IRQF_SHARED, dev->name, dev);
983 if (unlikely(ret < 0)) {
984 pr_err("%s: ERROR: allocating the ext WoL IRQ %d "
985 "(error: %d)\n", __func__, priv->wol_irq, ret);
986 goto open_error_wolirq;
987 }
988 }
989
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700990 /* Enable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000991 stmmac_set_mac(priv->ioaddr, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700992
993 /* Set the HW DMA mode and the COE */
994 stmmac_dma_operation_mode(priv);
995
996 /* Extra statistics */
997 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
998 priv->xstats.threshold = tc;
999
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001000 stmmac_mmc_setup(priv);
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001001
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001002#ifdef CONFIG_STMMAC_DEBUG_FS
1003 ret = stmmac_init_fs(dev);
1004 if (ret < 0)
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001005 pr_warning("%s: failed debugFS registration\n", __func__);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001006#endif
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001007 /* Start the ball rolling... */
1008 DBG(probe, DEBUG, "%s: DMA RX/TX processes started...\n", dev->name);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001009 priv->hw->dma->start_tx(priv->ioaddr);
1010 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001011
1012#ifdef CONFIG_STMMAC_TIMER
1013 priv->tm->timer_start(tmrate);
1014#endif
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001015
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016 /* Dump DMA/MAC registers */
1017 if (netif_msg_hw(priv)) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001018 priv->hw->mac->dump_regs(priv->ioaddr);
1019 priv->hw->dma->dump_regs(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001020 }
1021
1022 if (priv->phydev)
1023 phy_start(priv->phydev);
1024
1025 napi_enable(&priv->napi);
1026 skb_queue_head_init(&priv->rx_recycle);
1027 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001028
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001030
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001031open_error_wolirq:
1032 free_irq(dev->irq, dev);
1033
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001034open_error:
1035#ifdef CONFIG_STMMAC_TIMER
1036 kfree(priv->tm);
1037#endif
1038 if (priv->phydev)
1039 phy_disconnect(priv->phydev);
1040
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001041open_clk_dis:
1042 stmmac_clk_disable(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001043 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044}
1045
1046/**
1047 * stmmac_release - close entry point of the driver
1048 * @dev : device pointer.
1049 * Description:
1050 * This is the stop entry point of the driver.
1051 */
1052static int stmmac_release(struct net_device *dev)
1053{
1054 struct stmmac_priv *priv = netdev_priv(dev);
1055
1056 /* Stop and disconnect the PHY */
1057 if (priv->phydev) {
1058 phy_stop(priv->phydev);
1059 phy_disconnect(priv->phydev);
1060 priv->phydev = NULL;
1061 }
1062
1063 netif_stop_queue(dev);
1064
1065#ifdef CONFIG_STMMAC_TIMER
1066 /* Stop and release the timer */
1067 stmmac_close_ext_timer();
1068 if (priv->tm != NULL)
1069 kfree(priv->tm);
1070#endif
1071 napi_disable(&priv->napi);
1072 skb_queue_purge(&priv->rx_recycle);
1073
1074 /* Free the IRQ lines */
1075 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001076 if (priv->wol_irq != dev->irq)
1077 free_irq(priv->wol_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001078
1079 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001080 priv->hw->dma->stop_tx(priv->ioaddr);
1081 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001082
1083 /* Release and free the Rx/Tx resources */
1084 free_dma_desc_resources(priv);
1085
avisconti19449bf2010-10-25 18:58:14 +00001086 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001087 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001088
1089 netif_carrier_off(dev);
1090
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001091#ifdef CONFIG_STMMAC_DEBUG_FS
1092 stmmac_exit_fs();
1093#endif
1094 stmmac_mdio_unregister(dev);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001095 stmmac_clk_disable(priv);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001096
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001097 return 0;
1098}
1099
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001100/**
1101 * stmmac_xmit:
1102 * @skb : the socket buffer
1103 * @dev : device pointer
1104 * Description : Tx entry point of the driver.
1105 */
1106static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1107{
1108 struct stmmac_priv *priv = netdev_priv(dev);
1109 unsigned int txsize = priv->dma_tx_size;
1110 unsigned int entry;
1111 int i, csum_insertion = 0;
1112 int nfrags = skb_shinfo(skb)->nr_frags;
1113 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001114 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001115
1116 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1117 if (!netif_queue_stopped(dev)) {
1118 netif_stop_queue(dev);
1119 /* This is a hard error, log it. */
1120 pr_err("%s: BUG! Tx Ring full when queue awake\n",
1121 __func__);
1122 }
1123 return NETDEV_TX_BUSY;
1124 }
1125
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001126 spin_lock(&priv->tx_lock);
1127
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001128 entry = priv->cur_tx % txsize;
1129
1130#ifdef STMMAC_XMIT_DEBUG
1131 if ((skb->len > ETH_FRAME_LEN) || nfrags)
1132 pr_info("stmmac xmit:\n"
1133 "\tskb addr %p - len: %d - nopaged_len: %d\n"
1134 "\tn_frags: %d - ip_summed: %d - %s gso\n",
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001135 skb, skb->len, nopaged_len, nfrags, skb->ip_summed,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001136 !skb_is_gso(skb) ? "isn't" : "is");
1137#endif
1138
Michał Mirosław5e982f32011-04-09 02:46:55 +00001139 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001140
1141 desc = priv->dma_tx + entry;
1142 first = desc;
1143
1144#ifdef STMMAC_XMIT_DEBUG
1145 if ((nfrags > 0) || (skb->len > ETH_FRAME_LEN))
1146 pr_debug("stmmac xmit: skb len: %d, nopaged_len: %d,\n"
1147 "\t\tn_frags: %d, ip_summed: %d\n",
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001148 skb->len, nopaged_len, nfrags, skb->ip_summed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001149#endif
1150 priv->tx_skbuff[entry] = skb;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001151
1152 if (priv->hw->ring->is_jumbo_frm(skb->len, priv->plat->enh_desc)) {
1153 entry = priv->hw->ring->jumbo_frm(priv, skb, csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001154 desc = priv->dma_tx + entry;
1155 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001156 desc->des2 = dma_map_single(priv->device, skb->data,
1157 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001158 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
1159 csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001160 }
1161
1162 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001163 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1164 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001165
1166 entry = (++priv->cur_tx) % txsize;
1167 desc = priv->dma_tx + entry;
1168
1169 TX_DBG("\t[entry %d] segment len: %d\n", entry, len);
Ian Campbellf7223802011-09-21 21:53:20 +00001170 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1171 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001172 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001173 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001174 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001175 priv->hw->desc->set_tx_owner(desc);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001176 }
1177
1178 /* Interrupt on completition only for the latest segment */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001179 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001180
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001181#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001182 /* Clean IC while using timer */
1183 if (likely(priv->tm->enable))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001184 priv->hw->desc->clear_tx_ic(desc);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001185#endif
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001186
1187 wmb();
1188
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001189 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001190 priv->hw->desc->set_tx_owner(first);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001191
1192 priv->cur_tx++;
1193
1194#ifdef STMMAC_XMIT_DEBUG
1195 if (netif_msg_pktdata(priv)) {
1196 pr_info("stmmac xmit: current=%d, dirty=%d, entry=%d, "
1197 "first=%p, nfrags=%d\n",
1198 (priv->cur_tx % txsize), (priv->dirty_tx % txsize),
1199 entry, first, nfrags);
1200 display_ring(priv->dma_tx, txsize);
1201 pr_info(">>> frame to be transmitted: ");
1202 print_pkt(skb->data, skb->len);
1203 }
1204#endif
1205 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
1206 TX_DBG("%s: stop transmitted packets\n", __func__);
1207 netif_stop_queue(dev);
1208 }
1209
1210 dev->stats.tx_bytes += skb->len;
1211
Richard Cochran3e82ce12011-06-12 02:19:06 +00001212 skb_tx_timestamp(skb);
1213
Richard Cochran52f64fa2011-06-19 03:31:43 +00001214 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
1215
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001216 spin_unlock(&priv->tx_lock);
1217
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001218 return NETDEV_TX_OK;
1219}
1220
1221static inline void stmmac_rx_refill(struct stmmac_priv *priv)
1222{
1223 unsigned int rxsize = priv->dma_rx_size;
1224 int bfsize = priv->dma_buf_sz;
1225 struct dma_desc *p = priv->dma_rx;
1226
1227 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
1228 unsigned int entry = priv->dirty_rx % rxsize;
1229 if (likely(priv->rx_skbuff[entry] == NULL)) {
1230 struct sk_buff *skb;
1231
1232 skb = __skb_dequeue(&priv->rx_recycle);
1233 if (skb == NULL)
1234 skb = netdev_alloc_skb_ip_align(priv->dev,
1235 bfsize);
1236
1237 if (unlikely(skb == NULL))
1238 break;
1239
1240 priv->rx_skbuff[entry] = skb;
1241 priv->rx_skbuff_dma[entry] =
1242 dma_map_single(priv->device, skb->data, bfsize,
1243 DMA_FROM_DEVICE);
1244
1245 (p + entry)->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001246
1247 if (unlikely(priv->plat->has_gmac))
1248 priv->hw->ring->refill_desc3(bfsize, p + entry);
1249
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250 RX_DBG(KERN_INFO "\trefill entry #%d\n", entry);
1251 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001252 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001253 priv->hw->desc->set_rx_owner(p + entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001254 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255}
1256
1257static int stmmac_rx(struct stmmac_priv *priv, int limit)
1258{
1259 unsigned int rxsize = priv->dma_rx_size;
1260 unsigned int entry = priv->cur_rx % rxsize;
1261 unsigned int next_entry;
1262 unsigned int count = 0;
1263 struct dma_desc *p = priv->dma_rx + entry;
1264 struct dma_desc *p_next;
1265
1266#ifdef STMMAC_RX_DEBUG
1267 if (netif_msg_hw(priv)) {
1268 pr_debug(">>> stmmac_rx: descriptor ring:\n");
1269 display_ring(priv->dma_rx, rxsize);
1270 }
1271#endif
1272 count = 0;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001273 while (!priv->hw->desc->get_rx_owner(p)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 int status;
1275
1276 if (count >= limit)
1277 break;
1278
1279 count++;
1280
1281 next_entry = (++priv->cur_rx) % rxsize;
1282 p_next = priv->dma_rx + next_entry;
1283 prefetch(p_next);
1284
1285 /* read the status of the incoming frame */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001286 status = (priv->hw->desc->rx_status(&priv->dev->stats,
1287 &priv->xstats, p));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288 if (unlikely(status == discard_frame))
1289 priv->dev->stats.rx_errors++;
1290 else {
1291 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00001292 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001293
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001294 frame_len = priv->hw->desc->get_rx_frame_len(p,
1295 priv->plat->rx_coe);
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00001296 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
1297 * Type frames (LLC/LLC-SNAP) */
1298 if (unlikely(status != llc_snap))
1299 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001300#ifdef STMMAC_RX_DEBUG
1301 if (frame_len > ETH_FRAME_LEN)
1302 pr_debug("\tRX frame size %d, COE status: %d\n",
1303 frame_len, status);
1304
1305 if (netif_msg_hw(priv))
1306 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
1307 p, entry, p->des2);
1308#endif
1309 skb = priv->rx_skbuff[entry];
1310 if (unlikely(!skb)) {
1311 pr_err("%s: Inconsistent Rx descriptor chain\n",
1312 priv->dev->name);
1313 priv->dev->stats.rx_dropped++;
1314 break;
1315 }
1316 prefetch(skb->data - NET_IP_ALIGN);
1317 priv->rx_skbuff[entry] = NULL;
1318
1319 skb_put(skb, frame_len);
1320 dma_unmap_single(priv->device,
1321 priv->rx_skbuff_dma[entry],
1322 priv->dma_buf_sz, DMA_FROM_DEVICE);
1323#ifdef STMMAC_RX_DEBUG
1324 if (netif_msg_pktdata(priv)) {
1325 pr_info(" frame received (%dbytes)", frame_len);
1326 print_pkt(skb->data, frame_len);
1327 }
1328#endif
1329 skb->protocol = eth_type_trans(skb, priv->dev);
1330
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001331 if (unlikely(!priv->plat->rx_coe)) {
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001332 /* No RX COE for old mac10/100 devices */
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001333 skb_checksum_none_assert(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001334 netif_receive_skb(skb);
1335 } else {
1336 skb->ip_summed = CHECKSUM_UNNECESSARY;
1337 napi_gro_receive(&priv->napi, skb);
1338 }
1339
1340 priv->dev->stats.rx_packets++;
1341 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001342 }
1343 entry = next_entry;
1344 p = p_next; /* use prefetched values */
1345 }
1346
1347 stmmac_rx_refill(priv);
1348
1349 priv->xstats.rx_pkt_n += count;
1350
1351 return count;
1352}
1353
1354/**
1355 * stmmac_poll - stmmac poll method (NAPI)
1356 * @napi : pointer to the napi structure.
1357 * @budget : maximum number of packets that the current CPU can receive from
1358 * all interfaces.
1359 * Description :
1360 * This function implements the the reception process.
1361 * Also it runs the TX completion thread
1362 */
1363static int stmmac_poll(struct napi_struct *napi, int budget)
1364{
1365 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
1366 int work_done = 0;
1367
1368 priv->xstats.poll_n++;
1369 stmmac_tx(priv);
1370 work_done = stmmac_rx(priv, budget);
1371
1372 if (work_done < budget) {
1373 napi_complete(napi);
1374 stmmac_enable_irq(priv);
1375 }
1376 return work_done;
1377}
1378
1379/**
1380 * stmmac_tx_timeout
1381 * @dev : Pointer to net device structure
1382 * Description: this function is called when a packet transmission fails to
1383 * complete within a reasonable tmrate. The driver will mark the error in the
1384 * netdev structure and arrange for the device to be reset to a sane state
1385 * in order to transmit a new packet.
1386 */
1387static void stmmac_tx_timeout(struct net_device *dev)
1388{
1389 struct stmmac_priv *priv = netdev_priv(dev);
1390
1391 /* Clear Tx resources and restart transmitting again */
1392 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393}
1394
1395/* Configuration changes (passed on by ifconfig) */
1396static int stmmac_config(struct net_device *dev, struct ifmap *map)
1397{
1398 if (dev->flags & IFF_UP) /* can't act on a running interface */
1399 return -EBUSY;
1400
1401 /* Don't allow changing the I/O address */
1402 if (map->base_addr != dev->base_addr) {
1403 pr_warning("%s: can't change I/O address\n", dev->name);
1404 return -EOPNOTSUPP;
1405 }
1406
1407 /* Don't allow changing the IRQ */
1408 if (map->irq != dev->irq) {
1409 pr_warning("%s: can't change IRQ number %d\n",
1410 dev->name, dev->irq);
1411 return -EOPNOTSUPP;
1412 }
1413
1414 /* ignore other fields */
1415 return 0;
1416}
1417
1418/**
Jiri Pirko01789342011-08-16 06:29:00 +00001419 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001420 * @dev : pointer to the device structure
1421 * Description:
1422 * This function is a driver entry point which gets called by the kernel
1423 * whenever multicast addresses must be enabled/disabled.
1424 * Return value:
1425 * void.
1426 */
Jiri Pirko01789342011-08-16 06:29:00 +00001427static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428{
1429 struct stmmac_priv *priv = netdev_priv(dev);
1430
1431 spin_lock(&priv->lock);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001432 priv->hw->mac->set_filter(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001433 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434}
1435
1436/**
1437 * stmmac_change_mtu - entry point to change MTU size for the device.
1438 * @dev : device pointer.
1439 * @new_mtu : the new MTU size for the device.
1440 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
1441 * to drive packet transmission. Ethernet has an MTU of 1500 octets
1442 * (ETH_DATA_LEN). This value can be changed with ifconfig.
1443 * Return value:
1444 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1445 * file on failure.
1446 */
1447static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
1448{
1449 struct stmmac_priv *priv = netdev_priv(dev);
1450 int max_mtu;
1451
1452 if (netif_running(dev)) {
1453 pr_err("%s: must be stopped to change its MTU\n", dev->name);
1454 return -EBUSY;
1455 }
1456
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00001457 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001458 max_mtu = JUMBO_LEN;
1459 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00001460 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001461
1462 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
1463 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
1464 return -EINVAL;
1465 }
1466
Michał Mirosław5e982f32011-04-09 02:46:55 +00001467 dev->mtu = new_mtu;
1468 netdev_update_features(dev);
1469
1470 return 0;
1471}
1472
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001473static netdev_features_t stmmac_fix_features(struct net_device *dev,
1474 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00001475{
1476 struct stmmac_priv *priv = netdev_priv(dev);
1477
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001478 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00001479 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001480 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
1481 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00001482 if (!priv->plat->tx_coe)
1483 features &= ~NETIF_F_ALL_CSUM;
1484
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001485 /* Some GMAC devices have a bugged Jumbo frame support that
1486 * needs to have the Tx COE disabled for oversized frames
1487 * (due to limited buffer sizes). In this case we disable
1488 * the TX csum insertionin the TDES and not use SF. */
Michał Mirosław5e982f32011-04-09 02:46:55 +00001489 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
1490 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001491
Michał Mirosław5e982f32011-04-09 02:46:55 +00001492 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001493}
1494
1495static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
1496{
1497 struct net_device *dev = (struct net_device *)dev_id;
1498 struct stmmac_priv *priv = netdev_priv(dev);
1499
1500 if (unlikely(!dev)) {
1501 pr_err("%s: invalid dev pointer\n", __func__);
1502 return IRQ_NONE;
1503 }
1504
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +00001505 if (priv->plat->has_gmac)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001506 /* To handle GMAC own interrupts */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001507 priv->hw->mac->host_irq_status((void __iomem *) dev->base_addr);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001508
1509 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001510
1511 return IRQ_HANDLED;
1512}
1513
1514#ifdef CONFIG_NET_POLL_CONTROLLER
1515/* Polling receive - used by NETCONSOLE and other diagnostic tools
1516 * to allow network I/O with interrupts disabled. */
1517static void stmmac_poll_controller(struct net_device *dev)
1518{
1519 disable_irq(dev->irq);
1520 stmmac_interrupt(dev->irq, dev);
1521 enable_irq(dev->irq);
1522}
1523#endif
1524
1525/**
1526 * stmmac_ioctl - Entry point for the Ioctl
1527 * @dev: Device pointer.
1528 * @rq: An IOCTL specefic structure, that can contain a pointer to
1529 * a proprietary structure used to pass information to the driver.
1530 * @cmd: IOCTL command
1531 * Description:
1532 * Currently there are no special functionality supported in IOCTL, just the
1533 * phy_mii_ioctl(...) can be invoked.
1534 */
1535static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1536{
1537 struct stmmac_priv *priv = netdev_priv(dev);
Richard Cochran28b04112010-07-17 08:48:55 +00001538 int ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001539
1540 if (!netif_running(dev))
1541 return -EINVAL;
1542
Richard Cochran28b04112010-07-17 08:48:55 +00001543 if (!priv->phydev)
1544 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001545
Richard Cochran28b04112010-07-17 08:48:55 +00001546 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
Richard Cochran28b04112010-07-17 08:48:55 +00001547
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001548 return ret;
1549}
1550
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001551#ifdef CONFIG_STMMAC_DEBUG_FS
1552static struct dentry *stmmac_fs_dir;
1553static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001554static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001555
1556static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
1557{
1558 struct tmp_s {
1559 u64 a;
1560 unsigned int b;
1561 unsigned int c;
1562 };
1563 int i;
1564 struct net_device *dev = seq->private;
1565 struct stmmac_priv *priv = netdev_priv(dev);
1566
1567 seq_printf(seq, "=======================\n");
1568 seq_printf(seq, " RX descriptor ring\n");
1569 seq_printf(seq, "=======================\n");
1570
1571 for (i = 0; i < priv->dma_rx_size; i++) {
1572 struct tmp_s *x = (struct tmp_s *)(priv->dma_rx + i);
1573 seq_printf(seq, "[%d] DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
1574 i, (unsigned int)(x->a),
1575 (unsigned int)((x->a) >> 32), x->b, x->c);
1576 seq_printf(seq, "\n");
1577 }
1578
1579 seq_printf(seq, "\n");
1580 seq_printf(seq, "=======================\n");
1581 seq_printf(seq, " TX descriptor ring\n");
1582 seq_printf(seq, "=======================\n");
1583
1584 for (i = 0; i < priv->dma_tx_size; i++) {
1585 struct tmp_s *x = (struct tmp_s *)(priv->dma_tx + i);
1586 seq_printf(seq, "[%d] DES0=0x%x DES1=0x%x BUF1=0x%x BUF2=0x%x",
1587 i, (unsigned int)(x->a),
1588 (unsigned int)((x->a) >> 32), x->b, x->c);
1589 seq_printf(seq, "\n");
1590 }
1591
1592 return 0;
1593}
1594
1595static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
1596{
1597 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
1598}
1599
1600static const struct file_operations stmmac_rings_status_fops = {
1601 .owner = THIS_MODULE,
1602 .open = stmmac_sysfs_ring_open,
1603 .read = seq_read,
1604 .llseek = seq_lseek,
1605 .release = seq_release,
1606};
1607
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001608static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
1609{
1610 struct net_device *dev = seq->private;
1611 struct stmmac_priv *priv = netdev_priv(dev);
1612
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001613 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001614 seq_printf(seq, "DMA HW features not supported\n");
1615 return 0;
1616 }
1617
1618 seq_printf(seq, "==============================\n");
1619 seq_printf(seq, "\tDMA HW features\n");
1620 seq_printf(seq, "==============================\n");
1621
1622 seq_printf(seq, "\t10/100 Mbps %s\n",
1623 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
1624 seq_printf(seq, "\t1000 Mbps %s\n",
1625 (priv->dma_cap.mbps_1000) ? "Y" : "N");
1626 seq_printf(seq, "\tHalf duple %s\n",
1627 (priv->dma_cap.half_duplex) ? "Y" : "N");
1628 seq_printf(seq, "\tHash Filter: %s\n",
1629 (priv->dma_cap.hash_filter) ? "Y" : "N");
1630 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
1631 (priv->dma_cap.multi_addr) ? "Y" : "N");
1632 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
1633 (priv->dma_cap.pcs) ? "Y" : "N");
1634 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
1635 (priv->dma_cap.sma_mdio) ? "Y" : "N");
1636 seq_printf(seq, "\tPMT Remote wake up: %s\n",
1637 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
1638 seq_printf(seq, "\tPMT Magic Frame: %s\n",
1639 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
1640 seq_printf(seq, "\tRMON module: %s\n",
1641 (priv->dma_cap.rmon) ? "Y" : "N");
1642 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
1643 (priv->dma_cap.time_stamp) ? "Y" : "N");
1644 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
1645 (priv->dma_cap.atime_stamp) ? "Y" : "N");
1646 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
1647 (priv->dma_cap.eee) ? "Y" : "N");
1648 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
1649 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
1650 (priv->dma_cap.tx_coe) ? "Y" : "N");
1651 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
1652 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
1653 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
1654 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
1655 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
1656 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
1657 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
1658 priv->dma_cap.number_rx_channel);
1659 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
1660 priv->dma_cap.number_tx_channel);
1661 seq_printf(seq, "\tEnhanced descriptors: %s\n",
1662 (priv->dma_cap.enh_desc) ? "Y" : "N");
1663
1664 return 0;
1665}
1666
1667static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
1668{
1669 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
1670}
1671
1672static const struct file_operations stmmac_dma_cap_fops = {
1673 .owner = THIS_MODULE,
1674 .open = stmmac_sysfs_dma_cap_open,
1675 .read = seq_read,
1676 .llseek = seq_lseek,
1677 .release = seq_release,
1678};
1679
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001680static int stmmac_init_fs(struct net_device *dev)
1681{
1682 /* Create debugfs entries */
1683 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
1684
1685 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
1686 pr_err("ERROR %s, debugfs create directory failed\n",
1687 STMMAC_RESOURCE_NAME);
1688
1689 return -ENOMEM;
1690 }
1691
1692 /* Entry to report DMA RX/TX rings */
1693 stmmac_rings_status = debugfs_create_file("descriptors_status",
1694 S_IRUGO, stmmac_fs_dir, dev,
1695 &stmmac_rings_status_fops);
1696
1697 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
1698 pr_info("ERROR creating stmmac ring debugfs file\n");
1699 debugfs_remove(stmmac_fs_dir);
1700
1701 return -ENOMEM;
1702 }
1703
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001704 /* Entry to report the DMA HW features */
1705 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
1706 dev, &stmmac_dma_cap_fops);
1707
1708 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
1709 pr_info("ERROR creating stmmac MMC debugfs file\n");
1710 debugfs_remove(stmmac_rings_status);
1711 debugfs_remove(stmmac_fs_dir);
1712
1713 return -ENOMEM;
1714 }
1715
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001716 return 0;
1717}
1718
1719static void stmmac_exit_fs(void)
1720{
1721 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001722 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00001723 debugfs_remove(stmmac_fs_dir);
1724}
1725#endif /* CONFIG_STMMAC_DEBUG_FS */
1726
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001727static const struct net_device_ops stmmac_netdev_ops = {
1728 .ndo_open = stmmac_open,
1729 .ndo_start_xmit = stmmac_xmit,
1730 .ndo_stop = stmmac_release,
1731 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00001732 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00001733 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001734 .ndo_tx_timeout = stmmac_tx_timeout,
1735 .ndo_do_ioctl = stmmac_ioctl,
1736 .ndo_set_config = stmmac_config,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001737#ifdef CONFIG_NET_POLL_CONTROLLER
1738 .ndo_poll_controller = stmmac_poll_controller,
1739#endif
1740 .ndo_set_mac_address = eth_mac_addr,
1741};
1742
1743/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001744 * stmmac_hw_init - Init the MAC device
1745 * @priv : pointer to the private device structure.
1746 * Description: this function detects which MAC device
1747 * (GMAC/MAC10-100) has to attached, checks the HW capability
1748 * (if supported) and sets the driver's features (for example
1749 * to use the ring or chaine mode or support the normal/enh
1750 * descriptor structure).
1751 */
1752static int stmmac_hw_init(struct stmmac_priv *priv)
1753{
1754 int ret = 0;
1755 struct mac_device_info *mac;
1756
1757 /* Identify the MAC HW device */
1758 if (priv->plat->has_gmac)
1759 mac = dwmac1000_setup(priv->ioaddr);
1760 else
1761 mac = dwmac100_setup(priv->ioaddr);
1762 if (!mac)
1763 return -ENOMEM;
1764
1765 priv->hw = mac;
1766
1767 /* To use the chained or ring mode */
1768 priv->hw->ring = &ring_mode_ops;
1769
1770 /* Get and dump the chip ID */
1771 stmmac_get_synopsys_id(priv);
1772
1773 /* Get the HW capability (new GMAC newer than 3.50a) */
1774 priv->hw_cap_support = stmmac_get_hw_features(priv);
1775 if (priv->hw_cap_support) {
1776 pr_info(" DMA HW capability register supported");
1777
1778 /* We can override some gmac/dma configuration fields: e.g.
1779 * enh_desc, tx_coe (e.g. that are passed through the
1780 * platform) with the values from the HW capability
1781 * register (if supported).
1782 */
1783 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001784 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001785
1786 priv->plat->tx_coe = priv->dma_cap.tx_coe;
1787
1788 if (priv->dma_cap.rx_coe_type2)
1789 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
1790 else if (priv->dma_cap.rx_coe_type1)
1791 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
1792
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001793 } else
1794 pr_info(" No HW DMA feature register supported");
1795
1796 /* Select the enhnaced/normal descriptor structures */
1797 stmmac_selec_desc_mode(priv);
1798
Deepak SIKRI38912bd2012-04-04 04:33:21 +00001799 /* Enable the IPC (Checksum Offload) and check if the feature has been
1800 * enabled during the core configuration. */
1801 ret = priv->hw->mac->rx_ipc(priv->ioaddr);
1802 if (!ret) {
1803 pr_warning(" RX IPC Checksum Offload not configured.\n");
1804 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1805 }
1806
1807 if (priv->plat->rx_coe)
1808 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
1809 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001810 if (priv->plat->tx_coe)
1811 pr_info(" TX Checksum insertion supported\n");
1812
1813 if (priv->plat->pmt) {
1814 pr_info(" Wake-Up On Lan supported\n");
1815 device_set_wakeup_capable(priv->device, 1);
1816 }
1817
1818 return ret;
1819}
1820
1821/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001822 * stmmac_dvr_probe
1823 * @device: device pointer
1824 * Description: this is the main probe function used to
1825 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001827struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001828 struct plat_stmmacenet_data *plat_dat,
1829 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830{
1831 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001832 struct net_device *ndev = NULL;
1833 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001834
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001835 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00001836 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001837 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001839 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001840
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001841 priv = netdev_priv(ndev);
1842 priv->device = device;
1843 priv->dev = ndev;
1844
1845 ether_setup(ndev);
1846
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001847 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001848 priv->pause = pause;
1849 priv->plat = plat_dat;
1850 priv->ioaddr = addr;
1851 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001852
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001853 /* Verify driver arguments */
1854 stmmac_verify_args();
1855
1856 /* Override with kernel parameters if supplied XXX CRS XXX
1857 * this needs to have multiple instances */
1858 if ((phyaddr >= 0) && (phyaddr <= 31))
1859 priv->plat->phy_addr = phyaddr;
1860
1861 /* Init MAC and get the capabilities */
1862 stmmac_hw_init(priv);
1863
1864 ndev->netdev_ops = &stmmac_netdev_ops;
1865
1866 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1867 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001868 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
1869 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870#ifdef STMMAC_VLAN_TAG_USED
1871 /* Both mac100 and gmac support receive VLAN tag detection */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001872 ndev->features |= NETIF_F_HW_VLAN_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873#endif
1874 priv->msg_enable = netif_msg_init(debug, default_msg_level);
1875
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001876 if (flow_ctrl)
1877 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
1878
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001879 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880
Vlad Lunguf8e96162010-11-29 22:52:52 +00001881 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001882 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00001883
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001884 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001886 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001887 goto error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888 }
1889
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001890 if (stmmac_clk_get(priv))
1891 goto error;
1892
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001893 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001895error:
1896 netif_napi_del(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897
Dan Carpenter34a52f32010-12-20 21:34:56 +00001898 unregister_netdev(ndev);
Dan Carpenter34a52f32010-12-20 21:34:56 +00001899 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001901 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902}
1903
1904/**
1905 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001906 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001908 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001910int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001912 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
1914 pr_info("%s:\n\tremoving driver", __func__);
1915
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001916 priv->hw->dma->stop_rx(priv->ioaddr);
1917 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921 unregister_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922 free_netdev(ndev);
1923
1924 return 0;
1925}
1926
1927#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001928int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001930 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931 int dis_ic = 0;
1932
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001933 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934 return 0;
1935
Francesco Virlinzi102463b2011-11-16 21:58:02 +00001936 if (priv->phydev)
1937 phy_stop(priv->phydev);
1938
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939 spin_lock(&priv->lock);
1940
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001941 netif_device_detach(ndev);
1942 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943
1944#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001945 priv->tm->timer_stop();
1946 if (likely(priv->tm->enable))
1947 dis_ic = 1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948#endif
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001949 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001951 /* Stop TX/RX DMA */
1952 priv->hw->dma->stop_tx(priv->ioaddr);
1953 priv->hw->dma->stop_rx(priv->ioaddr);
1954 /* Clear the Rx/Tx descriptors */
1955 priv->hw->desc->init_rx_desc(priv->dma_rx, priv->dma_rx_size,
1956 dis_ic);
1957 priv->hw->desc->init_tx_desc(priv->dma_tx, priv->dma_tx_size);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001958
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001959 /* Enable Power down mode by programming the PMT regs */
1960 if (device_may_wakeup(priv->device))
1961 priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001962 else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001963 stmmac_set_mac(priv->ioaddr, false);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001964 /* Disable clock in case of PWM is off */
1965 stmmac_clk_disable(priv);
1966 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001967 spin_unlock(&priv->lock);
1968 return 0;
1969}
1970
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001971int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001972{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001973 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001974
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001975 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001976 return 0;
1977
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02001978 spin_lock(&priv->lock);
1979
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001980 /* Power Down bit, into the PM register, is cleared
1981 * automatically as soon as a magic packet or a Wake-up frame
1982 * is received. Anyway, it's better to manually clear
1983 * this bit because it can generate problems while resuming
1984 * from another devices (e.g. serial console). */
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001985 if (device_may_wakeup(priv->device))
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -07001986 priv->hw->mac->pmt(priv->ioaddr, 0);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00001987 else
1988 /* enable the clk prevously disabled */
1989 stmmac_clk_enable(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001990
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001991 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001992
1993 /* Enable the MAC and DMA */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001994 stmmac_set_mac(priv->ioaddr, true);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001995 priv->hw->dma->start_tx(priv->ioaddr);
1996 priv->hw->dma->start_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001997
1998#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00001999 if (likely(priv->tm->enable))
2000 priv->tm->timer_start(tmrate);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002001#endif
2002 napi_enable(&priv->napi);
2003
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002004 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002006 spin_unlock(&priv->lock);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002007
2008 if (priv->phydev)
2009 phy_start(priv->phydev);
2010
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002011 return 0;
2012}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002013
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002014int stmmac_freeze(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002015{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002016 if (!ndev || !netif_running(ndev))
2017 return 0;
2018
2019 return stmmac_release(ndev);
2020}
2021
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002022int stmmac_restore(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002023{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002024 if (!ndev || !netif_running(ndev))
2025 return 0;
2026
2027 return stmmac_open(ndev);
2028}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002029#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002030
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002031#ifndef MODULE
2032static int __init stmmac_cmdline_opt(char *str)
2033{
2034 char *opt;
2035
2036 if (!str || !*str)
2037 return -EINVAL;
2038 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002039 if (!strncmp(opt, "debug:", 6)) {
2040 if (strict_strtoul(opt + 6, 0, (unsigned long *)&debug))
2041 goto err;
2042 } else if (!strncmp(opt, "phyaddr:", 8)) {
2043 if (strict_strtoul(opt + 8, 0,
2044 (unsigned long *)&phyaddr))
2045 goto err;
2046 } else if (!strncmp(opt, "dma_txsize:", 11)) {
2047 if (strict_strtoul(opt + 11, 0,
2048 (unsigned long *)&dma_txsize))
2049 goto err;
2050 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
2051 if (strict_strtoul(opt + 11, 0,
2052 (unsigned long *)&dma_rxsize))
2053 goto err;
2054 } else if (!strncmp(opt, "buf_sz:", 7)) {
2055 if (strict_strtoul(opt + 7, 0,
2056 (unsigned long *)&buf_sz))
2057 goto err;
2058 } else if (!strncmp(opt, "tc:", 3)) {
2059 if (strict_strtoul(opt + 3, 0, (unsigned long *)&tc))
2060 goto err;
2061 } else if (!strncmp(opt, "watchdog:", 9)) {
2062 if (strict_strtoul(opt + 9, 0,
2063 (unsigned long *)&watchdog))
2064 goto err;
2065 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
2066 if (strict_strtoul(opt + 10, 0,
2067 (unsigned long *)&flow_ctrl))
2068 goto err;
2069 } else if (!strncmp(opt, "pause:", 6)) {
2070 if (strict_strtoul(opt + 6, 0, (unsigned long *)&pause))
2071 goto err;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002072#ifdef CONFIG_STMMAC_TIMER
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002073 } else if (!strncmp(opt, "tmrate:", 7)) {
2074 if (strict_strtoul(opt + 7, 0,
2075 (unsigned long *)&tmrate))
2076 goto err;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002077#endif
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002078 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002079 }
2080 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002081
2082err:
2083 pr_err("%s: ERROR broken module parameter conversion", __func__);
2084 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002085}
2086
2087__setup("stmmaceth=", stmmac_cmdline_opt);
2088#endif
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05002089
2090MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
2091MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
2092MODULE_LICENSE("GPL");