blob: 876f647797356c1c2117d60d01724ece41d66a25 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
27
28#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053029#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Kevin Hilman0f724ed2008-10-28 17:32:11 -070032#include <plat/serial.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053033
Kevin Hilmanc98e2232008-10-28 17:30:07 -070034#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060035#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010036#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070037
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053038#ifdef CONFIG_CPU_IDLE
39
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080040/*
41 * The latencies/thresholds for various C states have
42 * to be configured from the respective board files.
43 * These are some default values (which might not provide
44 * the best power savings) used on boards which do not
45 * pass these details from the board file.
46 */
47static struct cpuidle_params cpuidle_params_table[] = {
48 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020049 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080050 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020051 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080052 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020053 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080054 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020055 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080056 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020057 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080058 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020059 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080060 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020061 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080062};
Jean Pihetbadc3032011-05-09 12:02:14 +020063#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
64
65/* Mach specific information to be recorded in the C-state driver_data */
66struct omap3_idle_statedata {
67 u32 mpu_state;
68 u32 core_state;
69 u8 valid;
70};
71struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
72
73struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080074
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020075static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
76 struct clockdomain *clkdm)
77{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070078 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020079 return 0;
80}
81
82static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
83 struct clockdomain *clkdm)
84{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070085 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020086 return 0;
87}
88
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053089/**
90 * omap3_enter_idle - Programs OMAP3 to enter the specified state
91 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053092 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +053093 * @index: the index of state to be entered
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053094 *
95 * Called from the CPUidle framework to program the device to the
96 * specified target state selected by the governor.
97 */
98static int omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053099 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530100 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530101{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530102 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +0530103 cpuidle_get_statedata(&dev->states_usage[index]);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530104 struct timespec ts_preidle, ts_postidle, ts_idle;
Kevin Hilmanc98e2232008-10-28 17:30:07 -0700105 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530106 int idle_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530107
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530108 /* Used to keep track of the total time in idle */
109 getnstimeofday(&ts_preidle);
110
111 local_irq_disable();
112 local_fiq_disable();
113
Jouni Hogander71391782008-10-28 10:59:05 +0200114 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
115 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530116
Tero Kristocf228542009-03-20 15:21:02 +0200117 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530118 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530119
Jean Pihetbadc3032011-05-09 12:02:14 +0200120 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530121 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200122 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
123 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
124 }
125
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530126 /* Execute ARM wfi */
127 omap_sram_idle();
128
Jean Pihetbadc3032011-05-09 12:02:14 +0200129 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530130 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200131 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
132 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
133 }
134
Rajendra Nayak20b01662008-10-08 17:31:22 +0530135return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530136 getnstimeofday(&ts_postidle);
137 ts_idle = timespec_sub(ts_postidle, ts_preidle);
138
139 local_irq_enable();
140 local_fiq_enable();
141
Deepthi Dharware978aa72011-10-28 16:20:09 +0530142 idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
143 USEC_PER_SEC;
144
145 /* Update cpuidle counters */
146 dev->last_residency = idle_time;
147
148 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530149}
150
151/**
Jean Pihet04908912011-05-09 12:02:16 +0200152 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530153 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530154 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530155 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530156 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530157 * If the state corresponding to index is valid, index is returned back
158 * to the caller. Else, this function searches for a lower c-state which is
159 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200160 *
161 * A state is valid if the 'valid' field is enabled and
162 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530163 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530164static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530165 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530166 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530167{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530168 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530169 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530170 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200171 u32 mpu_deepest_state = PWRDM_POWER_RET;
172 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530173 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200174
175 if (enable_off_mode) {
176 mpu_deepest_state = PWRDM_POWER_OFF;
177 /*
178 * Erratum i583: valable for ES rev < Es1.2 on 3630.
179 * CORE OFF mode is not supported in a stable form, restrict
180 * instead the CORE state to RET.
181 */
182 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
183 core_deepest_state = PWRDM_POWER_OFF;
184 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530185
186 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200187 if ((cx->valid) &&
188 (cx->mpu_state >= mpu_deepest_state) &&
189 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530190 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530191 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200192 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530193
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200194 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200195 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530196 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530197 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530198 break;
199 }
200 }
201
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200202 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530203 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530204
205 /*
206 * Drop to next valid state.
207 * Start search from the next (lower) state.
208 */
209 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200210 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530211 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200212 if ((cx->valid) &&
213 (cx->mpu_state >= mpu_deepest_state) &&
214 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530215 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530216 break;
217 }
218 }
219 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200220 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530221 * So, no need to check for 'next_index == -1' outside
222 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530223 */
224 }
225
Deepthi Dharware978aa72011-10-28 16:20:09 +0530226 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530227}
228
229/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530230 * omap3_enter_idle_bm - Checks for any bus activity
231 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530232 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530233 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530234 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200235 * This function checks for any pending activity and then programs
236 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530237 */
238static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530239 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530240 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530241{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530242 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200243 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200244 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700245 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700246
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200247 if (!omap3_can_sleep()) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530248 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700249 goto select_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530250 }
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700251
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700252 /*
253 * Prevent idle completely if CAM is active.
254 * CAM does not have wakeup capability in OMAP3.
255 */
256 cam_state = pwrdm_read_pwrst(cam_pd);
257 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530258 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700259 goto select_state;
260 }
261
262 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200263 * FIXME: we currently manage device-specific idle states
264 * for PER and CORE in combination with CPU-specific
265 * idle states. This is wrong, and device-specific
266 * idle management needs to be separated out into
267 * its own code.
268 */
269
270 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700271 * Prevent PER off if CORE is not in retention or off as this
272 * would disable PER wakeups completely.
273 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530274 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200275 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700276 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
277 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700278 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700279 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700280
281 /* Are we changing PER target state? */
282 if (per_next_state != per_saved_state)
283 pwrdm_set_next_pwrst(per_pd, per_next_state);
284
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530285 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200286
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700287select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530288 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700289
290 /* Restore original PER state if it was modified */
291 if (per_next_state != per_saved_state)
292 pwrdm_set_next_pwrst(per_pd, per_saved_state);
293
294 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530295}
296
297DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
298
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800299void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
300{
301 int i;
302
303 if (!cpuidle_board_params)
304 return;
305
Jean Pihetbadc3032011-05-09 12:02:14 +0200306 for (i = 0; i < OMAP3_NUM_STATES; i++) {
307 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200308 cpuidle_params_table[i].exit_latency =
309 cpuidle_board_params[i].exit_latency;
310 cpuidle_params_table[i].target_residency =
311 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800312 }
313 return;
314}
315
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530316struct cpuidle_driver omap3_idle_driver = {
317 .name = "omap3_idle",
318 .owner = THIS_MODULE,
319};
320
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530321/* Helper to fill the C-state common data*/
322static inline void _fill_cstate(struct cpuidle_driver *drv,
Jean Pihetbadc3032011-05-09 12:02:14 +0200323 int idx, const char *descr)
324{
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530325 struct cpuidle_state *state = &drv->states[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200326
327 state->exit_latency = cpuidle_params_table[idx].exit_latency;
328 state->target_residency = cpuidle_params_table[idx].target_residency;
329 state->flags = CPUIDLE_FLAG_TIME_VALID;
330 state->enter = omap3_enter_idle_bm;
Jean Pihetbadc3032011-05-09 12:02:14 +0200331 sprintf(state->name, "C%d", idx + 1);
332 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530333
334}
335
336/* Helper to register the driver_data */
337static inline struct omap3_idle_statedata *_fill_cstate_usage(
338 struct cpuidle_device *dev,
339 int idx)
340{
341 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
342 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
343
344 cx->valid = cpuidle_params_table[idx].valid;
Deepthi Dharwar42027352011-10-28 16:20:33 +0530345 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200346
347 return cx;
348}
349
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530350/**
351 * omap3_idle_init - Init routine for OMAP3 idle
352 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200353 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354 * framework with the valid set of states.
355 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300356int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530357{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530358 struct cpuidle_device *dev;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530359 struct cpuidle_driver *drv = &omap3_idle_driver;
Jean Pihetbadc3032011-05-09 12:02:14 +0200360 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530361
362 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530363 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700364 per_pd = pwrdm_lookup("per_pwrdm");
365 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530366
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530367
368 drv->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530369 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
370
Jean Pihetbadc3032011-05-09 12:02:14 +0200371 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530372 _fill_cstate(drv, 0, "MPU ON + CORE ON");
373 (&drv->states[0])->enter = omap3_enter_idle;
374 drv->safe_state_index = 0;
375 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200376 cx->valid = 1; /* C1 is always valid */
377 cx->mpu_state = PWRDM_POWER_ON;
378 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530379
Jean Pihetbadc3032011-05-09 12:02:14 +0200380 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530381 _fill_cstate(drv, 1, "MPU ON + CORE ON");
382 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200383 cx->mpu_state = PWRDM_POWER_ON;
384 cx->core_state = PWRDM_POWER_ON;
385
386 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530387 _fill_cstate(drv, 2, "MPU RET + CORE ON");
388 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200389 cx->mpu_state = PWRDM_POWER_RET;
390 cx->core_state = PWRDM_POWER_ON;
391
392 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530393 _fill_cstate(drv, 3, "MPU OFF + CORE ON");
394 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200395 cx->mpu_state = PWRDM_POWER_OFF;
396 cx->core_state = PWRDM_POWER_ON;
397
398 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530399 _fill_cstate(drv, 4, "MPU RET + CORE RET");
400 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200401 cx->mpu_state = PWRDM_POWER_RET;
402 cx->core_state = PWRDM_POWER_RET;
403
404 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530405 _fill_cstate(drv, 5, "MPU OFF + CORE RET");
406 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200407 cx->mpu_state = PWRDM_POWER_OFF;
408 cx->core_state = PWRDM_POWER_RET;
409
410 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530411 _fill_cstate(drv, 6, "MPU OFF + CORE OFF");
412 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200413 /*
414 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
415 * enable OFF mode in a stable form for previous revisions.
416 * We disable C7 state as a result.
417 */
418 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
419 cx->valid = 0;
420 pr_warn("%s: core off state C7 disabled due to i583\n",
421 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530422 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200423 cx->mpu_state = PWRDM_POWER_OFF;
424 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530425
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530426 drv->state_count = OMAP3_NUM_STATES;
427 cpuidle_register_driver(&omap3_idle_driver);
428
Jean Pihetbadc3032011-05-09 12:02:14 +0200429 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530430 if (cpuidle_register_device(dev)) {
431 printk(KERN_ERR "%s: CPUidle register device failed\n",
432 __func__);
433 return -EIO;
434 }
435
436 return 0;
437}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300438#else
439int __init omap3_idle_init(void)
440{
441 return 0;
442}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530443#endif /* CONFIG_CPU_IDLE */